

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 16                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 256 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 12x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-UFQFN Exposed Pad                                                        |
| Supplier Device Package    | 28-UQFN (4x4)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1826t-i-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.0 MEMORY ORGANIZATION

There are three types of memory in PIC16(L)F1826/27: Data Memory, Program Memory and Data EEPROM Memory<sup>(1)</sup>.

- Program Memory
- Data Memory
  - Core Registers
  - Special Function Registers
  - General Purpose RAM
  - Common RAM
  - Device Memory Maps
  - Special Function Registers Summary
- Data EEPROM memory<sup>(1)</sup>

Note 1: The Data EEPROM Memory and the method to access Flash memory through the EECON registers is described in Section 11.0 "Data EEPROM and Flash Program Memory Control". The following features are associated with access and control of program memory and data memory:

- PCL and PCLATH
- Stack
- Indirect Addressing

# 3.1 Program Memory Organization

The enhanced mid-range core has a 15-bit program counter capable of addressing a  $32K \times 14$  program memory space. Table 3-1 shows the memory sizes implemented for the PIC16(L)F1826/27 family. Accessing a location above these boundaries will cause a wrap-around within the implemented memory space. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figures 3-1 and 3-2).

# TABLE 3-1:DEVICE SIZES AND ADDRESSES

| Device        | Program Memory Space (Words) | Last Program Memory Address |  |  |
|---------------|------------------------------|-----------------------------|--|--|
| PIC16(L)F1826 | 2,048                        | 07FFh                       |  |  |
| PIC16(L)F1827 | 4,096                        | 0FFFh                       |  |  |

# 3.1.1.2 Indirect Read with FSR

The program memory can be accessed as data by setting bit 7 of the FSRxH register and reading the matching INDFx register. The MOVIW instruction will place the lower 8 bits of the addressed word in the W register. Writes to the program memory cannot be performed via the INDF registers. Instructions that access the program memory via the FSR require one extra instruction cycle to complete. Example 3-2 demonstrates accessing the program memory via an FSR.

The HIGH directive will set bit<7> if a label points to a location in program memory.

#### EXAMPLE 3-2: ACCESSING PROGRAM MEMORY VIA FSR

| constants  |             |         |      |  |
|------------|-------------|---------|------|--|
| RETLW      | DATA0       | ;Index0 | data |  |
| RETLW      | DATA1       | ;Index1 | data |  |
| RETLW      | DATA2       |         |      |  |
| RETLW      | DATA3       |         |      |  |
| my_functi  | on          |         |      |  |
| ; LO       | IS OF CODE. |         |      |  |
| MOVLW      | LOW cons    | tants   |      |  |
| MOVWF      | FSR1L       |         |      |  |
| MOVLW      | HIGH con    | stants  |      |  |
| MOVWF      | FSR1H       |         |      |  |
| MOVIW      | 0[FSR1]     |         |      |  |
| ; THE PROG | RAM MEMORY  | IS IN W |      |  |
|            |             |         |      |  |

# 3.2 Data Memory Organization

The data memory is partitioned in 32 memory banks with 128 bytes in a bank. Each bank consists of (Figure 3-3):

- 12 core registers
- · 20 Special Function Registers (SFR)
- Up to 80 bytes of General Purpose RAM (GPR)
- · 16 bytes of common RAM

The active bank is selected by writing the bank number into the Bank Select Register (BSR). Unimplemented memory will read as '0'. All data memory can be accessed either directly (via instructions that use the file registers) or indirectly via the two File Select Registers (FSR). See **Section 3.5** "Indirect Addressing" for more information.

Data Memory uses a 12-bit address. The upper 7-bit of the address define the Bank address and the lower 5-bits select the registers/RAM in that bank.

# 3.2.1 CORE REGISTERS

The core registers contain the registers that directly affect the basic operation. The core registers occupy the first 12 addresses of every data memory bank (addresses x00h/x08h through x0Bh/x8Bh). These registers are listed below in Table 3-2. For for detailed information, see Table 3-5.



| TABLE 3-6: | SPECIAL | FUNCTION | REGISTER | SUMMARY |
|------------|---------|----------|----------|---------|
|            |         |          |          | ••••    |

| Address | Name                | Bit 7         | Bit 6            | Bit 5            | Bit 4          | Bit 3                   | Bit 2   | Bit 1   | Bit 0                 | Value on POR, BOR | Value on all<br>other<br>Resets |
|---------|---------------------|---------------|------------------|------------------|----------------|-------------------------|---------|---------|-----------------------|-------------------|---------------------------------|
| Bank 0  |                     |               |                  |                  |                |                         |         |         |                       |                   |                                 |
| 00Ch    | PORTA               | RA7           | RA6              | RA5              | RA4            | RA3                     | RA2     | RA1     | RA0                   | xxxx xxxx         | xxxx xxxx                       |
| 00Dh    | PORTB               | RB7           | RB6              | RB5              | RB4            | RB3                     | RB2     | RB1     | RB0                   | xxxx xxxx         | xxxx xxxx                       |
| 00Eh    | —                   | Unimplement   | ed               |                  |                |                         |         |         |                       | _                 | _                               |
| 00Fh    | —                   | Unimplement   | Jnimplemented    |                  |                |                         |         |         |                       | _                 | _                               |
| 010h    | —                   | Unimplement   | ed               |                  |                |                         |         |         |                       | _                 | _                               |
| 011h    | PIR1                | TMR1GIF       | ADIF             | RCIF             | TXIF           | SSP1IF                  | CCP1IF  | TMR2IF  | TMR1IF                | 0000 0000         | 0000 0000                       |
| 012h    | PIR2                | OSFIF         | C2IF             | C1IF             | EEIF           | BCL1IF                  | _       | _       | CCP2IF <sup>(1)</sup> | 0000 00           | 0000 00                         |
| 013h    | PIR3 <sup>(1)</sup> | _             | _                | CCP4IF           | CCP3IF         | TMR6IF                  | _       | TMR4IF  | _                     | 00 0-0-           | 00 0-0-                         |
| 014h    | PIR4 <sup>(1)</sup> | _             | _                | _                | _              | _                       | _       | BCL2IF  | SSP2IF                | 00                | 00                              |
| 015h    | TMR0                | Timer0 Modu   | le Register      |                  |                |                         |         |         |                       | xxxx xxxx         | uuuu uuuu                       |
| 016h    | TMR1L               | Holding Regi  | ster for the Lea | ast Significant  | Byte of the 16 | 6-bit TMR1 Re           | egister |         |                       | xxxx xxxx         | uuuu uuuu                       |
| 017h    | TMR1H               | Holding Regi  | ster for the Mo  | st Significant E | Byte of the 16 | -bit TMR1 Re            | gister  |         |                       | xxxx xxxx         | uuuu uuuu                       |
| 018h    | T1CON               | TMR1CS1       | TMR1CS0          | T1CKPS1          | T1CKPS0        | T10SCEN                 | T1SYNC  | _       | TMR10N                | 0000 00-0         | uuuu uu-u                       |
| 019h    | T1GCON              | TMR1GE        | T1GPOL           | T1GTM            | T1GSPM         | T <u>1GGO</u> /<br>DONE | T1GVAL  | T1GSS1  | T1GSS0                | 00x0 0x00         | uuuu uxuu                       |
| 01Ah    | TMR2                | Timer2 Modu   | le Register      |                  |                |                         |         |         |                       | 0000 0000         | 0000 0000                       |
| 01Bh    | PR2                 | Timer2 Perio  | d Register       |                  |                |                         |         |         |                       | 1111 1111         | 1111 1111                       |
| 01Ch    | T2CON               | —             | T2OUTPS3         | T2OUTPS2         | T2OUTPS1       | T2OUTPS0                | TMR2ON  | T2CKPS1 | T2CKPS0               | -000 0000         | -000 0000                       |
| 01Dh    | —                   | Unimplement   | ed               |                  | •              | •                       | •       |         | •                     | _                 | —                               |
| 01Eh    | CPSCON0             | CPSON         | _                | _                | _              | CPSRNG1                 | CPSRNG0 | CPSOUT  | T0XCS                 | 0 0000            | 0 0000                          |
| 01Fh    | CPSCON1             | —             | -                | _                | _              | CPSCH3                  | CPSCH2  | CPSCH1  | CPSCH0                | 0000              | 0000                            |
| Bank 1  |                     | •             |                  |                  | •              | •                       | •       |         | •                     | •                 |                                 |
| 08Ch    | TRISA               | TRISA7        | TRISA6           | TRISA5           | TRISA4         | TRISA3                  | TRISA2  | TRISA1  | TRISA0                | 1111 1111         | 1111 1111                       |
| 08Dh    | TRISB               | TRISB7        | TRISB6           | TRISB5           | TRISB4         | TRISB3                  | TRISB2  | TRISB1  | TRISB0                | 1111 1111         | 1111 1111                       |
| 08Eh    | —                   | Unimplement   | ed               |                  | •              | •                       | •       |         | •                     | _                 | —                               |
| 08Fh    |                     | Unimplement   | ed               |                  |                |                         |         |         |                       | —                 | —                               |
| 090h    |                     | Unimplement   | ed               |                  |                |                         |         |         |                       | —                 | —                               |
| 091h    | PIE1                | TMR1GIE       | ADIE             | RCIE             | TXIE           | SSP1IE                  | CCP1IE  | TMR2IE  | TMR1IE                | 0000 0000         | 0000 0000                       |
| 092h    | PIE2                | OSFIE         | C2IE             | C1IE             | EEIE           | BCL1IE                  | _       | _       | CCP2IE <sup>(1)</sup> | 0000 00           | 0000 00                         |
| 093h    | PIE3 <sup>(1)</sup> | —             | _                | CCP4IE           | CCP3IE         | TMR6IE                  | _       | TMR4IE  | —                     | 00 0-0-           | 00 0-0-                         |
| 094h    | PIE4 <sup>(1)</sup> | _             | _                | _                | —              | _                       | _       | BCL2IE  | SSP2IE                | 00                | 00                              |
| 095h    | OPTION_REG          | WPUEN         | INTEDG           | TMR0CS           | TMR0SE         | PSA                     | PS2     | PS1     | PS0                   | 1111 1111         | 1111 1111                       |
| 096h    | PCON                | STKOVF        | STKUNF           | _                | —              | RMCLR                   | RI      | POR     | BOR                   | 00 11qq           | qq qquu                         |
| 097h    | WDTCON              | —             | _                | WDTPS4           | WDTPS3         | WDTPS2                  | WDTPS1  | WDTPS0  | SWDTEN                | 01 0110           | 01 0110                         |
| 098h    | OSCTUNE             | _             | _                | TUN5             | TUN4           | TUN3                    | TUN2    | TUN1    | TUN0                  | 00 0000           | 00 0000                         |
| 099h    | OSCCON              | SPLLEN        | IRCF3            | IRCF2            | IRCF1          | IRCF0                   | _       | SCS1    | SCS0                  | 0011 1-00         | 0011 1-00                       |
| 09Ah    | OSCSTAT             | T1OSCR        | PLLR             | OSTS             | HFIOFR         | HFIOFL                  | MFIOFR  | LFIOFR  | HFIOFS                | 10q0 0q00         | dddd ddod                       |
| 09Bh    | ADRESL              | A/D Result R  | egister Low      |                  |                |                         |         |         |                       | xxxx xxxx         | uuuu uuuu                       |
| 09Ch    | ADRESH              | A/D Result R  | egister High     |                  |                |                         |         |         |                       | xxxx xxxx         | uuuu uuuu                       |
| 09Dh    | ADCON0              | _             | CHS4             | CHS3             | CHS2           | CHS1                    | CHS0    | GO/DONE | ADON                  | -000 0000         | -000 0000                       |
| 09Eh    | ADCON1              | ADFM          | ADCS2            | ADCS1            | ADCS0          | —                       | ADNREF  | ADPREF1 | ADPREF0               | 0000 -000         | 0000 -000                       |
| 09Fh    | —                   | Unimplemented |                  |                  |                |                         |         | —       | —                     |                   |                                 |

Legend:x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved.<br/>Shaded locations are unimplemented, read as '0'.Note1:PIC16(L)F1827 only.

### 3.5.1 TRADITIONAL DATA MEMORY

The traditional data memory is a region from FSR address 0x000 to FSR address 0xFFF. The addresses correspond to the absolute addresses of all SFR, GPR and common registers.





# 4.0 DEVICE CONFIGURATION

Device Configuration consists of Configuration Word 1 and Configuration Word 2, Code Protection and Device ID.

# 4.1 Configuration Words

There are several Configuration Word bits that allow different oscillator and memory protection options. These are implemented as Configuration Word 1 at 8007h and Configuration Word 2 at 8008h.

| Note: | The DEBUG bit in Configuration Word is      |
|-------|---------------------------------------------|
|       | managed automatically by device             |
|       | development tools including debuggers       |
|       | and programmers. For normal device          |
|       | operation, this bit should be maintained as |
|       | a '1'.                                      |

#### 8.6.7 PIR2 REGISTER

The PIR2 register contains the interrupt flag bits, as shown in Register 8-7.

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable bit, GIE, of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

# REGISTER 8-7: PIR2: PERIPHERAL INTERRUPT REQUEST REGISTER 2

| R/W-0/0          | R/W-0/0                              | R/W-0/0                    | R/W-0/0              | R/W-0/0      | U-0              | U-0              | R/W-0/0               |
|------------------|--------------------------------------|----------------------------|----------------------|--------------|------------------|------------------|-----------------------|
| OSFIF            | C2IF                                 | C1IF                       | EEIF                 | BCL1IF       |                  | —                | CCP2IF <sup>(1)</sup> |
| bit 7            |                                      |                            |                      |              |                  |                  | bit 0                 |
|                  |                                      |                            |                      |              |                  |                  |                       |
| Legend:          |                                      |                            |                      |              |                  |                  |                       |
| R = Readable I   | bit                                  | W = Writable               | bit                  | U = Unimple  | mented bit, read | as '0'           |                       |
| u = Bit is uncha | anged                                | x = Bit is unkr            | nown                 | -n/n = Value | at POR and BO    | R/Value at all o | ther Resets           |
| '1' = Bit is set |                                      | '0' = Bit is clea          | ared                 |              |                  |                  |                       |
|                  |                                      |                            |                      |              |                  |                  |                       |
| bit 7            | <b>OSFIF:</b> Oscill                 | ator Fail Interru          | upt Flag bit         |              |                  |                  |                       |
|                  | 1 = Interrupt i                      | s pending                  |                      |              |                  |                  |                       |
|                  | 0 = Interrupt is                     | s not pending              |                      |              |                  |                  |                       |
| bit 6            | C2IF: Compa                          | rator C2 Interru           | upt Flag bit         |              |                  |                  |                       |
|                  | 1 = Interrupt i                      | s pending                  |                      |              |                  |                  |                       |
|                  |                                      | s not pending              |                      |              |                  |                  |                       |
| bit 5            | C1IF: Compa                          | rator C1 Interru           | upt Flag bit         |              |                  |                  |                       |
|                  | 1 = Interrupt is<br>0 = Interrupt is | s pending<br>s not pending |                      |              |                  |                  |                       |
| bit 4            | EEIF: EEPRC                          | DM Write Comp              | letion Interru       | pt Flag bit  |                  |                  |                       |
|                  | 1 = Interrupt i                      | s pending                  |                      |              |                  |                  |                       |
|                  | 0 = Interrupt is                     | s not pending              |                      |              |                  |                  |                       |
| bit 3            | BCL1IF: MSS                          | SP1 Bus Collisi            | on Interrupt F       | lag bit      |                  |                  |                       |
|                  | 1 = Interrupt is                     | s pending                  |                      |              |                  |                  |                       |
|                  | 0 = Interrupt is                     | s not pending              |                      |              |                  |                  |                       |
| bit 2-1          | Unimplemen                           | ted: Read as '             | 0'                   |              |                  |                  |                       |
| bit 0            | CCP2IF: CCF                          | 2 Interrupt Fla            | g bit <sup>(1)</sup> |              |                  |                  |                       |
|                  | 1 = Interrupt i                      | s pending                  |                      |              |                  |                  |                       |
|                  | 0 = Interrupt is                     | s not pending              |                      |              |                  |                  |                       |
|                  | 4041154005                           |                            |                      |              |                  |                  |                       |

Note 1: PIC16(L)F1827 only.

# 16.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port configuration
- · Channel selection
- · ADC voltage reference selection
- ADC conversion clock source
- · Interrupt control
- · Result formatting

#### 16.1.1 PORT CONFIGURATION

The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. Refer to **Section 12.0 "I/O Ports"** for more information.

| Note: | Analog voltages on any pin that is defined  |
|-------|---------------------------------------------|
|       | as a digital input may cause the input buf- |
|       | fer to conduct excess current.              |

#### 16.1.2 CHANNEL SELECTION

There are up to 15 channel selections available:

- AN<11:0> pins
- Temperature Indicator
- DAC Output
- FVR (Fixed Voltage Reference) Output

Refer to Section 14.0 "Fixed Voltage Reference (FVR)"and Section 15.0 "Temperature Indicator Module" for more information on these channel selections.

The CHS bits of the ADCON0 register determine which channel is connected to the sample and hold circuit.

When changing channels, a delay is required before starting the next conversion. Refer to **Section 16.2 "ADC Operation"** for more information.

#### 16.1.3 ADC VOLTAGE REFERENCE

The ADPREF bits of the ADCON1 register provides control of the positive voltage reference. The positive voltage reference can be:

- VREF+ pin
- Vdd
- FVR 2.048V
- FVR 4.096V (Not available on LF devices)

The ADNREF bits of the ADCON1 register provides control of the negative voltage reference. The negative voltage reference can be:

- VREF- pin
- Vss

See Section 14.0 "Fixed Voltage Reference (FVR)" for more details on the fixed voltage reference.

# 16.1.4 CONVERSION CLOCK

The source of the conversion clock is software selectable via the ADCS bits of the ADCON1 register. There are seven possible clock options:

- Fosc/2
- Fosc/4
- Fosc/8
- Fosc/16
- Fosc/32
- Fosc/64
- · FRC (dedicated internal oscillator)

The time to complete one bit conversion is defined as TAD. One full 10-bit conversion requires 11.5 TAD periods as shown in Figure 16-2.

For correct conversion, the appropriate TAD specification must be met. Refer to the A/D conversion requirements in **Section 30.0** "**Electrical Specifications**" for more information. Table 16-1 gives examples of appropriate ADC clock selections.

**Note:** Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result.

# 24.3.6 PWM RESOLUTION

The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles.

The maximum PWM resolution is 10 bits when PRx is 255. The resolution is a function of the PRx register value as shown by Equation 24-4.

#### EQUATION 24-4: PWM RESOLUTION

Resolution = 
$$\frac{\log[4(PRx+1)]}{\log(2)}$$
 bits

Note: If the pulse width value is greater than the period the assigned PWM pin(s) will remain unchanged.

| PWM Frequency             | 1.95 kHz | 7.81 kHz | 31.25 kHz | 125 kHz | 250 kHz | 333.3 kHz |
|---------------------------|----------|----------|-----------|---------|---------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1       | 1       | 1         |
| PRx Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F    | 0x1F    | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8       | 7       | 6.6       |

#### TABLE 24-6: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz)

| PWM Frequency             | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|---------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PRx Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8         | 7         | 6.6       |

### TABLE 24-7: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz)

| PWM Frequency             | 1.22 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 92 kHz 153.85 kHz |      |
|---------------------------|----------|----------|-----------|-----------|-------------------|------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1                 | 1    |
| PRx Value                 | 0x65     | 0x65     | 0x65      | 0x19      | 0x0C              | 0x09 |
| Maximum Resolution (bits) | 8        | 8        | 8         | 6         | 5                 | 5    |



FIGURE 24-11:

#### 25.5.8 GENERAL CALL ADDRESS SUPPORT

The addressing procedure for the  $I^2C$  bus is such that the first byte after the Start condition usually determines which device will be the slave addressed by the master device. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an acknowledge.

The general call address is a reserved address in the  $I^2C$  protocol, defined as address 0x00. When the GCEN bit of the SSPxCON2 register is set, the slave module will automatically ACK the reception of this address regardless of the value stored in SSPxADD. After the slave clocks in an address of all zeros with the R/W bit clear, an interrupt is generated and slave software can read SSPxBUF and respond. Figure 25-23 shows a general call reception sequence.

In 10-bit Address mode, the UA bit will not be set on the reception of the general call address. The slave will prepare to receive the second byte as data, just as it would in 7-bit mode.

If the AHEN bit of the SSPxCON3 register is set, just as with any other address reception, the slave hardware will stretch the clock after the 8th falling edge of SCLx. The slave must then set its ACKDT value and release the clock with communication progressing as it would normally.





#### 25.5.9 SSPX MASK REGISTER

An SSPx Mask (SSPxMSK) register (Register 25-5) is available in I<sup>2</sup>C Slave mode as a mask for the value held in the SSPxSR register during an address comparison operation. A zero ('0') bit in the SSPxMSK register has the effect of making the corresponding bit of the received address a "don't care".

This register is reset to all '1's upon any Reset condition and, therefore, has no effect on standard SSPx operation until written with a mask value.

The SSPx Mask register is active during:

- 7-bit Address mode: address compare of A<7:1>.
- 10-bit Address mode: address compare of A<7:0> only. The SSPx mask has no effect during the reception of the first (high) byte of the address.

# 25.6.7 I<sup>2</sup>C MASTER MODE RECEPTION

Master mode reception is enabled by programming the Receive Enable bit, RCEN bit of the SSPxCON2 register.

| Note: | The MSSPx module must be in an Idle     |  |  |  |  |  |  |  |
|-------|-----------------------------------------|--|--|--|--|--|--|--|
|       | state before the RCEN bit is set or the |  |  |  |  |  |  |  |
|       | RCEN bit will be disregarded.           |  |  |  |  |  |  |  |

The Baud Rate Generator begins counting and on each rollover, the state of the SCLx pin changes (high-to-low/low-to-high) and data is shifted into the SSPxSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPxSR are loaded into the SSPxBUF, the BF flag bit is set, the SSPxIF flag bit is set and the Baud Rate Generator is suspended from counting, holding SCLx low. The MSSPx is now in Idle state awaiting the next command. When the buffer is read by the CPU, the BF flag bit is automatically cleared. The user can then send an Acknowledge bit at the end of reception by setting the Acknowledge Sequence Enable, ACKEN bit of the SSPxCON2 register.

# 25.6.7.1 BF Status Flag

In receive operation, the BF bit is set when an address or data byte is loaded into SSPxBUF from SSPxSR. It is cleared when the SSPxBUF register is read.

### 25.6.7.2 SSPxOV Status Flag

In receive operation, the SSPxOV bit is set when 8 bits are received into the SSPxSR and the BF flag bit is already set from a previous reception.

# 25.6.7.3 WCOL Status Flag

If the user writes the SSPxBUF when a receive is already in progress (i.e., SSPxSR is still shifting in a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur). 25.6.7.4 Typical Receive Sequence:

- 1. The user generates a Start condition by setting the SEN bit of the SSPxCON2 register.
- 2. SSPxIF is set by hardware on completion of the Start.
- 3. SSPxIF is cleared by software.
- 4. User writes SSPxBUF with the slave address to transmit and the R/W bit set.
- 5. Address is shifted out the SDAx pin until all 8 bits are transmitted. Transmission begins as soon as SSPxBUF is written to.
- The MSSPx module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPxCON2 register.
- The MSSPx module generates an interrupt at the end of the ninth clock cycle by setting the SSPxIF bit.
- 8. User sets the RCEN bit of the SSPxCON2 register and the Master clocks in a byte from the slave.
- 9. After the 8th falling edge of SCLx, SSPxIF and BF are set.
- 10. Master clears SSPxIF and reads the received byte from SSPxUF, clears BF.
- Master sets ACK value sent to slave in ACKDT bit of the SSPxCON2 register and initiates the ACK by setting the ACKEN bit.
- 12. Masters ACK is clocked out to the Slave and SSPxIF is set.
- 13. User clears SSPxIF.
- 14. Steps 8-13 are repeated for each received byte from the slave.
- 15. Master sends a not ACK or Stop to end communication.

# 25.6.13.1 Bus Collision During a Start Condition

During a Start condition, a bus collision occurs if:

- a) SDAx or SCLx are sampled low at the beginning of the Start condition (Figure 25-32).
- b) SCLx is sampled low before SDAx is asserted low (Figure 25-33).

During a Start condition, both the SDAx and the SCLx pins are monitored.

If the SDAx pin is already low, or the SCLx pin is already low, then all of the following occur:

- · the Start condition is aborted,
- the BCLxIF flag is set and
- the MSSPx module is reset to its Idle state (Figure 25-32).

The Start condition begins with the SDAx and SCLx pins deasserted. When the SDAx pin is sampled high, the Baud Rate Generator is loaded and counts down. If the SCLx pin is sampled low while SDAx is high, a bus collision occurs because it is assumed that another master is attempting to drive a data '1' during the Start condition.

If the SDAx pin is sampled low during this count, the BRG is reset and the SDAx line is asserted early (Figure 25-34). If, however, a '1' is sampled on the SDAx pin, the SDAx pin is asserted low at the end of the BRG count. The Baud Rate Generator is then reloaded and counts down to zero; if the SCLx pin is sampled as '0' during this time, a bus collision does not occur. At the end of the BRG count, the SCLx pin is asserted low.

Note: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDAx before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address is the same, arbitration must be allowed to continue into the data portion, Repeated Start or Stop conditions.

# FIGURE 25-33: BUS COLLISION DURING START CONDITION (SDAX ONLY)



| RX/DT<br>pin<br>TX/CK pin<br>(SCKP = 0) |                                                                        |
|-----------------------------------------|------------------------------------------------------------------------|
| TX/CK pin<br>(SCKP = 1)<br>Write to     |                                                                        |
| SREN bit                                |                                                                        |
| RCIF bit<br>(Interrupt) ———<br>Read     |                                                                        |
| Note: Timing diag                       | gram demonstrates Sync Master mode with bit SREN = 1 and bit BRGH = 0. |

# FIGURE 26-12: SYNCHRONOUS RECEPTION (MASTER MODE, SREN)

# TABLE 26-8: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION RECEPTION

| Name    | Bit 7     | Bit 6   | Bit 5  | Bit 4                 | Bit 3                  | Bit 2  | Bit 1  | Bit 0   | Register<br>on Page |
|---------|-----------|---------|--------|-----------------------|------------------------|--------|--------|---------|---------------------|
| APFCON0 | RXDTSEL   | SDO1SEL | SS1SEL | P2BSEL <sup>(1)</sup> | CCP2SEL <sup>(1)</sup> | P1DSEL | P1CSEL | CCP1SEL | 119                 |
| APFCON1 | —         | —       | -      | —                     | —                      | -      | -      | TXCKSEL | 119                 |
| BAUDCON | ABDOVF    | RCIDL   |        | SCKP                  | BRG16                  |        | WUE    | ABDEN   | 296                 |
| INTCON  | GIE       | PEIE    | TMR0IE | INTE                  | IOCIE                  | TMR0IF | INTF   | IOCIF   | 86                  |
| PIE1    | TMR1GIE   | ADIE    | RCIE   | TXIE                  | SSPIE                  | CCP1IE | TMR2IE | TMR1IE  | 87                  |
| PIR1    | TMR1GIF   | ADIF    | RCIF   | TXIF                  | SSPIF                  | CCP1IF | TMR2IF | TMR1IF  | 91                  |
| RCREG   |           |         | EU     | SART Recei            | ve Data Regis          | ter    |        |         | 290*                |
| RCSTA   | SPEN      | RX9     | SREN   | CREN                  | ADDEN                  | FERR   | OERR   | RX9D    | 295                 |
| SPBRGL  | BRG<7:0>  |         |        |                       |                        |        |        |         | 297*                |
| SPBRGH  | BRG<15:8> |         |        |                       |                        |        |        | 297*    |                     |
| TRISB   | TRISB7    | TRISB6  | TRISB5 | TRISB4                | TRISB3                 | TRISB2 | TRISB1 | TRISB0  | 127                 |
| TXSTA   | CSRC      | TX9     | TXEN   | SYNC                  | SENDB                  | BRGH   | TRMT   | TX9D    | 294                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for Synchronous Master Reception.

\* Page provides register information.

Note 1: PIC16(L)F1827 only.

| R/W-0/0                                                                                                                                                                                                                                                                                                                                                 | U-0                                                                                                                                                                                                   | U-0                                                                                                | U-0                                                              | R/W-0/0                                                                  | R/W-0/0                                                          | R-0/0                         | R/W-0/0     |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------|-------------|--|--|
| CPSON                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                     | _                                                                                                  | _                                                                | CPSRNG1                                                                  | CPSRNG0                                                          | CPSOUT                        | T0XCS       |  |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                       |                                                                                                    |                                                                  |                                                                          |                                                                  |                               | bit 0       |  |  |
|                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                       |                                                                                                    |                                                                  |                                                                          |                                                                  |                               |             |  |  |
| Legend:                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                       |                                                                                                    |                                                                  |                                                                          |                                                                  |                               |             |  |  |
| R = Readable                                                                                                                                                                                                                                                                                                                                            | e bit                                                                                                                                                                                                 | W = Writable                                                                                       | bit                                                              | U = Unimpler                                                             | mented bit, read                                                 | as '0'                        |             |  |  |
| u = Bit is uncl                                                                                                                                                                                                                                                                                                                                         | hanged                                                                                                                                                                                                | x = Bit is unkr                                                                                    | nown                                                             | -n/n = Value a                                                           | at POR and BO                                                    | R/Value at all o              | ther Resets |  |  |
| '1' = Bit is set                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                       | '0' = Bit is clea                                                                                  | ared                                                             |                                                                          |                                                                  |                               |             |  |  |
|                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                       |                                                                                                    |                                                                  |                                                                          |                                                                  |                               |             |  |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                   | <b>CPSON:</b> Cap<br>1 = Capacitiv<br>0 = Capacitiv                                                                                                                                                   | acitive Sensing<br>ve sensing mod<br>ve sensing mod                                                | Module Enal<br>lule is enabled<br>lule is disable                | ble bit<br>d<br>d                                                        |                                                                  |                               |             |  |  |
| bit 6-4                                                                                                                                                                                                                                                                                                                                                 | Unimplemen                                                                                                                                                                                            | ted: Read as '                                                                                     | 0'                                                               |                                                                          |                                                                  |                               |             |  |  |
| bit 3-2                                                                                                                                                                                                                                                                                                                                                 | <b>CPSRNG&lt;1:(</b><br>00 = Oscillato<br>01 = Oscillato<br>10 = Oscillato<br>11 = Oscillato                                                                                                          | <b>D&gt;:</b> Capacitive<br>or is off<br>or is in low rang<br>or is in medium<br>or is in high ran | Sensing Oscil<br>ge. Charge/dis<br>range. Charg<br>ge. Charge/di | llator Range bit<br>scharge curren<br>ge/discharge cu<br>ischarge currer | ts<br>t is nominally 0.<br>Irrent is nomina<br>nt is nominally 1 | 1 μΑ.<br>Ily 1.2 μΑ.<br>8 μΑ. |             |  |  |
| bit 1                                                                                                                                                                                                                                                                                                                                                   | bit 1 <b>CPSOUT:</b> Capacitive Sensing Oscillator Status bit<br>1 = Oscillator is sourcing current (Current flowing out the pin)<br>0 = Oscillator is sinking current (Current flowing into the pin) |                                                                                                    |                                                                  |                                                                          |                                                                  |                               |             |  |  |
| bit 0 TOXCS: Timer0 External Clock Source Select bit If TMR0CS = 1 The T0XCS bit controls which clock external to the core/Timer0 module supplies Timer0: 1 = Timer0 clock source is the capacitive sensing oscillator 0 = Timer0 clock source is the T0CKI pin If TMR0CS = 0 Timer0 clock source is controlled by the core/Timer0 module and is Fosc/4 |                                                                                                                                                                                                       |                                                                                                    |                                                                  |                                                                          |                                                                  |                               | 0:          |  |  |

# REGISTER 27-1: CPSCON0: CAPACITIVE SENSING CONTROL REGISTER 0

# 28.2 Low-Voltage Programming Entry Mode

The Low-Voltage Programming Entry mode allows the PIC16(L)F1826/27 devices to be programmed using VDD only, without high voltage. When the LVP bit of Configuration Word 2 is set to '1', the low-voltage ICSP programming entry is enabled. To disable the Low-Voltage ICSP mode, the LVP bit must be programmed to '0'.

Entry into the Low-Voltage Programming Entry mode requires the following steps:

- 1.  $\overline{\text{MCLR}}$  is brought to VIL.
- 2. A 32-bit key sequence is presented on ICSPDAT, while clocking ICSPCLK.

Once the key sequence is complete,  $\overline{\text{MCLR}}$  must be held at VIL for as long as Program/Verify mode is to be maintained.

If low-voltage programming is enabled (LVP = 1), the  $\overline{\text{MCLR}}$  Reset function is automatically enabled and cannot be disabled. See **Section 7.3 "MCLR"** for more information.

The LVP bit can only be reprogrammed to '0' by using the High-Voltage Programming mode.

# 28.3 Common Programming Interfaces

Connection to a target device is typically done through an ICSP<sup>™</sup> header. A commonly found connector on development tools is the RJ-11 in the 6P6C (6 pin, 6 connector) configuration. See Figure 28-2.

#### FIGURE 28-2: ICD RJ-11 STYLE CONNECTOR INTERFACE



Another connector often found in use with the PICkit<sup>™</sup> programmers is a standard 6-pin header with 0.1 inch spacing. Refer to Figure 28-3.

# FIGURE 28-3: PICkit<sup>™</sup> STYLE CONNECTOR INTERFACE



| LSLF             | Logical Left Shift                                                                                                                                                                                                                  |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] LSLF f {,d}                                                                                                                                                                                                        |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                  |  |  |  |  |  |  |
| Operation:       | $(f<7>) \rightarrow C$<br>$(f<6:0>) \rightarrow dest<7:1>$<br>$0 \rightarrow dest<0>$                                                                                                                                               |  |  |  |  |  |  |
| Status Affected: | C, Z                                                                                                                                                                                                                                |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are shifted<br>one bit to the left through the Carry flag.<br>A '0' is shifted into the LSb. If 'd' is '0',<br>the result is placed in W. If 'd' is '1', the<br>result is stored back in register 'f'. |  |  |  |  |  |  |
|                  | C ← register f ← 0                                                                                                                                                                                                                  |  |  |  |  |  |  |

| LSRF    | Logical Right Shift          |  |  |  |  |
|---------|------------------------------|--|--|--|--|
| Syntax: | [ <i>label</i> ] LSLF f {,d} |  |  |  |  |

| Operands:        | 0 ≤ f ≤ 127<br>d ∈ [0,1]                                                                                                                                                                                                             |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Operation:       | $\begin{array}{l} 0 \rightarrow dest < 7 \\ (f < 7:1 >) \rightarrow dest < 6:0 >, \\ (f < 0 >) \rightarrow C, \end{array}$                                                                                                           |  |  |  |
| Status Affected: | C, Z                                                                                                                                                                                                                                 |  |  |  |
| Description:     | The contents of register 'f' are shifted<br>one bit to the right through the Carry<br>flag. A '0' is shifted into the MSb. If 'd' is<br>'0', the result is placed in W. If 'd' is '1',<br>the result is stored back in register 'f'. |  |  |  |
|                  | 0 → register f → C                                                                                                                                                                                                                   |  |  |  |

| MOVF             | Move f                                                                                                                                                                                                                                                                            |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                         |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                                                                                                                       |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                          |
| Status Affected: | Z                                                                                                                                                                                                                                                                                 |
| Description:     | The contents of register f is moved to<br>a destination dependent upon the<br>status of d. If $d = 0$ ,<br>destination is W register. If $d = 1$ , the<br>destination is file register f itself. $d = 1$<br>is useful to test a file register since<br>status flag Z is affected. |
| Words:           | 1                                                                                                                                                                                                                                                                                 |
| Cycles:          | 1                                                                                                                                                                                                                                                                                 |
| Example:         | MOVF FSR, 0                                                                                                                                                                                                                                                                       |
|                  | After Instruction<br>W = value in FSR register<br>Z = 1                                                                                                                                                                                                                           |

### TABLE 30-2: OSCILLATOR PARAMETERS

| Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |             |                                                          |                    |      |      |      |       |                                                                          |
|---------------------------------------------------------------|-------------|----------------------------------------------------------|--------------------|------|------|------|-------|--------------------------------------------------------------------------|
| Param<br>No.                                                  | Sym.        | Characteristic                                           | Freq.<br>Tolerance | Min. | Тур† | Max. | Units | Conditions                                                               |
| OS08                                                          | HFosc       | Internal Calibrated HFINTOSC                             | ±2%                | _    | 16.0 | —    | MHz   | $0^{\circ}C \leq TA \leq +60^{\circ}C, \ V\text{DD} \geq 2.5V$           |
|                                                               |             | Frequency <sup>(2)</sup>                                 | ±3%                | —    | 16.0 | _    | MHz   | $60^{\circ}C \leq TA \leq \textbf{+85}^{\circ}C, \ V\text{DD} \geq 2.5V$ |
|                                                               |             |                                                          | ±5%                | —    | 16.0 | _    | MHz   | $-40^{\circ}C \leq TA \leq +125^{\circ}C$                                |
| OS08A                                                         | OS08A MFosc | Internal Calibrated MFINTOSC<br>Frequency <sup>(2)</sup> | ±2%                | —    | 500  | _    | kHz   | $0^{\circ}C \leq TA \leq +60^{\circ}C, \ V\text{DD} \geq 2.5V$           |
|                                                               |             |                                                          | ±3%                | _    | 500  |      | kHz   | $60^{\circ}C \leq TA \leq \textbf{+85^{\circ}C},  V\text{DD} \geq 2.5V$  |
|                                                               |             |                                                          | ±5%                | _    | 500  | _    | kHz   | $-40^{\circ}C \leq TA \leq +125^{\circ}C$                                |
| OS09                                                          | LFosc       | Internal LFINTOSC Frequency                              | _                  | _    | 31   | _    | kHz   | $-40^\circ C \le T A \le +125^\circ C$                                   |
| OS10*                                                         | TIOSC ST    | HFINTOSC<br>Wake-up from Sleep Start-up Time             | —                  | _    | 3.2  | 8    | μS    |                                                                          |
|                                                               |             | MFINTOSC<br>Wake-up from Sleep Start-up Time             | _                  | _    | 24   | 35   | μS    |                                                                          |

These parameters are characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are † not tested.

Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

2: To ensure these oscillator frequency tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.

3: By design.

# TABLE 30-3: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.7V TO 5.5V)

| Param<br>No. | Sym.                | Characteristic                | Min.   | Тур† | Max.   | Units | Conditions |
|--------------|---------------------|-------------------------------|--------|------|--------|-------|------------|
| F10          | Fosc                | Oscillator Frequency Range    | 4      |      | 8      | MHz   |            |
| F11          | Fsys                | On-Chip VCO System Frequency  | 16     | —    | 32     | MHz   |            |
| F12          | TRC                 | PLL Start-up Time (Lock Time) | —      | _    | 2      | ms    |            |
| F13*         | $\Delta \text{CLK}$ | CLKOUT Stability (Jitter)     | -0.25% | _    | +0.25% | %     |            |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

| Param.<br>No. | Symbol | Characteristic |        | Min. | Тур† | Max. | Units | Conditions |
|---------------|--------|----------------|--------|------|------|------|-------|------------|
| CS01          | ISRC   | Current Source | High   | -3   | -8   | -15  | μA    |            |
|               |        |                | Medium | -0.8 | -1.5 | -3   | μA    |            |
|               |        |                | Low    | -0.1 | -0.3 | -0.4 | μA    |            |
| CS02          | Isnk   | Current Sink   | High   | 2.5  | 7.5  | 14   | μA    |            |
|               |        |                | Medium | 0.6  | 1.5  | 2.9  | μA    |            |
|               |        |                | Low    | 0.1  | 0.25 | 0.6  | μA    |            |
| CS03          | VСтн   | Cap Threshold  |        |      | 0.8  | —    | mV    |            |
| CS04          | VCTL   | Cap Threshold  |        |      | 0.4  | —    | mV    |            |
| CS05          | VCHYST | CAP HYSTERESIS | High   | 350  | 525  | 725  | mV    |            |
|               |        | (VCTH - VCTL)  | Medium | 250  | 375  | 500  | mV    |            |
|               |        |                | Low    | 175  | 300  | 425  | mV    |            |

# TABLE 30-17: CAP SENSE OSCILLATOR SPECIFICATIONS

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# FIGURE 30-22: CAP SENSE OSCILLATOR



NOTES:

### 28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                  |    | MILLIMETERS |      |      |
|------------------------|----|-------------|------|------|
| Dimension Limits       |    | MIN         | NOM  | MAX  |
| Number of Pins         | N  | 28          |      |      |
| Pitch                  | е  | 0.40 BSC    |      |      |
| Overall Height         | A  | 0.45        | 0.50 | 0.55 |
| Standoff               | A1 | 0.00        | 0.02 | 0.05 |
| Contact Thickness      | A3 | 0.127 REF   |      |      |
| Overall Width          | E  | 4.00 BSC    |      |      |
| Exposed Pad Width      | E2 | 2.55        | 2.65 | 2.75 |
| Overall Length         | D  | 4.00 BSC    |      |      |
| Exposed Pad Length     | D2 | 2.55        | 2.65 | 2.75 |
| Contact Width          | b  | 0.15        | 0.20 | 0.25 |
| Contact Length         | L  | 0.30        | 0.40 | 0.50 |
| Contact-to-Exposed Pad | K  | 0.20        | -    | -    |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-152A Sheet 2 of 2