Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | M8C | | Core Size | 8-Bit | | Speed | 24MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 24 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.25V | | Data Converters | A/D 10x14b; D/A 2x9b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 28-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c24423a4-24pvxi | ## **Analog System** The analog system consists of six configurable blocks, each consisting of an opamp circuit that allows the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are: - ADCs (up to two, with 6- to 14-bit resolution, selectable as incremental, delta sigma, and SAR) - Filters (two and four pole band-pass, low-pass, and notch) - Amplifiers (up to two, with selectable gain to 48x) - Instrumentation amplifiers (one with selectable gain to 93x) - Comparators (up to two, with 16 selectable thresholds) - DACs (up to two, with 6 to 9-bit resolution) - Multiplying DACs (up to two, with 6 to 9-bit resolution) - High current output drivers (two with 30 mA drive as a PSoC Core resource) - 1.3 V reference (as a system resource) - DTMF dialer - Modulators - Correlators - Peak detectors - Many other topologies possible Analog blocks are arranged in a column of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 3 Figure 3. Analog System Block Diagram ### **Additional System Resources** System resources, some of which are listed in the previous sections, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, switch-mode pump, low-voltage detection, and power-on-reset (POR). Statements describing the merits of each system resource follow: - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks may be generated using digital PSoC blocks as clock dividers. - A multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate, to assist in both general math and digital filters. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of Delta Sigma ADCs. - The I<sup>2</sup>C module provides 100- and 400-kHz communication over two wires. slave, master, and multi-master are supported. - Low-voltage detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor. - An internal 1.3 V reference provides an absolute reference for the analog system, including ADCs and DACs. - An integrated switch-mode pump generates normal operating voltages from a single 1.2 V battery cell, providing a low cost boost converter. #### **PSoC Device Characteristics** Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks, and 12, 6, or 4 analog blocks. Table 1 on page 6 lists the resources available for specific PSoC device groups. The PSoC device covered by this datasheet is highlighted in this table. **Table 1. PSoC Device Characteristics** | PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | |---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|--------------|---------------| | CY8C29x66 | up to 64 | 4 | 16 | up to 12 | 4 | 4 | 12 | 2 K | 32 K | | CY8C28xxx | up to 44 | up to 3 | up to 12 | up to 44 | up to 4 | up to 6 | up to<br>12 + 4 <sup>[2]</sup> | 1 K | 16 K | | CY8C27x43 | up to 44 | 2 | 8 | up to 12 | 4 | 4 | 12 | 256 | 16 K | | CY8C24x94 | up to 56 | 1 | 4 | up to 48 | 2 | 2 | 6 | 1 K | 16 K | | CY8C24x23A | up to 24 | 1 | 4 | up to 12 | 2 | 2 | 6 | 256 | 4 K | | CY8C23x33 | up to 26 | 1 | 4 | up to 12 | 2 | 2 | 4 | 256 | 8 K | | CY8C22x45 | up to 38 | 2 | 8 | up to 38 | 0 | 4 | 6 <sup>[2]</sup> | 1 K | 16 K | | CY8C21x45 | up to 24 | 1 | 4 | up to 24 | 0 | 4 | 6 <sup>[2]</sup> | 512 | 8 K | | CY8C21x34 | up to 28 | 1 | 4 | up to 28 | 0 | 2 | 4 <sup>[2]</sup> | 512 | 8 K | | CY8C21x23 | up to 16 | 1 | 4 | up to 8 | 0 | 2 | 4 <sup>[2]</sup> | 256 | 4 K | | CY8C20x34 | up to 28 | 0 | 0 | up to 28 | 0 | 0 | 3 <sup>[2,3]</sup> | 512 | 8 K | | CY8C20xx6 | up to 36 | 0 | 0 | up to 36 | 0 | 0 | 3 <sup>[2,3]</sup> | up to<br>2 K | up to<br>32 K | #### Notes <sup>2.</sup> Limited analog functionality. <sup>3.</sup> Two analog blocks and one CapSense<sup>®</sup>. # **Development Tools** PSoC Designer™ is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes: - Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration - Extensive user module catalog - Integrated source-code editor (C and assembly) - Free C compiler with no size restrictions or time limits - Built-in debugger - In-circuit emulation - Built-in support for communication interfaces: - ☐ Hardware and software I<sup>2</sup>C slaves and masters - □ Full-speed USB 2.0 - □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7. ### **PSoC Designer Software Subsystems** #### Design Entry In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application. The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this lets you to use more than 100 percent of PSoC's resources for an application. #### Code Generation Tools The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two. **Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compilers**. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also lets you to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer. #### In-Circuit Emulator A low-cost, high-functionality in-circuit emulator (ICE) is available for development support. This hardware can program single devices. The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24 MHz) operation. # **Designing with PSoC Designer** The development process for the PSoC device differs from that of a traditional fixed-function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and lowering inventory costs. These configurable resources, called PSoC blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is: - 6. Select user modules. - Configure user modules. - 8. Organize and connect. - 9. Generate, verify, and debug. #### Select User Modules PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple. #### **Configure User Modules** Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a PWM User Module configures one or more digital PSoC blocks, one for each eight bits of resolution. Using these parameters, you can establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All of the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information that you may need to successfully implement your design. #### **Organize and Connect** Build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. Perform the selection, configuration, and routing so that you have complete control over all on-chip resources. # Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides APIs with high-level functions to control and respond to hardware events at run time, and interrupt service routines that you can adapt as needed. A complete code development environment lets you to develop and customize your applications in C, assembly language, or both. The last step in the development process takes place inside PSoC Designer's Debugger (accessed by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full-speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint, and watch-variable features, the debug interface provides a large trace buffer. It lets you to define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals. ### 32-Pin Part Pinout Table 5. 32-Pin QFN<sup>[7]</sup> | Table 5. | | | | | |----------|---------------|--------------|-----------------|----------------------------------------------------------| | Pin No. | Ty<br>Digital | pe<br>Analog | Pin<br>Name | Description | | 1 | I/O | Allalog | P2[7] | | | 2 | I/O | | P2[5] | | | 3 | I/O | ı | P2[3] | Direct switched capacitor block input | | 4 | 1/0 | ı | P2[1] | Direct switched capacitor block input | | 5 | _ | wer | | Ground connection | | 6 | | wer | V <sub>SS</sub> | SMP connection to external components | | 0 | FU | wei | 0 | required | | 7 | I/O | | P1[7] | I <sup>2</sup> C SCL | | 8 | I/O | | P1[5] | I <sup>2</sup> C SDA | | 9 | | | NC | No connection. Pin must be left floating | | 10 | I/O | | P1[3] | | | 11 | I/O | | P1[1] | XTALin, I <sup>2</sup> C SCL, ISSP-SCLK <sup>[8]</sup> | | 12 | Po | wer | $V_{SS}$ | Ground Connection | | 13 | I/O | | P1[0] | XTALout, I <sup>2</sup> C SDA, ISSP-SDATA <sup>[8]</sup> | | 14 | I/O | | P1[2] | | | 15 | I/O | | P1[4] | Optional EXTCLK | | 16 | | | NC | No connection. Pin must be left floating | | 17 | I/O | | P1[6] | | | 18 | In | put | XRES | Active high external reset with internal pull-down | | 19 | I/O | I | P2[0] | Direct switched capacitor block input | | 20 | I/O | I | P2[2] | Direct switched capacitor block input | | 21 | I/O | | P2[4] | External AGND | | 22 | I/O | | P2[6] | External V <sub>REF</sub> | | 23 | I/O | I | P0[0] | Analog column mux input | | 24 | I/O | I | P0[2] | Analog column mux input | | 25 | | | NC | No connection. Pin must be left floating | | 26 | I/O | I | P0[4] | Analog column mux input | | 27 | I/O | I | P0[6] | Analog column mux input | | 28 | Po | wer | $V_{DD}$ | Supply voltage | | 29 | I/O | I | P0[7] | Analog column mux input | | 30 | I/O | I/O | P0[5] | Analog column mux input and column output | | 31 | I/O | I/O | P0[3] | Analog column mux input and column output | | 32 | I/O | I | P0[1] | Analog column mux input | | | | | | | Figure 7. CY8C24423A 32-Pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. The center pad on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. These are the ISSP pins, which are not high Z at POR. See the PSoC Technical Reference Manual for details. # **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8C24x23A PSoC device. For the latest electrical specifications, check if you have the most recent datasheet by visiting the website at http://www.cypress.com. Specifications are valid for –40 $^{\circ}C \le T_A \le 85 ^{\circ}C$ and $T_J \le 100 ^{\circ}C$ , except where noted. Refer to Table 29 on page 37 for the electrical specifications for the IMO using SLIMO mode. Figure 9. Voltage versus CPU Frequency Figure 8. IMO Frequency Trim Options # **Absolute Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. **Table 9. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------|-------------------------|-----|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 25 | +100 | °C | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 65 °C degrades reliability. | | T <sub>BAKETEMP</sub> | Bake temperature | 1 | 125 | See<br>package<br>label | °C | | | t <sub>BAKETIME</sub> | Bake time | See<br>package<br>label | - | 72 | Hours | | | T <sub>A</sub> | Ambient temperature with power applied | -40 | _ | +85 | °C | | | $V_{DD}$ | Supply voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | -0.5 | _ | +6.0 | V | | | $V_{IO}$ | DC input voltage | $V_{SS} - 0.5$ | - | $V_{DD} + 0.5$ | V | | | $V_{IOZ}$ | DC voltage applied to tri-state | $V_{SS} - 0.5$ | - | $V_{DD} + 0.5$ | V | | | I <sub>MIO</sub> | Maximum current into any port pin | -25 | _ | +50 | mA | | | ESD | Electrostatic discharge voltage | 2000 | _ | _ | V | Human body model ESD. | | LU | Latch up current | _ | _ | 200 | mA | | # DC Analog Output Buffer Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 3.0 V to 3.6 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, or 2.4 V to 3.0 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only. Table 18. 5-V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|-----------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------| | C <sub>L</sub> | Load Capacitance | - | _ | 200 | pF | This specification applies to the external circuit that is being driven by the analog output buffer. | | V <sub>OSOB</sub> | Input offset voltage (absolute value) | - | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average input offset voltage drift | - | +6 | _ | μV/°C | | | V <sub>CMOB</sub> | Common mode input voltage range | 0.5 | - | V <sub>DD</sub> – 1.0 | V | | | R <sub>OUTOB</sub> | Output resistance<br>Power = low<br>Power = high | _<br>_ | 1 | _<br>_ | W<br>W | | | V <sub>OHIGHOB</sub> | High output voltage swing (Load = 32 ohms to V <sub>DD/2</sub> ) Power = low Power = high | 0.5 × V <sub>DD</sub> + 1.1<br>0.5 × V <sub>DD</sub> + 1.1 | _<br>_ | _<br>_ | V | | | V <sub>OLOWOB</sub> | Low output voltage swing<br>(Load = 32 ohms to V <sub>DD/2</sub> )<br>Power = low<br>Power = high | -<br>- | _<br>_ | .5 × V <sub>DD</sub> – 1.3<br>0.5 × V <sub>DD</sub> – 1.3 | V | | | I <sub>SOB</sub> | Supply current including Opamp bias cell (No Load) Power = low Power = high | -<br>- | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply voltage rejection ratio | 52 | 64 | _ | dB | $V_{OUT} > (V_{DD} - 1.25)$ | Table 19. 3.3-V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------| | C <sub>L</sub> | Load Capacitance | - | - | 200 | pF | This specification applies to the external circuit that is being driven by the analog output buffer. | | V <sub>OSOB</sub> | Input offset voltage (absolute value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average input offset voltage drift | _ | +6 | _ | μV/°C | | | $V_{CMOB}$ | Common mode input voltage range | 0.5 | - | V <sub>DD</sub> – 1.0 | V | | | R <sub>OUTOB</sub> | Output resistance<br>Power = low<br>Power = high | | 1 | _<br>_ | Ω | | | V <sub>OHIGHOB</sub> | High output voltage swing (Load = 1 K ohms to V <sub>DD/2</sub> ) Power = low Power = high | 0.5 × V <sub>DD</sub> + 1.0<br>0.5 × V <sub>DD</sub> + 1.0 | _<br>_ | -<br>- | V | | | V <sub>OLOWOB</sub> | Low output voltage swing (Load = 1 K ohms to V <sub>DD/2</sub> ) Power = low Power = high | -<br>- | _<br>_ | 0.5 × V <sub>DD</sub> – 1.0<br>0.5 × V <sub>DD</sub> – 1.0 | V | | | I <sub>SOB</sub> | Supply current including Opamp bias cell (no load) Power = low Power = high | | 0.8<br>2.0 | 2.0<br>4.3 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply voltage rejection ratio | 52 | 64 | _ | dB | V <sub>OUT</sub> > (V <sub>DD</sub> – 1.25) | Table 22. 5-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|----------------------------------------|--------------------|-----------|----------------------------------------|----------------------------|----------------------------|----------------------------|-------| | 0b010 | RefPower = high | V <sub>REFHI</sub> | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.121 | V <sub>DD</sub> – 0.003 | V <sub>DD</sub> | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 | $V_{DD}/2 + 0.034$ | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.019 | V | | | RefPower = high | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.083 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp bias = low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.033$ | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.016 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.075 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.032$ | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.003 | V <sub>SS</sub> + 0.015 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.074 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.032 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.014 | V | | 0b011 | RefPower = high | V <sub>REFHI</sub> | Ref High | 3 × Bandgap | 3.753 | 3.874 | 3.979 | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.511 | 2.590 | 2.657 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.243 | 1.297 | 1.333 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 3 × Bandgap | 3.767 | 3.881 | 3.974 | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.518 | 2.592 | 2.652 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.241 | 1.295 | 1.330 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | 3 × Bandgap | 2.771 | 3.885 | 3.979 | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.521 | 2.593 | 2.649 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.240 | 1.295 | 1.331 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | 3 × Bandgap | 3.771 | 3.887 | 3.977 | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.522 | 2.594 | 2.648 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.239 | 1.295 | 1.332 | V | | 0b100 | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.481 + P2[6] | 2.569 + P2[6] | 2.639 + P2[6] | V | | | | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.511 | 2.590 | 2.658 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.515 – P2[6] | 2.602 - P2[6] | 2.654 - P2[6] | V | | | RefPower = high<br>Opamp bias = low | $V_{REFHI}$ | Ref High | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.498 + P2[6] | 2.579 + P2[6] | 2.642 + P2[6] | V | | | | $V_{AGND}$ | AGND | 2 × Bandgap | 2.518 | 2.592 | 2.652 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6] | 2.598 - P2[6] | 2.650 - P2[6] | V | | | RefPower = medium<br>Opamp bias = high | $V_{REFHI}$ | Ref High | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.504 + P2[6] | 2.583 + P2[6] | 2.646 + P2[6] | V | | | | $V_{AGND}$ | AGND | 2 × Bandgap | 2.521 | 2.592 | 2.650 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6] | 2.596 - P2[6] | 2.649 - P2[6] | V | | | RefPower = medium<br>Opamp bias = low | $V_{REFHI}$ | Ref High | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.505 + P2[6] | 2.586 + P2[6] | 2.648 + P2[6] | V | | | | $V_{AGND}$ | AGND | 2 × Bandgap | 2.521 | 2.594 | 2.648 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6] | 2.595 – P2[6] | 2.648 - P2[6] | V | Table 24. 2.7-V DC Analog Reference Specifications | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|--------------------------------------------|--------------------|-----------|---------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------| | 0b000 | All power settings<br>Not allowed at 2.7 V | - | _ | _ | _ | _ | - | _ | | 0b001 | RefPower = medium<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.739 | P2[4] + P2[6] –<br>0.016 | P2[4] + P2[6] +<br>0.759 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 1.675 | P2[4]-P2[6]+<br>0.013 | P2[4]-P2[6]+<br>1.825 | V | | | RefPower = medium<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.098 | P2[4] + P2[6] –<br>0.011 | P2[4] + P2[6] +<br>0.067 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.308 | P2[4]-P2[6]+<br>0.004 | P2[4] – P2[6] +<br>0.362 | V | | | RefPower = low<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.042 | P2[4] + P2[6] –<br>0.005 | P2[4] + P2[6] +<br>0.035 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.030 | P2[4] – P2[6] | P2[4]-P2[6]+<br>0.030 | V | | | RefPower = low<br>Opamp bias = low | $V_{REFHI}$ | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.367 | P2[4] + P2[6] –<br>0.005 | P2[4] + P2[6] +<br>0.308 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | $V_{REFLO}$ | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.345 | P2[4] – P2[6] | P2[4]-P2[6]+<br>0.301 | V | | 0b010 | RefPower = high | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.100 | $V_{DD} - 0.003$ | $V_{DD}$ | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.038 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 + 0.036 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.005 | V <sub>SS</sub> + 0.016 | V | | | RefPower = high<br>Opamp bias = low | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.065 | $V_{DD} - 0.002$ | $V_{DD}$ | V | | | Opamp bias – iow | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.025 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 + 0.023 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.003 | V <sub>SS</sub> + 0.012 | V | | | RefPower = medium<br>Opamp bias = high | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.054 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp blas – mgn | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.024 | | | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.012 | V | | | RefPower = medium<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> | V <sub>DD</sub> – 0.042 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp blas – low | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.027 | | V <sub>DD</sub> /2 + 0.022 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.001 | V <sub>SS</sub> + 0.010 | V | | | RefPower = low | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.042 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.028 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.023 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.001 | V <sub>SS</sub> + 0.010 | V | | | RefPower = low | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.036 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp bias = low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.184 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.159 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.001 | V <sub>SS</sub> + 0.009 | V | Table 24. 2.7-V DC Analog Reference Specifications (continued) (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|--------------------------------------------|--------------------|-----------|-----------------|---------------------------------|-------------------------|-------------------------|-------| | 0b011 | All power settings<br>Not allowed at 2.7 V | - | _ | - | _ | - | _ | - | | 0b100 | All power settings<br>Not allowed at 2.7 V | _ | _ | - | - | | _ | _ | | 0b101 | All power settings<br>Not allowed at 2.7 V | _ | _ | - | _ | - | _ | _ | | 0b110 | RefPower = high | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | Not allowed | Not allowed | Not allowed | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | Bandgap | 1.160 | 1.302 | 1.340 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.007 | V <sub>SS</sub> + 0.025 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | Bandgap Not allowed Not allowed | | Not allowed | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | Bandgap | 1.160 | 1.301 | 1.338 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.017 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | Not allowed | Not allowed | Not allowed | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | Bandgap | 1.160 | 1.301 | 1.338 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.003 | V <sub>SS</sub> + 0.013 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | Not allowed | Not allowed | Not allowed | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | Bandgap | 1.160 | 1.300 | 1.337 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.011 | V | | | RefPower = low | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | Not allowed | Not allowed | Not allowed | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | Bandgap | 1.252 | 1.300 | 1.339 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.011 | V | | | RefPower = low | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | Not allowed | Not allowed | Not allowed | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | Bandgap | 1.252 | 1.300 | 1.339 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.001 | V <sub>SS</sub> + 0.01 | V | | 0b111 | All power settings<br>Not allowed at 2.7 V | _ | - | - | - | - | - | _ | ### DC Analog PSoC Block Specifications Table 23 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , 3.0~V to 3.6~V and $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , or 2.4~V to 3.0~V and $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3~V, and 2.7~V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 25. DC Analog PSoC Block Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|-------------------------------------------|-----|------|-----|-------|-------| | R <sub>CT</sub> | Resistor unit value (continuous time) | - | 12.2 | _ | kΩ | | | C <sub>SC</sub> | Capacitor unit value (switched capacitor) | _ | 80 | _ | fF | | Document Number: 38-12028 Rev. \*V Page 34 of 71 ### DC POR, SMP, and LVD Specifications Table 24 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only. Note The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the PSoC Programmable Sytem-on-Chip Technical Reference Manual for more information on the VLT\_CR register. Table 26. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------| | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | V <sub>DD</sub> value for PPOR trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | - | 2.36<br>2.82<br>4.55 | 2.40<br>2.95<br>4.70 | V<br>V | V <sub>DD</sub> must be greater than or equal to 2.5 V during startup, reset from the XRES pin, or reset from watchdog. | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | V <sub>DD</sub> value for LVD trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.40<br>2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.45<br>2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.51 <sup>[12]</sup><br>2.99 <sup>[13]</sup><br>3.09<br>3.20<br>4.55<br>4.75<br>4.83<br>4.95 | V V V V V V | | | VPUMP0<br>VPUMP1<br>VPUMP2<br>VPUMP3<br>VPUMP4<br>VPUMP5<br>VPUMP6<br>VPUMP7 | V <sub>DD</sub> value for SMP trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.50<br>2.96<br>3.03<br>3.18<br>4.54<br>4.62<br>4.71<br>4.89 | 2.55<br>3.02<br>3.10<br>3.25<br>4.64<br>4.73<br>4.82<br>5.00 | 2.62 <sup>[14]</sup> 3.09 3.16 3.32 <sup>[15]</sup> 4.74 4.83 4.92 5.12 | \<br>\<br>\<br>\<br>\<br>\<br>\ | | <sup>12.</sup> Always greater than 50 mV above $V_{\rm PPOR}$ (PORLEV=00) for falling supply. 13. Always greater than 50 mV above $V_{\rm PPOR}$ (PORLEV=01) for falling supply. 14. Always greater than 50 mV above $V_{\rm LVD0}$ . 15. Always greater than 50 mV above $V_{\rm LVD3}$ . ### **AC Electrical Characteristics** #### AC Chip-Level Specifications These tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 29. 5-V and 3.3-V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------------------------|-----------------------------------------------------|-------|--------|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>IMO24</sub> <sup>[19]</sup> | Internal main oscillator (IMO) frequency for 24 MHz | 22.8 | 24 | 25.2 <sup>[20,21]</sup> | MHz | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 8 on page 18. SLIMO mode = 0. | | F <sub>IMO6</sub> | IMO frequency for 6 MHz | 5.5 | 6 | 6.5 <sup>[20,21]</sup> | MHz | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 8 on page 18. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU frequency (5 V nominal) | 0.937 | 24 | 24.6 <sup>[20]</sup> | MHz | SLIMO mode = 0. | | F <sub>CPU2</sub> | CPU frequency (3.3 V nominal) | 0.937 | 12 | 12.3 <sup>[21]</sup> | MHz | SLIMO mode = 0. | | F <sub>48M</sub> | Digital PSoC block frequency | 0 | 48 | 49.2 <sup>[20,22]</sup> | MHz | Refer to the AC Digital Block Specifications. | | F <sub>24M</sub> | Digital PSoC block frequency | 0 | 24 | 24.6 <sup>[22]</sup> | MHz | | | F <sub>32K1</sub> | ILO frequency | 15 | 32 | 64 | kHz | | | F <sub>32K2</sub> | External crystal oscillator | _ | 32.768 | _ | kHz | Accuracy is capacitor and crystal dependent. 50% duty cycle. | | F <sub>32K_U</sub> | ILO untrimmed frequency | 5 | - | 100 | kHz | After a reset and before the M8C starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on timing this | | F <sub>PLL</sub> | PLL frequency | _ | 23.986 | _ | MHz | Is a multiple (x732) of crystal frequency. | | T <sub>PLLSLEW</sub> | PLL lock time | 0.5 | _ | 10 | ms | | | T <sub>PLLSLEWSLOW</sub> | PLL lock time for low gain setting | 0.5 | _ | 50 | ms | | | T <sub>OS</sub> | External crystal oscillator startup to 1% | _ | 1700 | 2620 | ms | | | T <sub>OSACC</sub> | External crystal oscillator startup to 100 ppm | _ | 2800 | 3800 | ms | The crystal oscillator frequency is within 100 ppm of its final value by the end of the $T_{\rm osacc}$ period. Correct operation assumes a properly loaded 1 $\mu$ W maximum drive level 32.768 kHz crystal. 3.0 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, $-40$ °C $\leq$ $T_A \leq$ 85 °C. | | t <sub>XRST</sub> | External reset pulse width | 10 | _ | _ | μS | | <sup>19.</sup> Errata: When the device is operated within 0 °C to 70 °C, the frequency tolerance is reduced to ±2.5%, but if operated at extreme temperature (below 0 °C or above 70 °C), frequency tolerance deviates from ±2.5% to ±5%. For more information, see "Errata" on page 67. 20. 4.75 V < V<sub>DD</sub> < 5.25 V. 21. 3.0 V < V<sub>DD</sub> < 3.6 V. See application note Adjusting PSoC® Trims for 3.3 V and 2.7 V Operation – AN2012 for information on trimming for operation at 3.3 V. <sup>22.</sup> See the individual user module datasheets for information on maximum frequencies for user modules. <sup>23.</sup> Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information. # Table 29. 5-V and 3.3-V AC Chip-Level Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------------------|---------------------------------------------------------|------|------|--------------------------|-------|------------------------------------------------------------------------------------------------| | DC24M | 24 MHz duty cycle | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | ILO duty cycle | 20 | 50 | 80 | % | | | Step24M | 24 MHz trim step size | _ | 50 | - | kHz | | | Fout48M | 48 MHz output frequency | 46.8 | 48.0 | 49.2 <sup>[24, 25]</sup> | MHz | Trimmed. Using factory trim values. | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | _ | - | 12.3 | MHz | | | SR <sub>POWER_UP</sub> | Power supply slew rate | _ | _ | 250 | V/ms | V <sub>DD</sub> slew rate during power-up. | | t <sub>POWERUP</sub> | Time from end of POR to CPU executing code | - | 16 | 100 | ms | Power-up from 0 V. See the System<br>Resets section of the PSoC<br>Technical Reference Manual. | | t <sub>jit_IMO</sub> <sup>[26]</sup> | 24 MHz IMO cycle-to-cycle jitter (RMS) | _ | 200 | 700 | ps | N = 32 | | - | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | _ | 300 | 900 | ps | | | | 24 MHz IMO period jitter (RMS) | _ | 100 | 400 | ps | | | t <sub>jit_PLL</sub> <sup>[26]</sup> | 24 MHz IMO cycle-to-cycle jitter (RMS) | - | 200 | 800 | ps | N = 32 | | | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | _ | 300 | 1200 | | | | | 24 MHz IMO period jitter (RMS) | 1 | 100 | 700 | | | 24.4.75 V < V<sub>DD</sub> < 5.25 V. 25.3.0 V < V<sub>DD</sub> < 3.6 V. See application note Adjusting PSoC<sup>®</sup> Trims for 3.3 V and 2.7 V Operation – AN2012 for information on trimming for operation at 3.3 V. 26. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information. # AC Digital Block Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 3.0 V to 3.6 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, or 2.4 V to 3.0 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only. Table 37. 5-V and 3.3-V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Unit | Notes | |-------------------------|--------------------------------------------------|--------------------|-----|------|------|-------------------------------------------------------------------------------------------| | All functions | Block input clock frequency | | | ı | | | | | V <sub>DD</sub> ≥ 4.75 V | - | _ | 50.4 | MHz | | | | V <sub>DD</sub> < 4.75 V | - | _ | 25.2 | MHz | | | Timer | Input clock frequency | | | 1 | | | | | No capture, V <sub>DD</sub> ≥ 4.75 V | - | _ | 50.4 | MHz | | | | No capture, V <sub>DD</sub> < 4.75 V | _ | _ | 25.2 | MHz | | | | With capture | _ | _ | 25.2 | MHz | | | | Capture pulse width | 50 <sup>[30]</sup> | _ | _ | ns | | | Counter | Input clock frequency | | 1 | 1 | | | | | No enable input, V <sub>DD</sub> ≥ 4.75 V | _ | _ | 50.4 | MHz | | | | No enable input, V <sub>DD</sub> < 4.75 V | _ | _ | 25.2 | MHz | | | | With enable input | _ | _ | 25.2 | MHz | | | | Enable input pulse width | 50 <sup>[30]</sup> | _ | _ | ns | | | Dead Band | Kill pulse width | | I | I | 1 | | | | Asynchronous restart mode | 20 | _ | _ | ns | | | | Synchronous restart mode | 50 <sup>[30]</sup> | _ | _ | ns | | | | Disable mode | 50 <sup>[30]</sup> | _ | _ | ns | | | | Input clock frequency | | | | | | | | V <sub>DD</sub> ≥ 4.75 V | _ | _ | 50.4 | MHz | | | | V <sub>DD</sub> < 4.75 V | _ | _ | 25.2 | MHz | | | CRCPRS | Input clock frequency | | I | I | | | | (PRS<br>Mode) | V <sub>DD</sub> ≥ 4.75 V | _ | _ | 50.4 | MHz | | | (Wode) | V <sub>DD</sub> < 4.75 V | - | _ | 25.2 | MHz | | | CRCPRS<br>(CRC<br>Mode) | Input clock frequency | - | _ | 25.2 | MHz | | | SPIM | Input clock frequency | _ | _ | 8.2 | MHz | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. | | SPIS | Input clock (SCLK) frequency | _ | _ | 4.1 | MHz | The input clock is the SPI SCLK in SPIS mode. | | | Width of SS_negated between transmissions | 50 <sup>[30]</sup> | - | _ | ns | | | Transmitter | Input clock frequency | | | | | The baud rate is equal to the input clock frequency | | | V <sub>DD</sub> ≥ 4.75 V, 2 stop bits | _ | _ | 50.4 | MHz | divided by 8. | | | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit | _ | _ | 25.2 | MHz | | | | V <sub>DD</sub> < 4.75 V | - | _ | 25.2 | MHz | | | Receiver | Input clock frequency | | | | | The baud rate is equal to the input clock frequency divided by 8. | | | $V_{DD} \ge 4.75 \text{ V}, 2 \text{ stop bits}$ | - | _ | 50.4 | MHz | | | | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit | _ | - | 25.2 | MHz | | | | V <sub>DD</sub> < 4.75 V | _ | _ | 25.2 | MHz | | #### Note 30.50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). Table 38. 2.7-V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------|---------------------|-----|------|-------|-------------------------------------------------------------------------------------------| | All<br>Functions | Block input clock frequency | - | - | 12.7 | MHz | 2.4 V < V <sub>DD</sub> < 3.0 V | | Timer | Capture pulse width | 100 <sup>[31]</sup> | - | _ | ns | | | | Input clock frequency, with or without capture | _ | - | 12.7 | MHz | | | Counter | Enable Input Pulse Width | 100 <sup>[31]</sup> | - | - | ns | | | | Input clock frequency, no enable input | - | - | 12.7 | MHz | | | | Input clock frequency, enable input | _ | _ | 12.7 | MHz | | | Dead Band | Kill pulse width: | | | | | | | | Asynchronous restart mode | 20 | _ | _ | ns | | | | Synchronous restart mode | 100 <sup>[31]</sup> | _ | _ | ns | | | | Disable mode | 100 <sup>[31]</sup> | _ | _ | ns | | | | Input clock frequency | _ | _ | 12.7 | MHz | | | CRCPRS<br>(PRS Mode) | Input clock frequency | _ | - | 12.7 | MHz | | | CRCPRS<br>(CRC Mode) | Input clock frequency | _ | - | 12.7 | MHz | | | SPIM | Input clock frequency | - | - | 6.35 | MHz | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. | | SPIS | Input clock frequency | - | - | 4.23 | MHz | | | | Width of SS_ Negated between transmissions | 100 <sup>[31]</sup> | _ | _ | ns | | | Transmitter | Input clock frequency | - | - | 12.7 | MHz | The baud rate is equal to the input clock frequency divided by 8. | | Receiver | Input clock frequency | _ | _ | 12.7 | MHz | The baud rate is equal to the input clock frequency divided by 8. | 31.50 ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period). Table 41. 2.7-V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|--------------------------------------------------------------------------------------------------|------------|----------|---------------|--------------| | t <sub>ROB</sub> | Rising settling time to 0.1%, 1 V Step, 100 pF load<br>Power = low<br>Power = high | | _<br>_ | 4<br>4 | μs<br>μs | | t <sub>SOB</sub> | Falling settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high | _<br>_ | _<br>_ | 3<br>3 | μs<br>μs | | SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = low<br>Power = high | 0.4<br>0.4 | _<br>_ | <u>-</u><br>- | V/µs<br>V/µs | | SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load<br>Power = low<br>Power = high | 0.4<br>0.4 | <u>-</u> | _<br>_<br>_ | V/µs<br>V/µs | | BW <sub>OB</sub> | Small signal bandwidth, 20 mV <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 0.6<br>0.6 | _<br>_ | _<br>_<br>_ | MHz<br>MHz | | BW <sub>OB</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 180<br>180 | _<br>_ | <u>-</u><br>- | kHz<br>kHz | # AC External Clock Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 42. 5-V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | |---------------------|------------------------|-------|-----|------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.093 | _ | 24.6 | MHz | | _ | High period | 20.6 | _ | 5300 | ns | | _ | Low period | 20.6 | _ | _ | ns | | _ | Power-up IMO to switch | 150 | _ | _ | μS | # Table 43. 3.3-V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | |---------------------|-----------------------------------------------------------------|-------|-----|------|-------| | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1 <sup>[32]</sup> | 0.093 | _ | 12.3 | MHz | | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater <sup>[33]</sup> | 0.186 | _ | 24.6 | MHz | | _ | High period with CPU clock divide by 1 | 41.7 | _ | 5300 | ns | | _ | Low period with CPU clock divide by 1 | 41.7 | _ | - | ns | | _ | Power-up IMO to switch | 150 | ı | ı | μS | #### Notes Document Number: 38-12028 Rev. \*V Page 48 of 71 <sup>32.</sup> Maximum CPU frequency is 12 MHz at 3.3 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. <sup>33.</sup> If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met # AC I<sup>2</sup>C Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 3.0 V to 3.6 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, or 2.4 V to 3.0 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only. Table 46. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for $V_{DD}$ > 3.0 V | Cumbal | Description | Standar | d-Mode | Fast- | I I mita | | |-----------------------|---------------------------------------------------------------------------------------------|---------|--------|---------------------|----------|-------| | Symbol | Description | | Max | Min | Max | Units | | F <sub>SCLI2C</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | kHz | | t <sub>HDSTAI2C</sub> | Hold time (repeated) start condition. After this period, the first clock pulse is generated | | _ | 0.6 | - | μs | | t <sub>LOWI2C</sub> | Low period of the SCL clock | 4.7 | _ | 1.3 | _ | μs | | t <sub>HIGHI2C</sub> | High period of the SCL clock | 4.0 | _ | 0.6 | _ | μs | | t <sub>SUSTAI2C</sub> | Setup time for a repeated start condition | 4.7 | _ | 0.6 | _ | μs | | t <sub>HDDATI2C</sub> | Data hold time | 0 | _ | 0 | _ | μs | | t <sub>SUDATI2C</sub> | Data setup time | 250 | _ | 100 <sup>[37]</sup> | _ | ns | | t <sub>SUSTOI2C</sub> | Setup time for stop condition | 4.0 | _ | 0.6 | _ | μs | | t <sub>BUFI2C</sub> | Bus free time between a stop and start condition | 4.7 | _ | 1.3 | _ | μs | | t <sub>SPI2C</sub> | Pulse width of spikes are suppressed by the input filter | _ | _ | 0 | 50 | ns | Table 47. AC Characteristics of the $I^2C$ SDA and SCL Pins for $V_{DD}$ < 3.0 V (Fast Mode Not Supported) | Cumbal | Description | Standard | I-Mode | Fast- | 1114 | | |-----------------------|---------------------------------------------------------------------------------------------|----------|--------|-------|------|-------| | Symbol | Description | Min | Max | Min | Max | Units | | F <sub>SCLI2C</sub> | SCL clock frequency | 0 | 100 | - | _ | kHz | | t <sub>HDSTAI2C</sub> | Hold time (repeated) start condition. After this period, the first clock pulse is generated | 4.0 | - | - | _ | μs | | t <sub>LOWI2C</sub> | Low period of the SCL clock | 4.7 | _ | - | _ | μs | | t <sub>HIGHI2C</sub> | High period of the SCL clock | 4.0 | _ | - | _ | μs | | t <sub>SUSTAI2C</sub> | Setup time for a repeated start condition | 4.7 | _ | - | _ | μs | | t <sub>HDDATI2C</sub> | Data hold time | 0 | _ | - | _ | μs | | t <sub>SUDATI2C</sub> | Data setup time | 250 | _ | - | _ | ns | | t <sub>SUSTOI2C</sub> | Setup time for stop condition | 4.0 | _ | - | _ | μs | | t <sub>BUFI2C</sub> | Bus free time between a stop and start condition | 4.7 | _ | _ | _ | μs | | t <sub>SPI2C</sub> | Pulse width of spikes are suppressed by the input filter | _ | _ | _ | _ | ns | #### Note <sup>37.</sup> A fast-mode I<sup>2</sup>C-bus device can be used in a Standard-Mode I<sup>2</sup>C-bus system, but the requirement t<sub>SUDAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SUDAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released. Figure 24. 28-Pin (300-Mil) Molded SOIC #### NOTE: - 1. JEDEC STD REF MO-119 - 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH,BUT DOES INCLUDE MOLD MISMATCH AND ARE MEASURED AT THE MOLD PARTING LINE. MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.010 in (0.254 mm) PER SIDE | PART# | | | | | | |-----------------------|----------------|--|--|--|--| | S28.3 STANDARD PKG. | | | | | | | SZ28.3 LEAD FREE PKG. | | | | | | | SX28.3 | LEAD FREE PKG. | | | | | 51-85026 \*H # **Acronyms** # **Acronyms Used** Table 53 lists the acronyms that are used in this document. Table 53. Acronyms Used in this Datasheet | Acronym | Description | Acronym | Description | |---------|-----------------------------------------------------|-------------------|-----------------------------------------------| | AC | alternating current | MIPS | million instructions per second | | ADC | analog-to-digital converter | OCD | on-chip debug | | API | application programming interface | PCB | printed circuit board | | CMOS | complementary metal oxide semiconductor | PDIP | plastic dual-in-line package | | CPU | central processing unit | PGA | programmable gain amplifier | | CRC | cyclic redundancy check | PLL | phase-locked loop | | CT | continuous time | POR | power on reset | | DAC | digital-to-analog converter | PPOR | precision power on reset | | DC | direct current | PRS | pseudo-random sequence | | DTMF | dual-tone multi-frequency | PSoC® | Programmable System-on-Chip | | ECO | external crystal oscillator | PWM | pulse width modulator | | EEPROM | electrically erasable programmable read-only memory | QFN | quad flat no leads | | GPIO | general purpose I/O | RTC | real time clock | | ICE | in-circuit emulator | SAR | successive approximation | | IDE | integrated development environment | SC | switched capacitor | | ILO | internal low speed oscillator | SLIMO | slow IMO | | IMO | internal main oscillator | SMP | switch mode pump | | I/O | input/output | SOIC | small-outline integrated circuit | | IrDA | infrared data association | SPI <sup>TM</sup> | serial peripheral interface | | ISSP | in-system serial programming | SRAM | static random access memory | | LCD | liquid crystal display | SROM | supervisory read only memory | | LED | light-emitting diode | SSOP | shrink small-outline package | | LPC | low power comparator | UART | universal asynchronous receiver / transmitter | | LVD | low voltage detect | USB | universal serial bus | | MAC | multiply-accumulate | WDT | watchdog timer | | MCU | microcontroller unit | XRES | external reset | ### **Reference Documents** CY8CPLC20, CY8CLED16P01, CY8C29x66, CY8C27x43, CY8C24x94, CY8C24x23, CY8C24x23A, CY8C22x13, CY8C21x34, CY8C21x23, CY7C64215, CY7C603xx, CY8CNP1xx, and CYWUSB6953 PSoC® Programmable System-on-Chip Technical Reference Manual (TRM) (001-14463) Design Aids – Reading and Writing PSoC<sup>®</sup> Flash – AN2015 (001-40459) Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages – available at http://www.amkor.com. #### Glossary (continued) microcontroller An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and IO circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor. mixed-signal The reference to a circuit containing both analog and digital techniques and components. modulator A device that imposes a signal on a carrier. noise 1. A disturbance that affects a signal and that may distort the information carried by the signal. 2. The random variations of one or more characteristics of any entity such as voltage, current, or data. oscillator A circuit that may be crystal controlled and is used to generate a clock frequency. parity A technique for testing transmitting data. Typically, a binary digit is added to the data to make the sum of all the digits of the binary data either always even (even parity) or always odd (odd parity). phase-locked loop (PLL) An electronic circuit that controls an **oscillator** so that it maintains a constant phase angle relative to a reference signal. pinouts The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names. port A group of pins, usually eight. power on reset (POR) A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is one type of hardware reset. PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on-Chip™ is a trademark of Cypress. PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology. pulse width modulator (PWM) An output in the form of duty cycle which varies as a function of the applied measurand RAM An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in. register A storage device with a specific capacity, such as a bit or byte. reset A means of bringing a system back to a know state. See hardware reset and software reset. ROM An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in. serial 1. Pertaining to a process in which all events occur one after the other. 2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel. settling time The time it takes for an output signal or value to stabilize after the input has changed from one value to another.