Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Detaile | | |----------------------------|-------------------------------------------------------------------------| | Details | | | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 18MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, LED, POR, PWM, WDT | | Number of I/O | 6 | | Program Memory Size | 1KB (1K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 8-SOIC (0.154", 3.90mm Width) | | Supplier Device Package | 8-SO | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89lpc901fd-112 | | | | # 3. Ordering information **Table 1: Ordering information** | Type number | Package | | | | | | | | | |-------------|---------|-------------------------------------------------|---------|--|--|--|--|--|--| | | Name | Version | | | | | | | | | P89LPC901FD | SO8 | plastic small outline package; 8 leads; | SOT96-1 | | | | | | | | P89LPC902FD | | body width 7.5 mm | | | | | | | | | P89LPC903FD | | | | | | | | | | | P89LPC901FN | DIP8 | plastic dual in-line package; 8 leads (300 mil) | SOT97-1 | | | | | | | | P89LPC902FN | | | | | | | | | | # 3.1 Ordering options # **Table 2: Part options** | Type number | Temperature range | Frequency | |-------------|-------------------|-------------------------| | P89LPC901xx | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC902xx | | Internal RC or watchdog | | P89LPC903xx | | Internal RC or watchdog | 5 of 53 Table 3: P89LPC901 pin description...continued | Symbol | Pin | Type | Description | | | | | | | | | |-----------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | P1.0 to P1.5 | | | <b>Port 1:</b> Port 1 is an I/O port with a user-configurable output type. During reset Port 1 latches are configured in the input only mode with the internal pull-up disabled. The operation of the configurable Port 1 pins as inputs and outputs depends upon the port configuration selected. Each of the configurable port pins are programmed independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. P1.5 is input only. | | | | | | | | | | | | | All pins have Schmitt triggered inputs. | | | | | | | | | | | | | Port 1 also provides various special functions as described below: | | | | | | | | | | | 5 | I/O | <b>P1.2</b> — Port 1 bit 2. | | | | | | | | | | | | 0 | T0 — Timer/counter 0 external count input or overflow output. | | | | | | | | | | | 4 | I | <b>P1.5</b> — Port 1 bit 5 (input only). | | | | | | | | | | | | I | RST — External Reset input during Power-on or if selected via UCFG1. When functioning as a reset input a LOW on this pin resets the microcontroller, causing I/O ports and peripherals to take on their default states, and the processor begins execution at address 0. When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to hold the device in reset at power-up until V <sub>DD</sub> has reached its specified level. When system power is removed V <sub>DD</sub> will fall below the minimum specified operating voltage. When using an oscillator frequency above 12 MHz, in some applications, an external brownout detect circuit may be required to hold the device in reset when V <sub>DD</sub> falls below the minimum specified operating voltage. Also used during a power-on sequence to force In-System Programming mode. | | | | | | | | | | P3.0 to P3.1 | | I/O | Port 3: Port 3 is an I/O port with a user-configurable output types. During reset Port 3 latches are configured in the input only mode with the internal pull-up disabled. The operation of port 3 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. All pins have Schmitt triggered inputs. Port 3 also provides various special functions as described below: | | | | | | | | | | | 3 | I/O | <b>P3.0</b> — Port 3 bit 0. | | | | | | | | | | | | 0 | <b>XTAL2</b> — Output from the oscillator amplifier (when a crystal oscillator option is selected via the FLASH configuration). | | | | | | | | | | | | 0 | <b>CLKOUT</b> — CPU clock divided by 2 when enabled via SFR bit (ENCLK to TRIM.6). It can be used if the CPU clock is the internal RC oscillator, Watchdog oscillator or external clock input, except when XTAL1/XTAL2 are used to generate clock source for the real time clock/system timer. | | | | | | | | | | | 2 | I/O | <b>P3.1</b> — Port 3 bit 1. | | | | | | | | | | | | I | XTAL1 — Input to the oscillator circuit and internal clock generator circuits (when selected via the FLASH configuration). It can be a port pin if internal RC oscillator or Watchdog oscillator is used as the CPU clock source, and if XTAL1/XTAL2 are not used to generate the clock for the real time clock/system timer. | | | | | | | | | | V <sub>SS</sub> | 8 | ı | Ground: 0 V reference. | | | | | | | | | | $V_{DD}$ | 1 | I | <b>Power Supply:</b> This is the power supply voltage for normal operation as well as Idle and Power-down modes. | | | | | | | | | Table 5: P89LPC903 pin description | Symbol | Pin | Type | Description | |--------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P0.0 to P0.6 | | I/O | <b>Port 0:</b> Port 0 is an I/O port with a user-configurable output type. During reset Port 0 latches are configured in the input only mode with the internal pull-up disabled. The operation of Port 0 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. | | | | | The Keypad Interrupt feature operates with Port 0 pins. | | | | | All pins have Schmitt triggered inputs. | | | | | Port 0 also provides various special functions as described below: | | | 2 | I/O | <b>P0.2</b> — Port 0 bit 2. | | | | I | CIN2A — Comparator 2 positive input. | | | | 1 | KBI2 — Keyboard input 2. | | | 7 | I/O | <b>P0.4</b> — Port 0 bit 4. | | | | I | CIN1A — Comparator 1 positive input. | | | | I | KBI4 — Keyboard input 4. | | | 6 | I/O | <b>P0.5</b> — Port 0 bit 5. | | | | I | CMPREF — Comparator reference (negative) input. | | | | I | KBI5 — Keyboard input 5. | | P1.0 to P1.5 | | | <b>Port 1:</b> Port 1 is an I/O port with a user-configurable output type. During reset Port 1 latches are configured in the input only mode with the internal pull-up disabled. The operation of the configurable Port 1 pins as inputs and outputs depends upon the port configuration selected. Each of the configurable port pins are programmed independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. P1.5 is input only. | | | | | All pins have Schmitt triggered inputs. | | | | | Port 1 also provides various special functions as described below: | | | 5 | I/O | <b>P1.0</b> — Port 1 bit 0. | | | | 0 | TxD — Serial port transmitter data. | | | 3 | I/O | <b>P1.1</b> — Port 1 bit 1. | | | | I | RxD — Serial port receiver data. | | | 4 | I | P1.5 — Port 1 bit 5 (input only). | | | | I | RST — External Reset input during Power-on or if selected via UCFG1. When functioning as a reset input a LOW on this pin resets the microcontroller, causing I/O ports and peripherals to take on their default states, and the processor begins execution at address 0. Also used during a power-on sequence to force In-System Programming mode. | | $V_{SS}$ | 8 | I | Ground: 0 V reference. | | $V_{DD}$ | 1 | 1 | <b>Power Supply:</b> This is the power supply voltage for normal operation as well as Idle and Power-down modes. | | | | | | # 6. Logic symbols Product data Table 7: P89LPC901 Special function registers...continued \* indicates SFRs that are bit addressable. | Name | Description | SFR | | | Rese | t value | | | | | | | |--------|-----------------------------------|--------|------|------|--------|---------|--------|--------|--------|--------|---------|----------| | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | | Bit a | ddress | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | | TCON* | Timer 0 and 1 control | 88H | TF1 | TR1 | TF0 | TR0 | - | - | - | - | 00 | 00000000 | | TH0 | Timer 0 high | 8CH | | | | | | | | | 00 | 00000000 | | TH1 | Timer 1 high | 8DH | | | | | | | | | 00 | 00000000 | | TL0 | Timer 0 low | 8AH | | | | | | | | | 00 | 00000000 | | TL1 | Timer 1 low | 8BH | | | | | | | | | 00 | 00000000 | | TMOD | Timer 0 and 1 mode | 89H | - | - | T1M1 | T1M0 | - | - | T0M1 | T0M0 | 00 | 00000000 | | TRIM | Internal oscillator trim register | 96H | - | - | TRIM.5 | TRIM.4 | TRIM.3 | TRIM.2 | TRIM.1 | TRIM.0 | [5] [6] | | | WDCON | Watchdog control register | A7H | PRE2 | PRE1 | PRE0 | - | - | WDRUN | WDTOF | WDCLK | [4] [6] | | | WDL | Watchdog load | C1H | | | | | | | | | FF | 11111111 | | WFEED1 | Watchdog feed 1 | C2H | | | | | | | | | | | | WFEED2 | Watchdog feed 2 | СЗН | | | | | | | | | | | - [1] All ports are in input only (high impedance) state after power-up. - [2] BRGR1 and BRGR0 must only be written if BRGEN in BRGCON SFR is '0'. If any are written while BRGEN = 1, the result is unpredictable. Unimplemented bits in SFRs (labeled '-') are X (unknown) at all times. Unless otherwise specified, ones should not be written to these bits since they may be used for other purposes in future derivatives. The reset values shown for these bits are '0's although they are unknown when read. - [3] The RSTSRC register reflects the cause of the P89LPC901/902/903 reset. Upon a power-up reset, all reset source flags are cleared except POF and BOF; the power-on reset value is xx110000. - [4] After reset, the value is 111001x1, i.e., PRE2-PRE0 are all '1', WDRUN = 1 and WDCLK = 1. WDTOF bit is '1' after Watchdog reset and is '0' after power-on reset. Other resets will not affect WDTOF. - [5] On power-on reset, the TRIM SFR is initialized with a factory preprogrammed value. Other resets will not cause initialization of the TRIM register. - 6] The only reset source that affects these SFRs is power-on reset. Product data **Table 8:** P89LPC902 Special function registers...continued \* indicates SFRs that are bit addressable. | Name KBCON KBMASK KBPATN P0* P1* P0M1 P0M2 P1M1 P1M2 PCON | Description | SFR | | | Reset | value | | | | | | | |---------------------------------------------------------------------|--------------------------------------|-------------|-------|--------------|----------------|---------------|-----|----------|--------------|----------|--------------------------|----------| | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | KBCON | Keypad control register | 94H | - | - | - | - | - | - | PATN<br>_SEL | KBIF | 00[1] | xxxxxx00 | | KBMASK | Keypad interrupt mask register | 86H | | | | | | | | | 00 | 00000000 | | KBPATN | Keypad pattern register | 93H | | | | | | | | | FF | 11111111 | | | | Bit address | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | | | | P0* | Port 0 | 80H | - | CMP1<br>/KB6 | CMPREF<br>/KB5 | CIN1A<br>/KB4 | - | KB2 | - | KB0 | [1] | | | | | Bit address | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | | | | P1* | Port 1 | 90H | - | - | RST | - | - | - | - | - | | | | | | Bit address | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | P0M1 | Port 0 output mode 1 | 84H | - | (P0M1.6) | (P0M1.5) | (P0M1.4) | - | (P0M1.2) | - | (P0M1.0) | FF | 11111111 | | P0M2 | Port 0 output mode 2 | 85H | - | (P0M2.6) | (P0M2.5) | (P0M2.4) | - | (P0M2.2) | - | (P0M2.0) | 00 | 00000000 | | P1M1 | Port 1 output mode 1 | 91H | - | - | (P1M1.5) | - | - | - | - | - | FF <sup>[1]</sup> | 11111111 | | P1M2 | Port 1 output mode 2 | 92H | - | - | (P1M2.5) | - | - | - | - | - | 00[1] | 00000000 | | PCON | Power control register | 87H | - | - | BOPD | BOI | GF1 | GF0 | PMOD1 | PMOD0 | 00 | 00000000 | | PCONA | Power control register A | B5H | RTCPD | | VCPD | | | - | - | | 00[1] | 00000000 | | PCONB | reserved for Power Con<br>Register B | trol B6H | - | - | - | - | - | - | - | - | 00[1] | xxxxxxx | | | | Bit address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PSW* | Program status word | D0H | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | 00 | 00000000 | | PT0AD | Port 0 digital input disab | le F6H | - | - | PT0AD.5 | PT0AD.4 | - | PT0AD.2 | - | - | 00 | xx00000x | | RSTSRC | Reset source register | DFH | - | - | BOF | POF | - | R_WD | R_SF | R_EX | [3] | | | RTCCON | Real-time clock control | D1H | RTCF | RTCS1 | RTCS0 | - | - | - | ERTC | RTCEN | 60 <sup>[1]</sup><br>[6] | 011xxx00 | | RTCH | Real-time clock register | high D2H | | | | | | | | | 00[6] | 00000000 | | RTCL | Real-time clock register | low D3H | | | | | | | | | 00[6] | 00000000 | | SP | Stack pointer | 81H | | | | | | | | | 07 | 00000111 | **Philips Semiconductors** | Name | B register Paud rate generator rate | SFR Bit functions and addresses | | | | | | Reset | et value | | | | |----------------------|----------------------------------------|---------------------------------|--------|-------------|-------------|--------------|--------|--------|-----------|--------|-------|--------| | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | | E | Bit address | E7 | <b>E</b> 6 | <b>E</b> 5 | E4 | E3 | E2 | E1 | E0 | | ' | | ACC* | Accumulator | E0H | | | | | | | | | 00 | 000000 | | AUXR1 | Auxiliary function register | A2H | - | EBRR | - | - | SRST | 0 | - | DPS | 00[1] | 000000 | | | Е | Bit address | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | | | | B* | B register | F0H | | | | | | | | | 00 | 000000 | | BRGR0 <sup>[2]</sup> | Baud rate generator rate lo | ow BEH | | | | | | | | | 00 | 000000 | | BRGR1 <sup>[2]</sup> | Baud rate generator rate h | igh BFH | | | | | | | | | 00 | 000000 | | BRGCON | Baud rate generator contro | ol BDH | - | - | - | - | - | - | SBRGS | BRGEN | 00[6] | xxxxxx | | CMP1 | Comparator 1 control regis | ster ACH | - | - | CE1 | - | CN1 | - | CO1 | CMF1 | 00[1] | xx0000 | | CMP2 | Comparator 2 control regis | ster ADH | - | - | CE2 | - | CN2 | - | CO2 | CMF2 | 00[1] | xx0000 | | DIVM | | 95H | | | | | | | | | 00 | 000000 | | DPTR | Data pointer (2 bytes) | | | | | | | | | | | | | DPH | Data pointer high | 83H | | | | | | | | | 00 | 000000 | | DPL | Data pointer low | 82H | | | | | | | | | 00 | 000000 | | FMADRH | Program Flash address high | gh E7H | | | | | | | | | 00 | 000000 | | FMADRL | Program Flash address lov | w E6H | | | | | | | | | 00 | 00000 | | FMCON | | E4H | BUSY | - | - | - | HVA | HVE | SV | OI | 70 | 01110 | | | • | | FMCMD. | FMCMD.<br>6 | FMCMD.<br>5 | FMCMD. | FMCMD. | FMCMD. | FMCMD. | FMCMD. | | | | FMDATA | Program Flash data | E5H | | | | | | | | | 00 | 000000 | | IEN0* | Interrupt enable 0 | A8H | EA | EWDRT | EBO | ES/ESR | ET1 | - | ET0 | - | 00 | 000000 | | | Е | Bit address | EF | EE | ED | EC | EB | EA | <b>E9</b> | E8 | | | | IEN1* | Interrupt enable 1 | E8H | - | EST | - | - | - | EC | EKBI | - | 00[1] | 00x000 | | | Е | Bit address | BF | BE | BD | ВС | ВВ | ВА | <b>B9</b> | B8 | | | | IP0* | Interrupt priority 0 | B8H | - | PWDRT | PBO | PS/PSR | PT1 | - | PT0 | - | 00[1] | x00000 | | IP0H | Interrupt priority 0 high | В7Н | - | PWDRT<br>H | PBOH | PSH<br>/PSRH | PT1H | - | PT0H | - | 00[1] | x00000 | | | E | Bit address | FF | FE | FD | FC | FB | FA | F9 | F8 | | | # 8. Functional description **Remark:** Please refer to the *P89LPC901/902/903 User's Manual* for a more detailed functional description. #### 8.1 Enhanced CPU The P89LPC901/902/903 uses an enhanced 80C51 CPU which runs at 6 times the speed of standard 80C51 devices. A machine cycle consists of two CPU clock cycles, and most instructions execute in one or two machine cycles. #### 8.2 Clocks #### 8.2.1 Clock definitions The P89LPC901/902/903 device has several internal clocks as defined below: **OSCCLK** — Input to the DIVM clock divider. OSCCLK is selected from one of the clock sources (see Figure 12, 13, and 14) and can also be optionally divided to a slower frequency (see Section 8.7 "CPU CLOCK (CCLK) modification: DIVM register"). **Note:** fosc is defined as the OSCCLK frequency. **CCLK** — CPU clock; output of the clock divider. There are two CCLK cycles per machine cycle, and most instructions are executed in one to two machine cycles (two or four CCLK cycles). RCCLK — The internal 7.373 MHz RC oscillator output. **PCLK** — Clock for the various peripheral devices and is CCLK/2 #### 8.2.2 CPU clock (OSCCLK) The P89LPC901/902/903 provides several user-selectable oscillator options in generating the CPU clock. This allows optimization for a range of needs from high precision to lowest possible cost. These options are configured when the FLASH is programmed and include an on-chip Watchdog oscillator and an on-chip RC oscillator. The P89LPC901, in addition, includes an option for an oscillator using an external crystal or an external clock source. The crystal oscillator can be optimized for low, medium, or high frequency crystals covering a range from 20 kHz to 12 MHz. #### 8.2.3 Low speed oscillator option (P89LPC901) This option supports an external crystal in the range of 20 kHz to 100 kHz. Ceramic resonators are also supported in this configuration. ## 8.2.4 Medium speed oscillator option (P89LPC901) This option supports an external crystal in the range of 100 kHz to 4 MHz. Ceramic resonators are also supported in this configuration. # 8.6 CPU CLock (CCLK) wake-up delay The P89LPC901/902/903 has an internal wake-up timer that delays the clock until it stabilizes depending to the clock source used. If the clock source is any of the three crystal selections (P89LPC901) the delay is 992 OSCCLK cycles plus 60 to 100 $\mu$ s. # 8.7 CPU CLOCK (CCLK) modification: DIVM register The OSCCLK frequency can be divided down up to 510 times by configuring a dividing register, DIVM, to generate CCLK. This feature makes it possible to temporarily run the CPU at a lower rate, reducing power consumption. By dividing the clock, the CPU can retain the ability to respond to events that would not exit Idle mode by executing its normal program at a lower rate. This can also allow bypassing the oscillator start-up time in cases where Power-down mode would otherwise be used. The value of DIVM may be changed by the program at any time without interrupting code execution. ## 8.8 Low power select The P89LPC901 is designed to run at 18 MHz (CCLK) maximum. However, if CCLK is 8 MHz or slower, the CLKLP SFR bit (AUXR1.7) can be set to '1' to lower the power consumption further. On any reset, CLKLP is '0' allowing highest performance access. This bit can then be set in software if CCLK is running at 8 MHz or slower. # 8.9 Memory organization The various P89LPC901/902/903 memory spaces are as follows: #### DATA 128 bytes of internal data memory space (00h:7Fh) accessed via direct or indirect addressing, using instruction other than MOVX and MOVC. All or part of the Stack may be in this area. #### • SFR Special Function Registers. Selected CPU registers and peripheral control and status registers, accessible only via direct addressing. ### CODE 64 kB of Code memory space, accessed as part of program execution and via the MOVC instruction. The P89LPC901/902/903 has 1 kB of on-chip Code memory. # 8.10 Data RAM arrangement The 128 bytes of on-chip RAM is organized as follows: Table 10: On-chip data memory usages | Туре | Data RAM | Size (Bytes) | |------|------------------------------------------------------|--------------| | DATA | Memory that can be addressed directly and indirectly | 128 | # 8.11 Interrupts The P89LPC901/902/903 uses a four priority level interrupt structure. This allows great flexibility in controlling the handling of the many interrupt sources. 9397 750 14465 #### 8.16.6 Timer overflow toggle output (P89LPC901) Timers 0 and 1 can be configured to automatically toggle a port output whenever a timer overflow occurs. The same device pins that are used for the T0 and T1 count inputs are also used for the timer toggle outputs. The port outputs will be a logic 1 prior to the first timer overflow when this mode is turned on. # 8.17 Real-Time clock/system timer The P89LPC901/902/903 has a simple Real-Time clock that allows a user to continue running an accurate timer while the rest of the device is powered-down. The Real-Time clock can be a wake-up or an interrupt source. The Real-Time clock is a 23-bit down counter comprised of a 7-bit prescaler and a 16-bit loadable down counter. When it reaches all '0's, the counter will be reloaded again and the RTCF flag will be set. The clock source for this counter can be either the CPU clock (CCLK) or the XTAL oscillator, provided that the XTAL oscillator is not being used as the CPU clock. If the XTAL oscillator is used as the CPU clock, then the RTC will use CCLK as its clock source. Only power-on reset will reset the Real-Time clock and its associated SFRs to the default state. ## 8.18 UART (P89LPC903) The P89LPC903 has an enhanced UART that is compatible with the conventional 80C51 UART except that Timer 2 overflow cannot be used as a baud rate source. The P89LPC903 does include an independent Baud Rate Generator. The baud rate can be selected from the oscillator (divided by a constant), Timer 1 overflow, or the independent Baud Rate Generator. In addition to the baud rate generation, enhancements over the standard 80C51 UART include Framing Error detection, automatic address recognition, selectable double buffering and several interrupt options. The UART can be operated in 4 modes: shift register, 8-bit UART, 9-bit UART, and CPU clock/32 or CPU clock/16. #### 8.18.1 Mode 0 Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted or received, LSB first. The baud rate is fixed at $\frac{1}{16}$ of the CPU clock frequency. #### 8.18.2 Mode 1 10 bits are transmitted (through TxD) or received (through RxD): a start bit (logical '0'), 8 data bits (LSB first), and a stop bit (logical '1'). When data is received, the stop bit is stored in RB8 in Special Function Register SCON. The baud rate is variable and is determined by the Timer 1 overflow rate or the Baud Rate Generator (described in Section 8.18.5 "Baud rate generator and selection"). #### 8.18.3 Mode 2 11 bits are transmitted (through TxD) or received (through RxD): start bit (logical '0'), 8 data bits (LSB first), a programmable $9^{th}$ data bit, and a stop bit (logical '1'). When data is transmitted, the $9^{th}$ data bit (TB8 in SCON) can be assigned the value of '0' or '1'. Or, for example, the parity bit (P, in the PSW) could be moved into TB8. When data is received, the $9^{th}$ data bit goes into RB8 in Special Function Register SCON, while the stop bit is not saved. The baud rate is programmable to either $\frac{1}{16}$ or $\frac{1}{32}$ of the CPU clock frequency, as determined by the SMOD1 bit in PCON. #### 8.18.9 Transmit interrupts with double buffering enabled (Modes 1, 2 and 3) Unlike the conventional UART, in double buffering mode, the Tx interrupt is generated when the double buffer is ready to receive new data. # 8.18.10 The 9<sup>th</sup> bit (bit 8) in double buffering (Modes 1, 2 and 3) If double buffering is disabled TB8 can be written before or after SBUF is written, as long as TB8 is updated some time before that bit is shifted out. TB8 must not be changed until the bit is shifted out, as indicated by the Tx interrupt. If double buffering is enabled, TB8 **must** be updated before SBUF is written, as TB8 will be double-buffered together with SBUF data. # 8.19 Analog comparators One analog comparator is provided on the P89LPC901. Two analog comparators are provided on the P89LPC902 and P89LPC903 devices. Comparator operation is such that the output is a logical one (which may be read in a register) when the positive input is greater than the negative input (selectable from a pin or an internal reference voltage). Otherwise the output is a zero. The comparator may be configured to cause an interrupt when the output value changes. The connections to the comparator are shown in Figure 19. **Note:** Not all possible comparator configurations are available on all three devices. Please refer to the Logic diagrams in Section 6 "Logic symbols" on page 12. The comparator functions to $V_{DD} = 2.4 \text{ V}$ . When the comparator is first enabled, the comparator output and interrupt flag are not guaranteed to be stable for 10 microseconds. The comparator interrupt should not be enabled during that time, and the comparator interrupt flag must be cleared before the interrupt is enabled in order to prevent an immediate interrupt service. When a comparator is disabled the comparator's output, COx, goes HIGH. If the comparator output was LOW and then is disabled, the resulting transition of the comparator output from a LOW to HIGH state will set the comparator flag, CMFx. This will cause an interrupt if the comparator interrupt is enabled. The user should therefore disable the comparator interrupt prior to disabling the comparator. Additionally, the user should clear the comparator flag, CMFx, after disabling the comparator. designed to optimize the erase and programming mechanisms. The P89LPC901/902/903 uses $V_{DD}$ as the supply voltage to perform the Program/Erase algorithms. #### 8.26.2 Features - Programming and erase over the full operating voltage range. - Byte-erase allowing code memory to be used for data storage. - Read/Programming/Erase using ICP. - Any flash program/erase operation in 2 ms. - Programming with industry-standard commercial programmers. - Programmable security for the code in the Flash for each sector. - More than 100,000 minimum erase/program cycles for each byte. - 10-year minimum data retention. #### 8.26.3 Flash organization The P89LPC901/902/903 program memory consists of four 256 byte sectors. Each sector can be further divided into 16-byte pages. In addition to sector erase, page erase, and byte erase, a 16-byte page register is included which allows from 1 to 16 bytes of a given page to be programmed at the same time, substantially reducing overall programming time. In addition, erasing and reprogramming of user-programmable configuration bytes including UCFG1, the Boot Status Bit, and the Boot Vector is supported. #### 8.26.4 Flash programming and erasing Different methods of erasing or programming of the Flash are available. The Flash may be programmed or erased in the end-user application (IAP) under control of the application's firmware. Another option is to use the In-Circuit Programming (ICP) mechanism. This ICP system provides for programming through a serial clock- serial data interface. Third, the Flash may be programmed or erased using a commercially available EPROM programmer which supports this device. This device does not provide for direct verification of code memory contents. Instead this device provides a 32-bit CRC result on either a sector or the entire 1 KB of user code space. #### 8.26.5 In-circuit programming (ICP) In-Circuit Programming is performed without removing the microcontroller from the system. The In-Circuit Programming facility consists of internal hardware resources to facilitate remote programming of the P89LPC901/902/903 through a two-wire serial interface. The Philips In-Circuit Programming facility has made in-circuit programming in an embedded application, using commercially available programmers, possible with a minimum of additional expense in components and circuit board area. The ICP function uses five pins. Only a small connector needs to be available to interface your application to a commercial programmer in order to use this feature. Additional details may be found in the *P89LPC901/902/903 User's Manual*. # 10. Static characteristics Table 13: DC electrical characteristics $V_{DD}$ = 2.4 V to 3.6 V, unless otherwise specified. $T_{amb}$ = -40 °C to +85 °C for industrial, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <sup>[1]</sup> | Max | Unit | |-----------------------|-------------------------------------------------------------------------|---------------------------------------------------------|--------|-----------------------|-----------------------|--------------------|-------| | I <sub>DD(oper)</sub> | power supply current, | 3.6 V; 12 MHz | [2] | - | 11 | 18 | mA | | | operating (P89LPC901) | 3.6 V; 18 MHz | [2] | - | 14 | 23 | mA | | I <sub>DD(idle)</sub> | power supply current, Idle | 3.6 V; 12 MHz | [2] | - | 1 | 4 | mA | | | mode (P89LPC901) | 3.6 V; 18 MHz | [2] | - | 1.5 | 5.6 | mA | | I <sub>DD(oper)</sub> | power supply current,<br>operating (P89LPC902,<br>P89LPC903) | 3.6 V; 7.373 MHz | [3] | - | 4 | 8 | mA | | I <sub>DD(idle)</sub> | power supply current, Idle<br>mode (P89LPC902,<br>P89LPC903) | 3.6 V; 7.373 MHz | [3] | - | 1 | 3 | mA | | I <sub>DD(PD)</sub> | power supply current, Power-down mode, voltage comparators powered-down | 3.6 V | [2][3] | - | - | 70 | μΑ | | I <sub>DD(TPD)</sub> | power supply current, total<br>Power-down mode | 3.6 V | [2][3] | - | 1 | 5 | μΑ | | $(dV_{DD}/dt)_r$ | V <sub>DD</sub> rise rate | | | - | - | 2 | mV/μs | | $(dV_{DD}/dt)_f$ | V <sub>DD</sub> fall rate | | | - | - | 50 | mV/μs | | $V_{POR}$ | Power-on reset detect voltage | | | - | - | 0.2 | V | | $V_{RAM}$ | RAM keep-alive voltage | | | 1.5 | - | - | V | | $V_{\text{th(HL)}}$ | negative-going threshold voltage (Schmitt trigger input) | | | 0.22V <sub>DD</sub> | $0.4V_{DD}$ | - | V | | $V_{th(LH)}$ | positive-going threshold voltage (Schmitt trigger input) | | | - | 0.6V <sub>DD</sub> | 0.7V <sub>DD</sub> | V | | $V_{hys}$ | hysteresis voltage | | | - | $0.2V_{DD}$ | - | V | | V <sub>OL</sub> | LOW-level output voltage; all | I <sub>OL</sub> = 20 mA | | - | 0.6 | 1.0 | V | | | ports, all modes except Hi-Z | I <sub>OL</sub> = 10 mA | | - | 0.3 | 0.5 | V | | | | I <sub>OL</sub> = 3.2 mA | | - | 0.2 | 0.3 | V | | $V_{OH}$ | HIGH-level output voltage, all ports | $I_{OH} = -8 \text{ mA};$ push-pull mode | | V <sub>DD</sub> – 1.0 | - | - | V | | | | $I_{OH} = -3.2 \text{ mA};$ push-pull mode | | $V_{DD}-0.7$ | $V_{DD} - 0.4$ | - | V | | | | $I_{OH} = -20 \mu A;$ quasi-bidirectional mode | | $V_{DD} - 0.3$ | V <sub>DD</sub> – 0.2 | - | V | | C <sub>ig</sub> | input/output pin capacitance | | [4] | - | - | 15 | pF | | I <sub>IL</sub> | logical 0 input current, all ports | $V_{IN} = 0.4 V$ | [5] | - | - | -80 | μΑ | | I <sub>LI</sub> | input leakage current, all ports | $V_{IN} = V_{IL}$ or $V_{IH}$ | [6] | - | - | ±10 | μΑ | | I <sub>TL</sub> | logical 1-to-0 transition current, all ports | $V_{IN} = 2.0 \text{ V at}$<br>$V_{DD} = 3.6 \text{ V}$ | [7][8] | -30 | - | -450 | μΑ | | R <sub>RST</sub> | internal reset pull-up resistor | | | 10 | - | 30 | kΩ | 9397 750 14465 © Koninklijke Philips Electronics N.V. 2004. All rights reserved. # 12. Comparator electrical characteristics ### Table 16: Comparator electrical characteristics $V_{DD}$ = 2.4 V to 3.6 V, unless otherwise specified. $T_{amb}$ = -40 °C to +85 °C for industrial, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------------------------|-----------------------|-----|-----|--------------|------| | $V_{IO}$ | offset voltage comparator inputs | | - | - | ±20 | mV | | $V_{CR}$ | common mode range comparator inputs | | 0 | - | $V_{DD}-0.3$ | V | | CMRR | common mode rejection ratio | | [1] | - | -50 | dB | | | response time | | - | 250 | 500 | ns | | | comparator enable to output valid | | - | - | 10 | μs | | I <sub>IL</sub> | input leakage current, comparator | $0 < V_{IN} < V_{DD}$ | - | - | ±10 | μΑ | <sup>[1]</sup> This parameter is characterized, but not tested in production. ### DIP8: plastic dual in-line package; 8 leads (300 mil) SOT97-1 | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | b <sub>2</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.14 | 0.53<br>0.38 | 1.07<br>0.89 | 0.36<br>0.23 | 9.8<br>9.2 | 6.48<br>6.20 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 1.15 | | inches | 0.17 | 0.02 | 0.13 | 0.068<br>0.045 | 0.021<br>0.015 | 0.042<br>0.035 | 0.014<br>0.009 | 0.39<br>0.36 | 0.26<br>0.24 | 0.1 | 0.3 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.045 | #### Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | OUTLINE | REFERENCES | | | | EUROPEAN | ISSUE DATE | |---------|------------|--------|----------|--|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT97-1 | 050G01 | MO-001 | SC-504-8 | | | <del>99-12-27</del><br>03-02-13 | Fig 24. SOT97-1 (DIP8). # 15. Data sheet status | Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition | |-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. # 16. Definitions **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. # 17. Disclaimers **Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. # **Contact information** For additional information, please visit <a href="http://www.semiconductors.philips.com">http://www.semiconductors.philips.com</a>. For sales office addresses, send e-mail to: <a href="mailto:sales.addresses@www.semiconductors.philips.com">sales.addresses@www.semiconductors.philips.com</a>. # **Contents** | 1 | General description | . 1 | 8.16.6 | Timer overflow toggle output (P89LPC901) 3 | 5 | |----------|----------------------------------------------|-----|---------|--------------------------------------------|---| | 2 | Features | . 1 | 8.17 | Real-Time clock/system timer | | | 2.1 | Principal features | | 8.18 | UART (P89LPC903) | 5 | | 2.2 | Additional features | | 8.18.1 | Mode 0 | 5 | | | Ordering information | | 8.18.2 | Mode 1 | 5 | | <b>.</b> | | | 8.18.3 | Mode 2 | 5 | | 3.1 | Ordering options | | 8.18.4 | Mode 3 | 6 | | 4 | Block diagram | | 8.18.5 | Baud rate generator and selection 3 | | | 5 | Pinning information | . 7 | 8.18.6 | Framing error | | | 5.1 | Pinning | . 7 | 8.18.7 | Break detect | | | 5.2 | Pin description | . 8 | 8.18.8 | Double buffering | 6 | | 6 | Logic symbols | 12 | 8.18.9 | Transmit interrupts with double buffering | _ | | 7 | Special function registers | 14 | 8.18.10 | enabled (Modes 1, 2 and 3) | 1 | | 8 | Functional description | 24 | 0.10.10 | 3) | 7 | | 8.1 | Enhanced CPU | | 8.19 | Analog comparators | | | 8.2 | Clocks | 24 | 8.20 | Internal reference voltage | | | 8.2.1 | Clock definitions | 24 | 8.21 | Comparator interrupt | | | 8.2.2 | CPU clock (OSCCLK) | 24 | 8.22 | Comparator and power reduction modes | | | 8.2.3 | Low speed oscillator option (P89LPC901) | 24 | 8.23 | Keypad interrupt (KBI) | | | 8.2.4 | Medium speed oscillator option (P89LPC901) | | 8.24 | Watchdog timer | | | 8.2.5 | High speed oscillator option (P89LPC901) | | 8.25 | Additional features | | | 8.2.6 | Clock output (P89LPC901) | | 8.25.1 | Software reset | | | 8.3 | On-chip RC oscillator option | | 8.25.2 | Dual data pointers4 | | | 8.4 | Watchdog oscillator option | | 8.26 | Flash program memory | | | 8.5 | External clock input option (P89LPC901) | | 8.26.1 | General description | | | 8.6 | CPU CLock (CCLK) wake-up delay | | 8.26.2 | Features | | | 8.7 | CPU CLOCK (CCLK) modification: DIVM register | 27 | 8.26.3 | Flash organization | | | 8.8 | Low power select | | 8.26.4 | | | | 8.9 | Memory organization | | 8.26.5 | Flash programming and erasing | | | B.10 | Data RAM arrangement | | 8.26.6 | In-circuit programming (ICP) | | | B.11 | Interrupts | | 8.26.7 | Using flash as data storage | | | B.11.1 | External interrupt inputs | | 8.26.8 | User configuration bytes4 | | | 8.12 | I/O ports | | 8.26.9 | | | | B.12.1 | Port configurations | | | User sector security bytes | | | B.12.2 | Quasi-bidirectional output configuration | | 9 | Limiting values | | | 8.12.3 | Open-drain output configuration | | 10 | Static characteristics 4 | 4 | | 8.12.4 | Input-only configuration | | 11 | Dynamic characteristics 4 | 6 | | 8.12.5 | Push-pull output configuration | | 12 | Comparator electrical characteristics 4 | 8 | | 8.12.6 | Port 0 analog functions | 31 | 13 | Package outline 4 | 9 | | 8.12.7 | Additional port features | | 14 | Revision history | 1 | | 8.13 | Power monitoring functions | | 15 | Data sheet status | | | 8.13.1 | Brownout detection | | - | | | | 8.13.2 | Power-on detection | 32 | 16 | Definitions 5 | | | 8.14 | Power reduction modes | | 17 | Disclaimers | 2 | | 8.14.1 | Idle mode | | | | | | 8.14.2 | Power-down mode | | | | | | 8.14.3 | Total Power-down mode | | | | | | 8.15 | Reset | | | | | | 8.16 | Timers/counters 0 and 1 | | | | | | 8.16.1 | Mode 0 | | | | | | 8.16.2 | Mode 1 | | | | | | 8.16.3 | Mode 2 | | | | | | 8.16.4 | Mode 3 | | | | | | R 16 5 | Mode 6 (P891 PC901) | 34 | | | | # © Koninklijke Philips Electronics N.V. 2004. Printed in the U.S.A. All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 17 December 2004 Document order number: 9397 750 14465 Let's make things better.