



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 8051                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 7.3728MHz                                                               |
| Connectivity               | UART/USART                                                              |
| Peripherals                | Brown-out Detect/Reset, LED, POR, WDT                                   |
| Number of I/O              | 6                                                                       |
| Program Memory Size        | 1KB (1K x 8)                                                            |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 128 × 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 8-SOIC (0.154", 3.90mm Width)                                           |
| Supplier Device Package    | 8-SO                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89lpc903fd-112 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

8-bit microcontrollers with two-clock 80C51 core



### 8-bit microcontrollers with two-clock 80C51 core



### 5.2 Pin description

| Table 3:   | P89LPC901 | pin descrip | tion                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|-----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol     | Pin       | Туре        | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P0.0 to P0 | ).6       | I/O         | <b>Port 0:</b> Port 0 is an I/O port with a user-configurable output type. During reset Port 0 latches are configured in the input only mode with the internal pull-up disabled. The operation of Port 0 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. |
|            |           |             | The Keypad Interrupt feature operates with Port 0 pins.                                                                                                                                                                                                                                                                                                                                                                              |
|            |           |             | All pins have Schmitt triggered inputs.                                                                                                                                                                                                                                                                                                                                                                                              |
|            |           |             | Port 0 also provides various special functions as described below:                                                                                                                                                                                                                                                                                                                                                                   |
|            | 7         | I/O         | <b>P0.4</b> — Port 0 bit 4.                                                                                                                                                                                                                                                                                                                                                                                                          |
|            |           | Ι           | CIN1A — Comparator 1 positive input.                                                                                                                                                                                                                                                                                                                                                                                                 |
|            |           | Ι           | KBI4 — Keyboard input 4.                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | 6         | I/O         | <b>P0.5</b> — Port 0 bit 5.                                                                                                                                                                                                                                                                                                                                                                                                          |
|            |           | Ι           | CMPREF — Comparator reference (negative) input.                                                                                                                                                                                                                                                                                                                                                                                      |
|            |           | I           | KBI5 — Keyboard input 5.                                                                                                                                                                                                                                                                                                                                                                                                             |

| Symbol          | Pin | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1.0 to P1.5    |     |      | <b>Port 1:</b> Port 1 is an I/O port with a user-configurable output type. During reset Port 1 latches are configured in the input only mode with the internal pull-up disabled. The operation of the configurable Port 1 pins as inputs and outputs depends upon the port configuration selected. Each of the configurable port pins are programmed independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. P1.5 is input only.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                 |     |      | All pins have Schmitt triggered inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 |     |      | Port 1 also provides various special functions as described below:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                 | 5   | I/O  | <b>P1.2</b> — Port 1 bit 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 |     | 0    | T0 — Timer/counter 0 external count input or overflow output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                 | 4   | I    | P1.5 — Port 1 bit 5 (input only).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 |     | l    | <b>RST</b> — External Reset input during Power-on or if selected via UCFG1. When functioning as a reset input a LOW on this pin resets the microcontroller, causing I/O ports and peripherals to take on their default states, and the processor begins execution at address 0. When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to hold the device in reset at power-up until V <sub>DD</sub> has reached its specified level. When system power is removed V <sub>DD</sub> will fall below the minimum specified operating voltage. When using an oscillator frequency above 12 MHz, in some applications, an external brownout detect circuit may be required to hold the device in reset when V <sub>DD</sub> falls below the minimum specified operating voltage. Also used during a power-on sequence to force In-System Programming mode. |
| P3.0 to P3.1    |     | I/O  | <b>Port 3:</b> Port 3 is an I/O port with a user-configurable output types. During reset Port 3 latches are configured in the input only mode with the internal pull-up disabled. The operation of port 3 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. All pins have Schmitt triggered inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                 | 3   | I/O  | P3 0 — Port 3 bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | Ū   | 0    | <b>XTAL2</b> — Output from the oscillator amplifier (when a crystal oscillator option is selected via the FLASH configuration).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                 |     | 0    | <b>CLKOUT</b> — CPU clock divided by 2 when enabled via SFR bit (ENCLK to TRIM.6). It can be used if the CPU clock is the internal RC oscillator, Watchdog oscillator or external clock input, except when XTAL1/XTAL2 are used to generate clock source for the real time clock/system timer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | 2   | I/O  | <b>P3.1</b> — Port 3 bit 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 |     | 1    | <b>XTAL1</b> — Input to the oscillator circuit and internal clock generator circuits (when selected via the FLASH configuration). It can be a port pin if internal RC oscillator or Watchdog oscillator is used as the CPU clock source, <b>and</b> if XTAL1/XTAL2 are not used to generate the clock for the real time clock/system timer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>SS</sub> | 8   | I    | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>DD</sub> | 1   | I    | <b>Power Supply:</b> This is the power supply voltage for normal operation as well as Idle and Power-down modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

### Table 3: P89LPC901 pin description...continued

| Table 4:        | P89LPC902 p | oin descrip | tion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin         | Туре        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P0.0 to P0.     | 6           | I/O         | <b>Port 0:</b> Port 0 is an I/O port with a user-configurable output type. During reset Port 0 latches are configured in the input only mode with the internal pull-up disabled. The operation of Port 0 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details.                                                            |
|                 |             |             | The Keypad Interrupt feature operates with Port 0 pins.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 |             |             | All pins have Schmitt triggered inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 |             |             | Port 0 also provides various special functions as described below:                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | 3           | I/O         | <b>P0.0</b> — Port 0 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |             | I           | CMP2 — Comparator 2 output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |             | I           | KBI0 — Keyboard input 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 2           | I/O         | <b>P0.2</b> — Port 0 bit 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |             | I           | CIN2A — Comparator 2 positive input.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 |             | I           | KBI2 — Keyboard input 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 7           | I/O         | <b>P0.4</b> — Port 0 bit 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |             | I           | CIN1A — Comparator 1 positive input.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 |             | Ι           | KBI4 — Keyboard input 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 6           | I/O         | <b>P0.5</b> — Port 0 bit 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |             | I           | <b>CMPREF</b> — Comparator reference (negative) input.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                 |             | Ι           | KBI5 — Keyboard input 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 5           | I/O         | <b>P0.6</b> — Port 0 bit 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |             | 0           | CMP1 — Comparator 1 output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |             | I           | KBI6 — Keyboard input 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| P1.0 to P1.     | 5           |             | <b>Port 1:</b> Port 1 is an I/O port with a user-configurable output type. During reset Port 1 latches are configured in the input only mode with the internal pull-up disabled. The operation of the configurable Port 1 pins as inputs and outputs depends upon the port configuration selected. Each of the configurable port pins are programmed independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. P1.5 is input only. |
|                 |             |             | All pins have Schmitt triggered inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 |             |             | Port 1 also provides various special functions as described below:                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | 4           | I           | P1.5 — Port 1 bit 5 (input only).                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 |             | I           | <b>RST</b> — External Reset input during Power-on or if selected via UCFG1. When functioning as a reset input a LOW on this pin resets the microcontroller, causing I/O ports and peripherals to take on their default states, and the processor begins execution at address 0. Also used during a power-on sequence to force In-System Programming mode.                                                                                                                                       |
| V <sub>SS</sub> | 8           | I           | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| V <sub>DD</sub> | 1           | I           | <b>Power Supply:</b> This is the power supply voltage for normal operation as well as Idle and Power-down modes.                                                                                                                                                                                                                                                                                                                                                                                |

### 8-bit microcontrollers with two-clock 80C51 core

| Symbol          | Pin | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0.0 to P0.6    |     | I/O  | <b>Port 0:</b> Port 0 is an I/O port with a user-configurable output type. During reset Port 0 latches are configured in the input only mode with the internal pull-up disabled. The operation of Port 0 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details.                                                            |
|                 |     |      | The Keypad Interrupt feature operates with Port 0 pins.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 |     |      | All pins have Schmitt triggered inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 |     |      | Port 0 also provides various special functions as described below:                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | 2   | I/O  | <b>P0.2</b> — Port 0 bit 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |     | I    | CIN2A — Comparator 2 positive input.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 |     | Ι    | KBI2 — Keyboard input 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 7   | I/O  | <b>P0.4</b> — Port 0 bit 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |     | Ι    | CIN1A — Comparator 1 positive input.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 |     | Ι    | KBI4 — Keyboard input 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 6   | I/O  | <b>P0.5</b> — Port 0 bit 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |     | I    | <b>CMPREF</b> — Comparator reference (negative) input.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                 |     | I    | KBI5 — Keyboard input 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| P1.0 to P1.5    |     |      | <b>Port 1:</b> Port 1 is an I/O port with a user-configurable output type. During reset Port 1 latches are configured in the input only mode with the internal pull-up disabled. The operation of the configurable Port 1 pins as inputs and outputs depends upon the port configuration selected. Each of the configurable port pins are programmed independently. Refer to Section 8.12.1 "Port configurations" and Table 13 "DC electrical characteristics" for details. P1.5 is input only. |
|                 |     |      | All pins have Schmitt triggered inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 |     |      | Port 1 also provides various special functions as described below:                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | 5   | I/O  | <b>P1.0</b> — Port 1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |     | 0    | TxD — Serial port transmitter data.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 | 3   | I/O  | P1.1 — Port 1 bit 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 |     | I    | RxD — Serial port receiver data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | 4   | I    | P1.5 — Port 1 bit 5 (input only).                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 |     | I    | <b>RST</b> — External Reset input during Power-on or if selected via UCFG1. When functioning as a reset input a LOW on this pin resets the microcontroller, causing I/O ports and peripherals to take on their default states, and the processor begins execution at address 0. Also used during a power-on sequence to force In-System Programming mode.                                                                                                                                       |
| V <sub>SS</sub> | 8   | I    | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| V <sub>DD</sub> | 1   | I    | <b>Power Supply:</b> This is the power supply voltage for normal operation as well as Idle and Power-down modes.                                                                                                                                                                                                                                                                                                                                                                                |

### Table 5: P89LPC903 pin description

### 8-bit microcontrollers with two-clock 80C51 core

## 6. Logic symbols







### 7. Special function registers

**Remark:** Special Function Registers (SFRs) accesses are restricted in the following ways:

- User must not attempt to access any SFR locations not defined.
- Accesses to any defined SFR locations must be strictly for the functions for the SFRs.
- SFR bits labeled '-', '0' or '1' can **only** be written and read as follows:
  - '-' Unless otherwise specified, must be written with '0', but can return any value when read (even if it was written with '0'). It is a reserved bit and may be used in future derivatives.
  - '0' **must** be written with '0', and will return a '0' when read.
  - '1' must be written with '1', and will return a '1' when read.

# Table 7:P89LPC901 Special function registers\* indicates SFRs that are bit addressable.

| Name   | Description                      | SFR       | Bit functions and addresses R |             |             |             |             |             | Reset        | Reset value |                   |          |
|--------|----------------------------------|-----------|-------------------------------|-------------|-------------|-------------|-------------|-------------|--------------|-------------|-------------------|----------|
|        |                                  | addr.     | MSB                           |             |             |             |             |             |              | LSB         | Hex               | Binary   |
|        | Bi                               | t address | E7                            | <b>E6</b>   | E5          | E4          | E3          | E2          | E1           | <b>E0</b>   |                   |          |
| ACC*   | Accumulator                      | E0H       |                               |             |             |             |             |             |              |             | 00                | 0000000  |
| AUXR1  | Auxiliary function register      | A2H       | CLKLP                         | -           | -           | ENT0        | SRST        | 0           | -            | DPS         | 00 <sup>[1]</sup> | 000000x0 |
|        | Bi                               | t address | F7                            | <b>F6</b>   | F5          | F4          | F3          | F2          | F1           | <b>F0</b>   |                   |          |
| B*     | B register                       | F0H       |                               |             |             |             |             |             |              |             | 00                | 0000000  |
| CMP1   | Comparator 1 control regist      | er ACH    | -                             | -           | CE1         | -           | CN1         | -           | CO1          | CMF1        | 00 <sup>[1]</sup> | xx000000 |
| DIVM   | CPU clock divide-by-M<br>control | 95H       |                               |             |             |             |             |             |              |             | 00                | 00000000 |
| DPTR   | Data pointer (2 bytes)           |           |                               |             |             |             |             |             |              |             |                   |          |
| DPH    | Data pointer high                | 83H       |                               |             |             |             |             |             |              |             | 00                | 00000000 |
| DPL    | Data pointer low                 | 82H       |                               |             |             |             |             |             |              |             | 00                | 00000000 |
| FMADRH | Program Flash address hig        | h E7H     |                               |             |             |             |             |             |              |             | 00                | 0000000  |
| FMADRL | Program Flash address low        | E6H       |                               |             |             |             |             |             |              |             | 00                | 0000000  |
| FMCON  | Program Flash Control<br>(Read)  | E4H       | BUSY                          | -           | -           | -           | HVA         | HVE         | SV           | OI          | 70                | 01110000 |
|        | Program Flash Control<br>(Write) |           | FMCMD.<br>7                   | FMCMD.<br>6 | FMCMD.<br>5 | FMCMD.<br>4 | FMCMD.<br>3 | FMCMD.<br>2 | FMCMD.<br>1  | FMCMD.<br>0 |                   |          |
| FMDATA | Program Flash data               | E5H       |                               |             |             |             |             |             |              |             | 00                | 0000000  |
| IEN0*  | Interrupt enable 0               | A8H       | EA                            | EWDRT       | EBO         | -           | ET1         | -           | ET0          | -           | 00                | 0000000  |
|        | Bi                               | t address | EF                            | EE          | ED          | EC          | EB          | EA          | E9           | <b>E8</b>   |                   |          |
| IEN1*  | Interrupt enable 1               | E8H       | -                             | -           | -           | -           | -           | EC          | EKBI         | -           | 00 <sup>[1]</sup> | 00x00000 |
|        | Bi                               | t address | BF                            | BE          | BD          | BC          | BB          | BA          | <b>B</b> 9   | <b>B</b> 8  |                   |          |
| IP0*   | Interrupt priority 0             | B8H       | -                             | PWDRT       | PBO         | -           | PT1         | -           | PT0          | -           | 00 <sup>[1]</sup> | x0000000 |
| IP0H   | Interrupt priority 0 high        | B7H       | -                             | PWDRT<br>H  | PBOH        | -           | PT1H        | -           | PT0H         | -           | 00 <sup>[1]</sup> | x0000000 |
|        | Bi                               | t address | FF                            | FE          | FD          | FC          | FB          | FA          | <b>F9</b>    | <b>F8</b>   |                   |          |
| IP1*   | Interrupt priority 1             | F8H       | -                             | -           | -           | -           | -           | PC          | PKBI         | -           | 00 <sup>[1]</sup> | 00x00000 |
| IP1H   | Interrupt priority 1 high        | F7H       | -                             | -           | -           | -           | -           | PCH         | PKBIH        | -           | 00 <sup>[1]</sup> | 00x00000 |
| KBCON  | Keypad control register          | 94H       | -                             | -           | -           | -           | -           | -           | PATN<br>_SEL | KBIF        | 00 <sup>[1]</sup> | xxxxxx00 |

8-bit microcontrollers with two-clock 80C51 core

P89LPC901/902/903

9397 750 14 Product data

# 8-bit microcontrollers with two-clock 80C51 core P89LPC901/902/903

# Table 8:P89LPC902 Special function registers\* indicates SFRs that are bit addressable.

| Produ    | Table 8:       P89LPC902 Special function registers         3       * indicates SFRs that are bit addressable. |                                  |             |                             |             |             |             |             |             |             |             |                     |             |  |
|----------|----------------------------------------------------------------------------------------------------------------|----------------------------------|-------------|-----------------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------|-------------|--|
| ct d     | Name                                                                                                           | Description                      | SFR         | Bit functions and addresses |             |             |             |             |             |             |             |                     | Reset value |  |
| ata      |                                                                                                                |                                  | addr.       | MSB                         |             |             |             |             |             |             | LSB         | Hex                 | Binary      |  |
|          |                                                                                                                |                                  | Bit address | E7                          | <b>E6</b>   | E5          | E4          | E3          | E2          | E1          | E0          |                     |             |  |
|          | ACC*                                                                                                           | Accumulator                      | E0H         |                             |             |             |             |             |             |             |             | 00                  | 0000000     |  |
|          | AUXR1                                                                                                          | Auxiliary function register      | A2H         | -                           | -           | -           | -           | SRST        | 0           | -           | DPS         | 00 <sup>[1]</sup>   | 000000x0    |  |
|          |                                                                                                                |                                  | Bit address | F7                          | <b>F6</b>   | F5          | F4          | <b>F3</b>   | F2          | <b>F1</b>   | F0          |                     |             |  |
|          | B*                                                                                                             | B register                       | F0H         |                             |             |             |             |             |             |             |             | 00                  | 0000000     |  |
|          | CMP1                                                                                                           | Comparator 1 control reg         | ister ACH   | -                           | -           | CE1         | -           | CN1         | OE1         | CO1         | CMF1        | 00 <sup>[1]</sup>   | xx000000    |  |
|          | CMP2                                                                                                           | Comparator 2 control reg         | ister ADH   | -                           | -           | CE2         | -           | CN2         | OE2         | CO2         | CMF2        | 00[1]               | xx000000    |  |
|          | DIVM                                                                                                           | CPU clock divide-by-M<br>control | 95H         |                             |             |             |             |             |             |             |             | 00                  | 00000000    |  |
| R        | DPTR                                                                                                           | Data pointer (2 bytes)           |             |                             |             |             |             |             |             |             |             |                     |             |  |
| ₹.       | DPH                                                                                                            | Data pointer high                | 83H         |                             |             |             |             |             |             |             |             | 00                  | 0000000     |  |
| 5        | DPL                                                                                                            | Data pointer low                 | 82H         |                             |             |             |             |             |             |             |             | 00                  | 0000000     |  |
| 17[      | FMADRH                                                                                                         | Program Flash address h          | igh E7H     |                             |             |             |             |             |             |             |             | 00                  | 0000000     |  |
| Dece     | FMADRL                                                                                                         | Program Flash address lo         | ow E6H      |                             |             |             |             |             |             |             |             | 00                  | 0000000     |  |
| mber 2   | FMCON                                                                                                          | Program Flash Control<br>(Read)  | E4H         | BUSY                        | -           | -           | -           | HVA         | HVE         | SV          | OI          | 70                  | 01110000    |  |
| 2004     |                                                                                                                | Program Flash Control<br>(Write) |             | FMCMD.<br>7                 | FMCMD.<br>6 | FMCMD.<br>5 | FMCMD.<br>4 | FMCMD.<br>3 | FMCMD.<br>2 | FMCMD.<br>1 | FMCMD.<br>0 |                     |             |  |
|          | FMDATA                                                                                                         | Program Flash data               | E5H         |                             |             |             |             |             |             |             |             | 00                  | 0000000     |  |
|          | IEN0*                                                                                                          | Interrupt enable 0               | A8H         | EA                          | EWDRT       | EBO         | -           | ET1         | -           | ET0         | -           | 00                  | 0000000     |  |
|          |                                                                                                                |                                  | Bit address | EF                          | EE          | ED          | EC          | EB          | EA          | <b>E9</b>   | <b>E8</b>   |                     |             |  |
| © Norm   | IEN1*                                                                                                          | Interrupt enable 1               | E8H         | -                           | -           | -           | -           | -           | EC          | EKBI        | -           | 00[1]               | 00x00000    |  |
|          |                                                                                                                |                                  | Bit address | BF                          | BE          | BD          | BC          | BB          | BA          | <b>B9</b>   | <b>B8</b>   |                     |             |  |
| cdiiii   | IP0*                                                                                                           | Interrupt priority 0             | B8H         | -                           | PWDRT       | PBO         | -           | PT1         | -           | PT0         | -           | 00 <sup>[1]</sup>   | x0000000    |  |
|          | IP0H                                                                                                           | Interrupt priority 0 high        | B7H         | -                           | PWDRT<br>H  | PBOH        | -           | PT1H        | -           | PT0H        | -           | 00 <mark>[1]</mark> | x0000000    |  |
| 4. 4. 20 |                                                                                                                |                                  | Bit address | FF                          | FE          | FD          | FC          | FB          | FA          | <b>F9</b>   | <b>F8</b>   |                     |             |  |
| 94.<br>1 | IP1*                                                                                                           | Interrupt priority 1             | F8H         | -                           | -           | -           | -           | -           | PC          | PKBI        | -           | 00 <mark>[1]</mark> | 00x00000    |  |
| 18       | IP1H                                                                                                           | Interrupt priority 1 high        | F7H         | -                           | -           | -           | -           | -           | PCH         | PKBIH       | -           | 00 <mark>[1]</mark> | 00x00000    |  |

### 8.2.5 High speed oscillator option (P89LPC901)

This option supports an external crystal in the range of 4 MHz to 18 MHz. Ceramic resonators are also supported in this configuration. When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to hold the device in reset at power-up until V<sub>DD</sub> has reached its specified level. When system power is removed V<sub>DD</sub> will fall below the minimum specified operating voltage. When using an oscillator frequency above 12 MHz, in some applications, an external brownout detect circuit may be required to hold the device in reset when V<sub>DD</sub> falls below the minimum specified operating voltage. If CCLK is 8 MHz or slower, the CLKLP SFR bit (AUXR1.7) can be set to '1' to reduce power consumption. On reset, CLKLP is '0' allowing highest performance access. This bit can then be set in software if CCLK is running at 8 MHz or slower.

### 8.2.6 Clock output (P89LPC901)

The P89LPC901 supports a user selectable clock output function on the XTAL2/CLKOUT pin when crystal oscillator is not being used. This condition occurs if another clock source has been selected (on-chip RC oscillator, Watchdog oscillator, external clock input on X1) and if the Real-Time clock is not using the crystal oscillator as its clock source. This allows external devices to synchronize to the P89LPC901. This output is enabled by the ENCLK bit in the TRIM register. The frequency of this clock output is  $\frac{1}{2}$  that of the CCLK. If the clock output is not needed in Idle mode, it may be turned off prior to entering Idle, saving additional power.

### 8.3 On-chip RC oscillator option

The P89LPC901/902/903 has a 6-bit TRIM register that can be used to tune the frequency of the RC oscillator. During reset, the TRIM value is initialized to a factory pre-programmed value to adjust the oscillator frequency to 7.373 MHz,  $\pm 2.5\%$ . End-user applications can write to the Trim register to adjust the on-chip RC oscillator to other frequencies. If CCLK is 8 MHz or slower, the CLKLP SFR bit (AUXR1.7) can be set to '1' to reduce power consumption. On reset, CLKLP is '0' allowing highest performance access. This bit can then be set in software if CCLK is running at 8 MHz or slower.

### 8.4 Watchdog oscillator option

The Watchdog has a separate oscillator which has a frequency of 400 kHz. This oscillator can be used to save power when a high clock frequency is not needed.

### 8.5 External clock input option (P89LPC901)

In this configuration, the processor clock is derived from an external source driving the XTAL1/P3.1 pin. The rate may be from 0 Hz up to 18 MHz. The XTAL2/P3.0 pin may be used as a standard port pin or a clock output. When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to hold the device in reset at power-up until V<sub>DD</sub> has reached its specified level. When system power is removed V<sub>DD</sub> will fall below the minimum specified operating voltage. When using an oscillator frequency above 12 MHz, in some applications, an external brownout detect circuit may be required to hold the device in reset when V<sub>DD</sub> falls below the minimum specified operating voltage.

The P89LPC901 supports 6 interrupt sources: timers 0 and 1, brownout detect, Watchdog/real-time clock, keyboard, and the comparator.

The P89LPC902 supports 6 interrupt sources: timers 0 and 1, brownout detect, Watchdog/real-time clock, keyboard, and comparators 1 and 2.

The P89LPC903 supports 9 interrupt sources: timers 0 and 1, serial port Tx, serial port Rx, combined serial port Rx/Tx, brownout detect, Watchdog/real-time clock, keyboard, and comparators 1 and 2.

Each interrupt source can be individually enabled or disabled by setting or clearing a bit in the interrupt enable registers IEN0 or IEN1. The IEN0 register also contains a global disable bit, EA, which disables all interrupts.

Each interrupt source can be individually programmed to one of four priority levels by setting or clearing bits in the interrupt priority registers IPO, IPOH, IP1, and IP1H. An interrupt service routine in progress can be interrupted by a higher priority interrupt, but not by another interrupt of the same or lower priority. The highest priority interrupt service cannot be interrupted by any other interrupt source. If two requests of different priority levels are pending at the start of an instruction, the request of higher priority level is serviced.

If requests of the same priority level are pending at the start of an instruction, an internal polling sequence determines which request is serviced. This is called the arbitration ranking. Note that the arbitration ranking is only used to resolve pending requests of the same priority level.

### 8.11.1 External interrupt inputs

The P89LPC901/902/903 has a Keypad Interrupt function. This can be used as an external interrupt input.

If enabled when the P89LPC901/902/903 is put into Power-down or Idle mode, the interrupt will cause the processor to wake-up and resume operation. Refer to Section 8.14 "Power reduction modes" for details.

### 8-bit microcontrollers with two-clock 80C51 core





### 8.12.2 Quasi-bidirectional output configuration

Quasi-bidirectional output type can be used as both an input and output without the need to reconfigure the port. This is possible because when the port outputs a logic HIGH, it is weakly driven, allowing an external device to pull the pin LOW. When the pin is driven LOW, it is driven strongly and able to sink a fairly large current. These features are somewhat similar to an open-drain output except that there are three pull-up transistors in the quasi-bidirectional output that serve different purposes.

The P89LPC901/902/903 is a 3 V device, however, the pins are 5 V-tolerant (except for XTAL1 and XTAL2). In quasi-bidirectional mode, if a user applies 5 V on the pin, there will be a current flowing from the pin to  $V_{DD}$ , causing extra power consumption. Therefore, applying 5 V in quasi-bidirectional mode is discouraged.

A quasi-bidirectional port pin has a Schmitt-triggered input that also has a glitch suppression circuit.

### 8.12.3 Open-drain output configuration

The open-drain output configuration turns off all pull-ups and only drives the pull-down transistor of the port driver when the port latch contains a logic '0'. To be used as a logic output, a port configured in this manner must have an external pull-up, typically a resistor tied to  $V_{DD}$ .

An open-drain port pin has a Schmitt-triggered input that also has a glitch suppression circuit.

### 8.12.4 Input-only configuration

The input-only port configuration has no output drivers. It is a Schmitt-triggered input that also has a glitch suppression circuit.

### 8.12.5 Push-pull output configuration

The push-pull output configuration has the same pull-down structure as both the open-drain and the quasi-bidirectional output modes, but provides a continuous strong pull-up when the port latch contains a logic '1'. The push-pull mode may be used when more source current is needed from a port output. A push-pull port pin has a Schmitt-triggered input that also has a glitch suppression circuit.

### 8.12.6 Port 0 analog functions

The P89LPC901/902/903 incorporates an Analog Comparator. In order to give the best analog function performance and to minimize power consumption, pins that are being used for analog functions must have the digital outputs and digital inputs disabled.

Digital outputs are disabled by putting the port output into the Input-Only (high impedance) mode as described in Section 8.12.4 "Input-only configuration".

Digital inputs on Port 0 may be disabled through the use of the PT0AD register. On any reset, the PT0AD bits default to '0's to enable digital functions.

### 8.12.7 Additional port features

After power-up, all pins are in Input-Only mode. Please note that this is different from the LPC76x series of devices.

- After power-up all I/O pins, except P1.5, may be configured by software.
- Pin P1.5 is input only.

Every output on the P89LPC901/902/903 has been designed to sink typical LED drive current. However, there is a maximum total output current for all ports which must not be exceeded. Please refer to Table 13 "DC electrical characteristics" for detailed specifications.

All ports pins that can function as an output have slew rate controlled outputs to limit noise generated by quickly switching output signals. The slew rate is factory-set to approximately 10 ns rise and fall times.

### 8.13 Power monitoring functions

The P89LPC901/902/903 incorporates power monitoring functions designed to prevent incorrect operation during initial power-up and power loss or reduction during operation. This is accomplished with two hardware functions: Power-on Detect and Brownout detect.

### 8.13.1 Brownout detection

The Brownout detect function determines if the power supply voltage drops below a certain level. The default operation is for a Brownout detection to cause a processor reset, however, it may alternatively be configured to generate an interrupt.

Brownout detection may be enabled or disabled in software.

If Brownout detection is enabled, the operating voltage range for  $V_{DD}$  is 2.7 V to 3.6 V, and the brownout condition occurs when  $V_{DD}$  falls below the brownout trip voltage,  $V_{BO}$  (see Table 13 "DC electrical characteristics"), and is negated when  $V_{DD}$  rises above  $V_{BO}$ . If brownout detection is disabled, the operating voltage range for  $V_{DD}$  is 2.4 V to 3.6 V. If the P89LPC901/902/903 device is to operate with a power supply that can be below 2.7 V, BOE should be left in the unprogrammed state so that the device can operate at 2.4 V, otherwise continuous brownout reset may prevent the device from operating.

For correct activation of Brownout detect, the  $V_{DD}$  rise and fall times must be observed. Please see Table 13 "DC electrical characteristics" for specifications.

### 8.13.2 Power-on detection

The Power-on Detect has a function similar to the Brownout detect, but is designed to work as power comes up initially, before the power supply voltage reaches a level where Brownout detect can work. The POF flag in the RSTSRC register is set to indicate an initial power-up condition. The POF flag will remain set until cleared by software.

### 8.14 Power reduction modes

The P89LPC901/902/903 supports three different power reduction modes. These modes are Idle mode, Power-down mode, and total Power-down mode.

### 8.14.1 Idle mode

Idle mode leaves peripherals running in order to allow them to activate the processor when an interrupt is generated. Any enabled interrupt source or reset may terminate Idle mode.

### 8.14.2 Power-down mode

The Power-down mode stops the oscillator in order to minimize power consumption. The P89LPC901/902/903 exits Power-down mode via any reset, or certain interrupts. In Power-down mode, the power supply voltage may be reduced to the RAM keep-alive voltage V<sub>RAM</sub>. This retains the RAM contents at the point where Power-down mode was entered. SFR contents are not guaranteed after V<sub>DD</sub> has been lowered to V<sub>RAM</sub>, therefore it is highly recommended to wake up the processor via reset in this case. V<sub>DD</sub> must be raised to within the operating range before the Power-down mode is exited.

Some chip functions continue to operate and draw power during Power-down mode, increasing the total power used during Power-down. These include: Brownout detect, Watchdog Timer, Comparators (note that Comparators can be powered-down separately), and Real-Time Clock (RTC)/System Timer. The internal RC oscillator is disabled unless both the RC oscillator has been selected as the system clock **and** the RTC is enabled.

### 8.14.3 Total Power-down mode

This is the same as Power-down mode except that the brownout detection circuitry and the voltage comparators are also disabled to conserve additional power. The internal RC oscillator is disabled unless both the RC oscillator has been selected as the system clock **and** the RTC is enabled. If the internal RC oscillator is used to clock the RTC during Power-down, there will be high power consumption. Please use an external low frequency clock to achieve low power with the Real-Time Clock running during Power-down.

### 8.15 Reset

The P1.5/RST pin can function as either an active-LOW reset input or as a digital input, P1.5. The RPE (Reset Pin Enable) bit in UCFG1, when set to '1', enables the external reset input function on P1.5. When cleared, P1.5 may be used as an input pin.

**Remark:** During a power-up sequence, the RPE selection is overridden and this pin will always function as a reset input. **An external circuit connected to this pin should not hold this pin LOW during a power-on sequence as this will keep the device in reset.** After power-up this input will function either as an external reset input or as a digital input as defined by the RPE bit. Only a power-up reset will temporarily override the selection defined by RPE bit. Other sources of reset will not override the RPE bit.

**Remark:** During a power cycle, V<sub>DD</sub> must fall below V<sub>POR</sub> (see Table 13 "DC electrical characteristics") before power is reapplied, in order to ensure a power-on reset.

Reset can be triggered from the following sources:

- External reset pin (during power-up or if user configured via UCFG1. This option must be used for an oscillator frequency above 12 MHz.)
- Power-on detect
- Brownout detect
- Watchdog Timer
- Software reset
- UART break character detect reset (P80LPC903).

For every reset source, there is a flag in the Reset Register, RSTSRC. The user can read this register to determine the most recent reset source. These flag bits can be cleared in software by writing a '0' to the corresponding bit. More than one flag bit may be set:

- During a power-on reset, both POF and BOF are set but the other flag bits are cleared.
- For any other reset, previously set flag bits that have not been cleared will remain set.

### 8.16 Timers/counters 0 and 1

The P89LPC901/902/903 has two general purpose timers which are similar to the standard 80C51 Timer 0 and Timer 1. These timers have four operating modes (modes 0, 1, 2, and 3). Modes 0, 1, and 2 are the same for both Timers. Mode 3 is different.

### 8.16.1 Mode 0

Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. In this mode, the Timer register is configured as a 13-bit register. Mode 0 operation is the same for Timer 0 and Timer 1.

### 8.16.2 Mode 1

Mode 1 is the same as Mode 0, except that all 16 bits of the timer register are used.

### 8.16.3 Mode 2

Mode 2 configures the Timer register as an 8-bit Counter with automatic reload. Mode 2 operation is the same for Timer 0 and Timer 1.

### 8.16.4 Mode 3

When Timer 1 is in Mode 3 it is stopped. Timer 0 in Mode 3 forms two separate 8-bit counters and is provided for applications that require an extra 8-bit timer. When Timer 1 is in Mode 3 it can still be used by the serial port as a baud rate generator.

### 8.16.5 Mode 6 (P89LPC901)

In this mode, the corresponding timer can be changed to a PWM with a full period of 256 timer clocks.

### 8.18.4 Mode 3

11 bits are transmitted (through TxD) or received (through RxD): a start bit (logical '0'), 8 data bits (LSB first), a programmable 9<sup>th</sup> data bit, and a stop bit (logical '1'). In fact, Mode 3 is the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable and is determined by the Timer 1 overflow rate or the Baud Rate Generator (described in section Section 8.18.5 "Baud rate generator and selection").

### 8.18.5 Baud rate generator and selection

The P89LPC903 enhanced UART has an independent Baud Rate Generator. The baud rate is determined by a baud-rate preprogrammed into the BRGR1 and BRGR0 SFRs which together form a 16-bit baud rate divisor value that works in a similar manner as Timer 1. If the baud rate generator is used, Timer 1 can be used for other timing functions.

The UART can use either Timer 1 or the baud rate generator output (see Figure 18). Note that Timer T1 is further divided by 2 if the SMOD1 bit (PCON.7) is cleared. The independent Baud Rate Generator uses CCLK.



### 8.18.6 Framing error

Framing error is reported in the status register (SSTAT). In addition, if SMOD0 (PCON.6) is '1', framing errors can be made available in SCON.7, respectively. If SMOD0 is '0', SCON.7 is SM0. It is recommended that SM0 and SM1 (SCON.7:6) are set up when SMOD0 is '0'.

### 8.18.7 Break detect

Break detect is reported in the status register (SSTAT). A break is detected when 11 consecutive bits are sensed LOW. The break detect can be used to reset the device.

### 8.18.8 Double buffering

The UART has a transmit double buffer that allows buffering of the next character to be written to SBUF while the first character is being transmitted. Double buffering allows transmission of a string of characters with only one stop bit between any two characters, as long as the next character is written between the start bit and the stop bit of the previous character.

Double buffering can be disabled. If disabled (DBMOD, i.e., SSTAT.7 = '0'), the UART is compatible with the conventional 80C51 UART. If enabled, the UART allows writing to SnBUF while the previous data is being shifted out. Double buffering is only allowed in Modes 1, 2 and 3. When operated in Mode 0, double buffering must be disabled (DBMOD = '0').

designed to optimize the erase and programming mechanisms. The P89LPC901/902/903 uses  $V_{\text{DD}}$  as the supply voltage to perform the Program/Erase algorithms.

### 8.26.2 Features

- Programming and erase over the full operating voltage range.
- Byte-erase allowing code memory to be used for data storage.
- Read/Programming/Erase using ICP.
- Any flash program/erase operation in 2 ms.
- Programming with industry-standard commercial programmers.
- Programmable security for the code in the Flash for each sector.
- More than 100,000 minimum erase/program cycles for each byte.
- 10-year minimum data retention.

### 8.26.3 Flash organization

The P89LPC901/902/903 program memory consists of four 256 byte sectors. Each sector can be further divided into 16-byte pages. In addition to sector erase, page erase, and byte erase, a 16-byte page register is included which allows from 1 to 16 bytes of a given page to be programmed at the same time, substantially reducing overall programming time. In addition, erasing and reprogramming of user-programmable configuration bytes including UCFG1, the Boot Status Bit, and the Boot Vector is supported.

### 8.26.4 Flash programming and erasing

Different methods of erasing or programming of the Flash are available. The Flash may be programmed or erased in the end-user application (IAP) under control of the application's firmware. Another option is to use the In-Circuit Programming (ICP) mechanism. This ICP system provides for programming through a serial clock- serial data interface. Third, the Flash may be programmed or erased using a commercially available EPROM programmer which supports this device. This device does not provide for direct verification of code memory contents. Instead this device provides a 32-bit CRC result on either a sector or the entire 1 KB of user code space.

### 8.26.5 In-circuit programming (ICP)

In-Circuit Programming is performed without removing the microcontroller from the system. The In-Circuit Programming facility consists of internal hardware resources to facilitate remote programming of the P89LPC901/902/903 through a two-wire serial interface. The Philips In-Circuit Programming facility has made in-circuit programming in an embedded application, using commercially available programmers, possible with a minimum of additional expense in components and circuit board area. The ICP function uses five pins. Only a small connector needs to be available to interface your application to a commercial programmer in order to use this feature. Additional details may be found in the *P89LPC901/902/903 User's Manual*.

### 9. Limiting values

### Table 12: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).<sup>[1]</sup>

| Symbol                 | Parameter                                              | Conditions                                                         | Min  | Max                   | Unit |
|------------------------|--------------------------------------------------------|--------------------------------------------------------------------|------|-----------------------|------|
| T <sub>amb(bias)</sub> | operating bias ambient temperature                     |                                                                    | -55  | +125                  | °C   |
| T <sub>stg</sub>       | storage temperature range                              |                                                                    | -65  | +150                  | °C   |
| V <sub>xtal</sub>      | voltage on XTAL1, XTAL2 pin to $V_{SS},$ as applicable |                                                                    | -    | V <sub>DD</sub> + 0.5 | V    |
| V <sub>n</sub>         | voltage on any other pin to $V_{SS}$                   |                                                                    | -0.5 | +5.5                  | V    |
| I <sub>OH(I/O)</sub>   | HIGH-level output current per I/O pin                  |                                                                    | -    | 8                     | mA   |
| I <sub>OL(I/O)</sub>   | LOW-level output current per I/O pin                   |                                                                    | -    | 20                    | mA   |
| II/O(tot)(max)         | maximum total I/O current                              |                                                                    | -    | 120                   | mA   |
| P <sub>tot(pack)</sub> | total power dissipation per package                    | based on package heat<br>transfer, not device power<br>consumption | -    | 1.5                   | W    |

[1] The following applies to Limiting values:

a) Stresses above those listed under Table 12 may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in Table 13 "DC electrical characteristics", Table 14 "AC characteristics" and Table 15 "AC characteristics (P89LPC901)" of this specification are not implied.

b) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

c) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

### **10. Static characteristics**

### Table 13: DC electrical characteristics

 $V_{DD}$  = 2.4 V to 3.6 V, unless otherwise specified.

 $T_{amb} = -40 \circ C$  to +85  $\circ C$  for industrial, unless otherwise specified.

| Symbol                              | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Conditions                                             |        | Min                   | Typ <sup>[1]</sup>         | Max                | Unit                 |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------|-----------------------|----------------------------|--------------------|----------------------|
| I <sub>DD(oper)</sub>               | power supply current,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.6 V; 12 MHz                                          | [2]    | -                     | 11                         | 18                 | mA                   |
|                                     | operating (P89LPC901)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.6 V; 18 MHz                                          | [2]    | -                     | 14                         | 23                 | mA                   |
| I <sub>DD(idle)</sub>               | Parameterpower supply current,<br>operating (P89LPC901)power supply current,<br>ldle<br>mode (P89LPC901)power supply current,<br>operating (P89LPC902,<br>P89LPC903)power supply current, Idle<br>mode (P89LPC902,<br>P89LPC903)power supply current,<br>Power-down mode, voltage<br>comparators powered-downpower supply current, total<br>Power-down modePower supply current, total<br>Power-down modeVDD rise rateVDD fall ratePower-on reset detect voltageRAM keep-alive voltagenegative-going threshold<br>voltage (Schmitt trigger input)positive-going threshold<br>voltage (Schmitt trigger input)hysteresis voltageLOW-level output voltage; all<br>ports, all modes except Hi-ZHIGH-level output voltage, all<br>portsinput/output pin capacitancelogical 0 input current,<br>all portsinput leakage current, all portsinternal reset pull-up resistor | 3.6 V; 12 MHz                                          | [2]    | -                     | 1                          | 4                  | mA                   |
|                                     | mode (P89LPC901)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3.6 V; 18 MHz                                          | [2]    | -                     | 1.5                        | 5.6                | mA                   |
| I <sub>DD(oper)</sub>               | power supply current,<br>operating (P89LPC902,<br>P89LPC903)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3.6 V; 7.373 MHz                                       | [3]    | -                     | 4                          | 8                  | mA                   |
| I <sub>DD(idle)</sub>               | power supply current, Idle<br>mode (P89LPC902,<br>P89LPC903)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3.6 V; 7.373 MHz                                       | [3]    | -                     | 1                          | 3                  | mA                   |
| I <sub>DD(PD)</sub>                 | power supply current,<br>Power-down mode, voltage<br>comparators powered-down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.6 V                                                  | [2][3] | -                     | -                          | 70                 | μΑ                   |
| I <sub>DD(TPD)</sub>                | power supply current, total<br>Power-down mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3.6 V                                                  | [2][3] | -                     | 1                          | 5                  | μΑ                   |
| $(dV_{DD}/dt)_r$                    | V <sub>DD</sub> rise rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                        |        | -                     | -                          | 2                  | mV/μs                |
| $(dV_{DD}/dt)_{f}$                  | V <sub>DD</sub> fall rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                        |        | -                     | -                          | 50                 | mV/μs                |
| V <sub>POR</sub>                    | Power-on reset detect voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                        |        | -                     | -                          | 0.2                | V                    |
| V <sub>RAM</sub>                    | RAM keep-alive voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                        |        | 1.5                   | -                          | -                  | V                    |
| V <sub>th(HL)</sub>                 | negative-going threshold voltage (Schmitt trigger input)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |        | 0.22V <sub>DD</sub>   | $0.4V_{DD}$                | -                  | V                    |
| V <sub>th(LH)</sub>                 | positive-going threshold voltage (Schmitt trigger input)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |        | -                     | $0.6V_{DD}$                | $0.7V_{DD}$        | V                    |
| V <sub>hys</sub>                    | hysteresis voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                        |        | -                     | $0.2V_{DD}$                | -                  | V                    |
| V <sub>hys</sub><br>V <sub>OL</sub> | LOW-level output voltage; all ports, all modes except Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I <sub>OL</sub> = 20 mA                                |        | -                     | 0.6                        | 1.0                | V                    |
|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I <sub>OL</sub> = 10 mA                                |        | -                     | 0.3                        | 0.5                | V                    |
|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I <sub>OL</sub> = 3.2 mA                               |        | -                     | 0.2                        | 0.3                | V                    |
| V <sub>OH</sub>                     | HIGH-level output voltage, all ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | I <sub>OH</sub> = -8 mA;<br>push-pull mode             |        | V <sub>DD</sub> – 1.0 | -                          | -                  | V                    |
|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $I_{OH} = -3.2 \text{ mA};$<br>push-pull mode          |        | V <sub>DD</sub> – 0.7 | $V_{DD}-0.4$               | -                  | V                    |
|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $I_{OH} = -20 \ \mu A;$<br>quasi-bidirectional<br>mode |        | V <sub>DD</sub> - 0.3 | V <sub>DD</sub> - 0.2      | -                  | V                    |
| C <sub>ig</sub>                     | input/output pin capacitance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                        | [4]    | -                     | -                          | 15                 | pF                   |
| IIL                                 | logical 0 input current,<br>all ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>IN</sub> = 0.4 V                                | [5]    | -                     | -                          | -80                | μA                   |
| I <sub>LI</sub>                     | input leakage current, all ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $V_{IN} = V_{IL} \text{ or } V_{IH}$                   | [6]    | -                     | -                          | ±10                | μΑ                   |
| I <sub>TL</sub>                     | logical 1-to-0 transition<br>current, all ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $V_{IN} = 2.0 V at$<br>$V_{DD} = 3.6 V$                | [7][8] | -30                   | -                          | -450               | μΑ                   |
| R <sub>RST</sub>                    | internal reset pull-up resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                        |        | 10                    | -                          | 30                 | kΩ                   |
| 9397 750 14465                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                        |        |                       | © Koninklijke Philips Elec | tronics N.V. 2004. | All rights reserved. |