Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 11500 | | Number of Logic Elements/Cells | 92000 | | Total RAM Bits | 4526080 | | Number of I/O | 295 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 484-BBGA | | Supplier Device Package | 484-FPBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-95e-7fn484i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # LatticeECP3 Family Data Sheet Introduction November 2009 **Preliminary Data Sheet DS1021** #### **Features** #### Higher Logic Density for Increased System Integration - 17K to 149K LUTs - 133 to 586 I/Os #### **■** Embedded SERDES - 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes - Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols - Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO ## ■ sysDSP<sup>TM</sup> - Fully cascadable slice architecture - 12 to 160 slices for high performance multiply and accumulate - Powerful 54-bit ALU operations - Time Division Multiplexing MAC Sharing - Rounding and truncation - · Each slice supports - Half 36x36, two 18x18 or four 9x9 multipliers - Advanced 18x36 MAC and 18x18 Multiply-Multiply-Accumulate (MMAC) operations # **■** Flexible Memory Resources - Up to 6.85Mbits sysMEM<sup>™</sup> Embedded Block RAM (EBR) - 36K to 303K bits distributed RAM #### sysCLOCK Analog PLLs and DLLs Two DLLs and up to ten PLLs per device #### ■ Pre-Engineered Source Synchronous I/O • DDR registers in I/O cells # Table 1-1. LatticeECP3™ Family Selection Guide - Dedicated read/write levelling functionality - Dedicated gearing logic - Source synchronous standards support - ADC/DAC, 7:1 LVDS, XGMII - High Speed ADC/DAC devices - Dedicated DDR/DDR2/DDR3 memory with DQS support - Optional Inter-Symbol Interference (ISI) correction on outputs # ■ Programmable sysl/O<sup>™</sup> Buffer Supports Wide Range of Interfaces - On-chip termination - Optional equalization filter on inputs - LVTTL and LVCMOS 33/25/18/15/12 - SSTL 33/25/18/15 I, II - HSTL15 I and HSTL18 I, II - · PCI and Differential HSTL, SSTL - LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS ## ■ Flexible Device Configuration - Dedicated bank for configuration I/Os - SPI boot flash interface - Dual-boot images supported - Slave SPI - TransFR™ I/O for simple field updates - Soft Error Detect embedded macro #### ■ System Level Support - IEEE 1149.1 and IEEE 1532 compliant - Reveal Logic Analyzer - ORCAstra FPGA configuration utility - On-chip oscillator for initialization & general use - 1.2V core power supply | Device | ECP3-17 | ECP3-35 | ECP3-70 | ECP3-95 | ECP3-150 | |------------------------------|---------------------|---------|----------|----------|----------| | LUTs (K) | 17 | 33 | 67 | 92 | 149 | | sysMEM Blocks (18Kbits) | 38 | 72 | 240 | 240 | 372 | | Embedded Memory (Kbits) | 700 | 1327 | 4420 | 4420 | 6850 | | Distributed RAM Bits (Kbits) | 36 | 68 | 145 | 188 | 303 | | 18X18 Multipliers | 24 | 64 | 128 | 128 | 320 | | SERDES (Quad) | 1 | 1 | 3 | 3 | 4 | | PLLs/DLLs | 2/2 | 4/2 | 10/2 | 10/2 | 10/2 | | Packages and SERDES Channe | ls/ I/O Combination | ns | • | | • | | 256 ftBGA (17x17 mm) | 4 / 133 | 4 / 133 | | | | | 484 fpBGA (23x23 mm) | 4 / 222 | 4 / 295 | 4 / 295 | 4 / 295 | | | 672 fpBGA (27x27 mm) | | 4 / 310 | 8 / 380 | 8 / 380 | 8 / 380 | | 1156 fpBGA (35x35 mm) | | | 12 / 490 | 12 / 490 | 16 / 586 | © 2009 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. # Introduction The LatticeECP3™ (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 65nm technology making the devices suitable for high-volume, high-speed, low-cost applications. The LatticeECP3 device family expands look-up-table (LUT) capacity to 149K logic elements and supports up to 486 user I/Os. The LatticeECP3 device family also offers up to 320 18x18 multipliers and a wide range of parallel I/O standards. The LatticeECP3 FPGA fabric is optimized with high performance and low cost in mind. The LatticeECP3 devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities. The pre-engineered source synchronous logic implemented in the LatticeECP3 device family supports a broad range of interface standards, including DDR3, XGMII and 7:1 LVDS. The LatticeECP3 device family also features high speed SERDES with dedicated PCS functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, SMPTE, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit Pre-emphasis and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media. The LatticeECP3 devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features. The ispLEVER® design tool suite from Lattice allows large complex designs to be efficiently implemented using the LatticeECP3 FPGA family. Synthesis library support for LatticeECP3 is available for popular logic synthesis tools. The ispLEVER tool uses the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeECP3 device. The ispLEVER tool extracts the timing from the routing and backannotates it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) ispLeverCORE™ modules for the LatticeECP3 family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity. secondary clock resources per region (SC0 to SC7). The same secondary clock routing can be used for control signals. Table 2-6. Secondary Clock Regions | Device | Number of Secondary Clock<br>Regions | |----------|--------------------------------------| | ECP3-17 | 16 | | ECP3-35 | 16 | | ECP3-70 | 20 | | ECP3-95 | 20 | | ECP3-150 | 36 | Figure 2-15. LatticeECP3-70 and LatticeECP3-95 Secondary Clock Regions Vertical Routing Channel Regional Boundary - as, overflow, underflow and convergent rounding, etc. - Flexible cascading across slices to get larger functions - RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users - Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle For most cases, as shown in Figure 2-24, the LatticeECP3 DSP slice is backwards-compatible with the LatticeECP2™ sysDSP block, such that, legacy applications can be targeted to the LatticeECP3 sysDSP slice. The functionality of one LatticeECP2 sysDSP Block can be mapped into two adjacent LatticeECP3 sysDSP slices, as shown in Figure 2-25. Figure 2-24. Simplified sysDSP Slice Block Diagram Figure 2-25. Detailed sysDSP Slice Diagram Note: A\_ALU, B\_ALU and C\_ALU are internal signals generated by combining bits from AA, AB, BA BB and C inputs. See TN1182, LatticeECP3 sysDSP Usage Guide, for further information. The LatticeECP2 sysDSP block supports the following basic elements. - MULT (Multiply) - MAC (Multiply, Accumulate) - MULTADDSUB (Multiply, Addition/Subtraction) - MULTADDSUBSUM (Multiply, Addition/Subtraction, Summation) Table 2-8 shows the capabilities of each of the LatticeECP3 slices versus the above functions. Table 2-8. Maximum Number of Elements in a Slice | Width of Multiply | х9 | x18 | x36 | |-------------------|----------------|-----|-----| | MULT | 4 | 2 | 1/2 | | MAC | 1 | 1 | _ | | MULTADDSUB | 2 | 1 | _ | | MULTADDSUBSUM | 1 <sup>1</sup> | 1/2 | _ | <sup>1.</sup> One slice can implement 1/2 9x9 m9x9addsubsum and two m9x9addsubsum with two slices. Some options are available in the four elements. The input register in all the elements can be directly loaded or can be loaded as a shift register from previous operand registers. By selecting "dynamic operation" the following operations are possible: - In the Add/Sub option the Accumulator can be switched between addition and subtraction on every cycle. - The loading of operands can switch between parallel and serial operations. For further information, please refer to TN1182, LatticeECP3 sysDSP Usage Guide. #### **MULT DSP Element** This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, AA and AB, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-26 shows the MULT sysDSP element. Figure 2-26. MULT sysDSP Element (referred to as DQS) is not free-running so this approach cannot be used. The DQS Delay block provides the required clock alignment for DDR memory interfaces. The delay required for the DQS signal is generated by two dedicated DLLs (DDR DLL) on opposite side of the device. Each DLL creates DQS delays in its half of the device as shown in Figure 2-36. The DDR DLL on the left side will generate delays for all the DQS Strobe pins on Banks 0, 7 and 6 and DDR DLL on the right will generate delays for all the DQS pins on Banks 1, 2 and 3. The DDR DLL loop compensates for temperature, voltage and process variations by using the system clock and DLL feedback loop. DDR DLL communicates the required delay to the DQS delay block using a 7-bit calibration bus (DCNTL[6:0]) The DQS signal (selected PIOs only, as shown in Figure 2-35) feeds from the PAD through a DQS control logic block to a dedicated DQS routing resource. The DQS control logic block consists of DQS Read Control logic block that generates control signals for the read side and DQS Write Control logic that generates the control signals required for the write side. A more detailed DQS control diagram is shown in Figure 2-37, which shows how the DQS control blocks interact with the data paths. The DQS Read control logic receives the delay generated by the DDR DLL on its side and delays the incoming DQS signal by 90 degrees. This delayed ECLKDQSR is routed to 10 or 11 DQ pads covered by that DQS signal. This block also contains a polarity control logic that generates a DDRCLKPOL signal, which controls the polarity of the clock to the sync registers in the input register blocks. The DQS Read control logic also generates a DDRLAT signal that is in the input register block to transfer data from the first set of DDR register to the second set of DDR registers when using the DDRX2 gearbox mode for DDR3 memory interface. The DQS Write control logic block generates the DQCLK0 and DQCLK1 clocks used to control the output gearing in the Output register block which generates the DDR data output and the DQS output. They are also used to control the generation of the DQS output through the DQS output register block. In addition to the DCNTL [6:0] input from the DDR DLL, the DQS Write control block also uses a Dynamic Delay DYN DEL [7:0] attribute which is used to further delay the DQS to accomplish the write leveling found in DDR3 memory. Write leveling is controlled by the DDR memory controller implementation. The DYN DELAY can set 128 possible delay step settings. In addition, the most significant bit will invert the clock for a 180-degree shift of the incoming clock. This will generate the DQSW signal used to generate the DQS output in the DQS output register block. Figure 2-36 and Figure 2-37 show how the DQS transition signals that are routed to the PIOs. Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic. Figure 2-36. Edge Clock, DLL Calibration and DQS Local Bus Distribution <sup>\*</sup>Includes shared configuration I/Os and dedicated configuration I/Os. Figure 2-37. DQS Local Bus ## **Polarity Control Logic** In a typical DDR Memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the READ cycle) is unknown. The LatticeECP3 family contains dedicated circuits to transfer data between these domains. A clock polarity selector is used to prevent set-up and hold violations at the domain transfer between DQS (delayed) and the system clock. This changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each READ cycle for the correct clock polarity. Prior to the READ operation in DDR memories, DQS is in tristate (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit detects the first DQS rising edge after the preamble state. This signal is used to control the polarity of the clock to the synchronizing registers. # **DDR3 Memory Support** LatticeECP3 supports the read and write leveling required for DDR3 memory interfaces. Read leveling is supported by the use of the DDRCLKPOL and the DDRLAT signals generated in the DQS Read Control logic block. These signals dynamically control the capture of the data with respect to the DQS at the input register block. can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal. For further information on SED support, please see TN1184, <u>LatticeECP3 Soft Error Detection (SED) Usage Guide</u>. #### **External Resistor** LatticeECP3 devices require a single external, 10K ohm ±1% value between the XRES pin and ground. Device configuration will not be completed if this resistor is missing. There is no boundary scan register on the external resistor pad. # **On-Chip Oscillator** Every LatticeECP3 device has an internal CMOS oscillator which is used to derive a Master Clock (MCLK) for configuration. The oscillator and the MCLK run continuously and are available to user logic after configuration is completed. The software default value of the MCLK is nominally 2.5MHz. Table 2-16 lists all the available MCLK frequencies. When a different Master Clock is selected during the design process, the following sequence takes place: - 1. Device powers up with a nominal Master Clock frequency of 3.1MHz. - 2. During configuration, users select a different master clock frequency. - 3. The Master Clock frequency changes to the selected frequency once the clock configuration bits are received. - 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.5MHz. This internal CMOS oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, please see TN1169, <u>LatticeECP3 sysCON-FIG Usage Guide</u>. Table 2-16. Selectable Master Clock (MCLK) Frequencies During Configuration (Nominal) | MCLK (MHz) | MCLK (MHz) | MCLK (MHz) | |------------|------------|------------| | 2.51 | 10 | 41 | | 3.1 | 13 | 45 | | 4.3 | 15 | 51 | | 5.4 | 20 | 55 | | 6.9 | 26 | 60 | | 8.1 | 30 | 130 | | 9.2 | 34 | _ | Software default MCLK frequency. Hardware default is 3.1MHz. # **Density Shifting** The LatticeECP3 family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likelihood of success in each case. An example is that some user I/Os may become No Connects in smaller devices in the same packge. # **DC Electrical Characteristics** # **Over Recommended Operating Conditions** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Low Leakage | $0 \le V_{IN} \le (V_{CCIO} - 0.2V)$ | _ | | 10 | μΑ | | I <sub>IH</sub> <sup>1, 3</sup> | Input or I/O High Leakage | $(V_{CCIO} - 0.2V) < V_{IN} \le 3.6V$ | _ | | 150 | μΑ | | $I_{PU}$ | I/O Active Pull-up Current | $0 \le V_{IN} \le 0.7 V_{CCIO}$ | -30 | 1 | -210 | μΑ | | $I_{PD}$ | I/O Active Pull-down Current | $V_{IL} (MAX) \le V_{IN} \le V_{CCIO}$ | 30 | _ | 210 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | $V_{IN} = V_{IL} (MAX)$ | 30 | - | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | $V_{IN} = 0.7 V_{CCIO}$ | -30 | | | μΑ | | I <sub>BHLO</sub> | Bus Hold Low Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | <b>—</b> | - | 210 | μΑ | | I <sub>BHHO</sub> | Bus Hold High Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | | 1 | -210 | μΑ | | $V_{BHT}$ | Bus Hold Trip Points | $0 \le V_{IN} \le V_{IH} (MAX)$ | V <sub>IL</sub> (MAX) | b | V <sub>IH</sub> (MIN) | V | | C1 | I/O Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, V_{CC} = 1.2V, V_{IO} = 0 to V_{IH} (MAX)$ | | 8 | | pf | | C2 | Dedicated Input Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, V_{CC} = 1.2V, V_{IO} = 0 to V_{IH} (MAX)$ | | 6 | | pf | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled. <sup>2.</sup> $T_A$ 25°C, f = 1.0MHz. Applicable to general purpose I/Os in top and bottom banks. When used as V<sub>REF</sub> maximum leakage= 25μA. # LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2</sup> # **Over Recommended Commercial Operating Conditions** | | | | -8 | | -7 | | -6 | | | |----------------------------------------------|---------------------------------|--------------|------|-------|------|---------------|------|-------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | f <sub>MAX_DDR2</sub> | DDR2 Clock Frequency | ECP3-70E/95E | 133 | 266 | 133 | 200 | 133 | 166 | MHz | | DDR3 (Using PLL for SCLK) I/O Pin Parameters | | | | | | | | | | | t <sub>DVADQ</sub> | Data Valid After DQS (DDR Read) | ECP3-150EA | _ | 0.225 | _ | 0.225 | _ | 0.225 | UI | | t <sub>DVEDQ</sub> | Data Hold After DQS (DDR Read) | ECP3-150EA | 0.64 | _ | 0.64 | _ | 0.64 | _ | UI | | t <sub>DQVBS</sub> | Data Valid Before DQS | ECP3-150EA | 0.25 | 7 | 0.25 | <b>&gt;</b> — | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Data Valid After DQS | ECP3-150EA | 0.25 | | 0.25 | _ | 0.25 | _ | UI | | f <sub>MAX_DDR3</sub> | DDR3 clock frequency | ECP3-150EA | 266 | 400 | 266 | 333 | 266 | 300 | MHz | - 1. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the ispLEVER software. - 2. General I/O timing numbers based on LVCMOS 2.5, 12mA, 0pf load. - 3. Generic DDR timing numbers based on LVDS I/O. - 4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. - 5. DDR3 timing numbers based on SSTL15. - 6. Uses LVDS I/O standard. - 7. The current version of software does not support per bank skew numbers; this will be supported in a future release. - 8. Maximum clock frequencies are tested under best case conditions. System performance may vary upon the user environment. # LatticeECP3 Maximum I/O Buffer Speed (Continued)<sup>1, 2, 3, 4, 5, 6</sup> # **Over Recommended Operating Conditions** | Buffer | Buffer Description | | Units | |--------|-------------------------------|----|-------| | PCI33 | PCI, V <sub>CCIO</sub> = 3.3V | 66 | MHz | - 1. These maximum speeds are characterized but not tested on every device. - 2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout. - 3. LVCMOS timing is measured with the load specified in the Switching Test Conditions table of this document. - 4. All speeds are measured at fast slew. - 5. Actual system operation may vary depending on user logic implementation. - 6. Maximum data rate equals 2 times the clock rate when utilizing DDR. #### **SERDES External Reference Clock** The external reference clock selection and its interface are a critical part of system applications for this product. Table 3-12 specifies reference clock requirements, over the full range of operating conditions. Table 3-12. External Reference Clock Specification (refclkp/refclkn) | Symbol | Description | Min. | Тур. | Max. | Units | |-------------------------------|---------------------------------------------------|-------|----------|------------------------|-------------------------| | F <sub>REF</sub> | Frequency range | 15 | _ | 320 | MHz | | F <sub>REF-PPM</sub> | Frequency tolerance <sup>4</sup> | -1000 | _ | 1000 | ppm | | V <sub>REF-IN-SE</sub> | Input swing, single-ended clock <sup>1</sup> | 200 | - 4 | V <sub>CCA</sub> | mV, p-p | | V <sub>REF-IN-DIFF</sub> | Input swing, differential clock | 200 | | 2*V <sub>CCA</sub> | mV, p-p<br>differential | | V <sub>REF-IN</sub> | Input levels | 0 | | V <sub>CCA</sub> + 0.3 | V | | V <sub>REF-CM-AC</sub> | Input common mode range (AC coupled) <sup>2</sup> | 0.125 | <i>→</i> | V <sub>CCA</sub> | V | | D <sub>REF</sub> | Duty cycle <sup>3</sup> | 40 | _ | 60 | % | | T <sub>REF-R</sub> | Rise time (20% to 80%) | 200 | 500 | 1000 | ps | | T <sub>REF-F</sub> | Fall time (80% to 20%) | 200 | 500 | 1000 | ps | | Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination | -20% | 100/2K | +20% | Ohms | | C <sub>REF-IN-CAP</sub> | Input capacitance | | | 7 | pF | <sup>1.</sup> The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. Lower swings for the clock may be possible, but will tend to increase jitter. Figure 3-13. SERDES External Reference Clock Waveforms When AC coupled, the input common mode range is determined by: (Min input level) + (Peak-to-peak input swing)/2 ≤ (Input common mode voltage) ≤ (Max input level) - (Peak-to-peak input swing)/2 <sup>3.</sup> Measured at 50% amplitude. <sup>4.</sup> Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in TN1176, <u>LatticeECP3 SERDES/PCS Usage Guide</u>. # **HDMI (High-Definition Multimedia Interface) Electrical and Timing Characteristics** ## **AC and DC Characteristics** Table 3-22. Transmit and Receive<sup>1, 2</sup> | | | Spec. Co | | | |--------------------------------|-----------------------------------------------|------------|------------|-------| | Symbol | Description | Min. Spec. | Max. Spec. | Units | | Transmit | | | • | • | | Intra-pair Skew | | F | 75 | ps | | Inter-pair Skew | | | 800 | ps | | TMDS Differential Clock Jitter | | | 0.25 | UI | | Receive | | | | | | R <sub>T</sub> | Termination Resistance | 40 | 60 | Ohms | | V <sub>ICM</sub> | Input AC Common Mode Voltage (50-ohm Setting) | | 50 | mV | | TMDS Clock Jitter | Clock Jitter Tolerance | | 0.25 | UI | <sup>1.</sup> Output buffers must drive a translation device. Max. speed is 2Gbps. If translation device does not modify rise/fall time, the maximum speed is 1.5Gbps. <sup>2.</sup> Input buffers must be AC coupled in order to support the 3.3V common mode. Generally, HDMI inputs are terminated by an external cable equalizer before data/clock is forwarded to the LatticeECP3 device. # **Logic Signal Connections** Package pinout information can be found under "Data Sheets" on the LatticeECP3 product pages on the Lattice website at <a href="www.latticesemi.com/products/fpga/ecp3">www.latticesemi.com/products/fpga/ecp3</a> and in the Lattice ispLEVER Design Planner software. To create pinout information from within Design Planner, select View -> Package View. Then select Select File -> Export and choose a type of output file. See Design Planner help for more information. # **Thermal Management** Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Designers must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values. ## For Further Information For further information regarding Thermal Management, refer to the following: - Thermal Management document - TN1181, Power Consumption and Management for LatticeECP3 Devices - Power Calculator tool included with the Lattice ispLEVER design tool, or as a standalone download from www.latticesemi.com/software # LatticeECP3 Devices, Lead-Free Packaging The following devices may have associated errata. Specific devices with associated errata will be notated with a footnote. #### Commercial | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-17EA-6FTN256C | 1.2V | -6 | Lead-Free ftBGA | 256 | COM | 17 | | LFE3-17EA-7FTN256C | 1.2V | -7 | Lead-Free ftBGA | 256 | COM | 17 | | LFE3-17EA-8FTN256C | 1.2V | -8 | Lead-Free ftBGA | 256 | COM | 17 | | LFE3-17EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 17 | | LFE3-17EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 17 | | LFE3-17EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 17 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-35EA-6FTN256C | 1.2V | -6 | Lead-Free ftBGA | 256 | COM | 33 | | LFE3-35EA-7FTN256C | 1.2V | -7 | Lead-Free ftBGA | 256 | СОМ | 33 | | LFE3-35EA-8FTN256C | 1.2V | -8 | Lead-Free ftBGA | 256 | COM | 33 | | LFE3-35EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | СОМ | 33 | | LFE3-35EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 33 | | LFE3-35EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | СОМ | 33 | | LFE3-35EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | СОМ | 33 | | LFE3-35EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 33 | | LFE3-35EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 33 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-70EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70EA-6FN1156C | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70EA-7FN1156C | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70EA-8FN1156C | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 67 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-70E-6FN484C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-7FN484C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-8FN484C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-6FN672C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-7FN672C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-8FN672C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-6FN1156C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70E-7FN1156C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 1156 | СОМ | 67 | | LFE3-70E-8FN1156C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 67 | <sup>1.</sup> This device has associated errata. View <a href="https://www.latticesemi.com/documents/ds1021.zip">www.latticesemi.com/documents/ds1021.zip</a> for a description of the errata. | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-95EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | СОМ | 92 | | LFE3-95EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95EA-6FN1156C | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95EA-7FN1156C | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95EA-8FN1156C | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 92 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-95E-6FN484C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-7FN484C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-8FN484C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-6FN672C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-7FN672C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-8FN672C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-6FN1156C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95E-7FN1156C1 | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95E-8FN1156C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 92 | $<sup>1.</sup> This device \ has \ associated \ errata. \ View \ \underline{www.latticesemi.com/documents/ds1021.zip} \ for \ a \ description \ of \ the \ errata.$ | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |---------------------|---------|-------|-----------------|------|-------|----------| | LFE3-150EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-6FN1156C | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-7FN1156C | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-8FN1156C | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 149 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-150EA-6FN672CTW* | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-7FN672CTW* | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-8FN672CTW* | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-6FN1156CTW* | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-7FN1156CTW* | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-8FN1156CTW* | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 149 | \*Note: Specifications for the LFE3-150EA-*sp*FN*pkg*CTW and LFE3-150EA-*sp*FN*pkg*ITW devices, (where *sp* is the speed and *pkg* is the package), are the same as the LFE3-150EA-*sp*FN*pkg*C and LFE3-150EA-*sp*FN*pkg*I devices respectively, except as specified below. - The CTC (Clock Tolerance Circuit) inside the SERDES hard PCS in the TW device is not functional but it can be bypassed and implemented in soft IP. - The SERDES XRES pin on the TW device passes CDM testing at 250V. | Date | Version | Section | Change Summary | |--------------------------|--------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------| | November 2009<br>(cont.) | 01.5<br>(cont.) | Architecture (cont.) | Updated Table 2-13, SERDES Standard Support to include SONET/SDH and updated footnote 2. | | | | DC and Switching<br>Characterisitcs | Added footnote to ESD Performance table. | | | | | Updated SERDES Power Supply Requirements table and footnotes. | | | | | Updated Maximum I/O Buffer Speed table. | | | | | Updated Pin-to-Pin Peformance table. | | | | | Updated sysCLOCK PLL Timing table. | | | | | Updated DLL timing table. | | | | | Updated High-Speed Data Transmitter tables. | | | | | Updated High-Speed Data Receiver table. | | | | | Updated footnote for Receiver Total Jitter Tolerance Specification table. | | | | | Updated Periodic Receiver Jitter Tolerance Specification table. | | | | | Updated SERDES External Reference Clock Specification table. | | | | | Updated PCI Express Electrical and Timing AC and DC Characteristics. | | | | | Deleted Reference Clock table for PCI Express Electrical and Timing AC and DC Characteristics. | | | | | Updated SMPTE AC/DC Characteristics Transmit table. | | | | | Updated Mini LVDS table. | | | | | Updated RSDS table. | | | | <b>*.</b> C | Added Supply Current (Standby) table for EA devices. | | | | | Updated Internal Switching Characteristics table. | | | | | Updated Register-to-Register Performance table. | | | | | Added HDMI Electrical and Timing Characteristics data. | | | | . 0 | Updated Family Timing Adders table. | | | | | Updated sysCONFIG Port Timing Specifications table. | | | | | Updated Recommended Operating Conditions table. | | | . </td <td></td> <td>Updated Hot Socket Specifications table.</td> | | Updated Hot Socket Specifications table. | | | | | Updated Single-Ended DC table. | | | | | Updated TRLVDS table and figure. | | | | | Updated Serial Data Input Specifications table. | | | | | Updated HDMI Transmit and Receive table. | | | | Ordering Information | Added LFE3-150EA "TW" devices and footnotes to the Commercial and Industrial tables. | | March 2010 | 01.6 | Architecture | Added Read-Before-Write information. | | | | DC and Switching | Added footnote #6 to Maximum I/O Buffer Speed table. | | | | Characteristics | Corrected minimum operating conditions for input and output differential voltages in the Point-to-Point LVDS table. | | | | Pinout Information | Added pin information for the LatticeECP3-70EA and LatticeECP3-95EA devices. | | | U | Ordering Information | Added ordering part numbers for the LatticeECP3-70EA and LatticeECP3-95EA devices. | | | | | Removed dual mark information. |