Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 11500 | | Number of Logic Elements/Cells | 92000 | | Total RAM Bits | 4526080 | | Number of I/O | 380 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 672-BBGA | | Supplier Device Package | 672-FPBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-95e-8fn672i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **PLL/DLL Cascading** LatticeECP3 devices have been designed to allow certain combinations of PLL and DLL cascading. The allowable combinations are: - PLL to PLL supported - · PLL to DLL supported The DLLs in the LatticeECP3 are used to shift the clock in relation to the data for source synchronous inputs. PLLs are used for frequency synthesis and clock generation for source synchronous interfaces. Cascading PLL and DLL blocks allows applications to utilize the unique benefits of both DLLs and PLLs. For further information about the DLL, please see the list of technical documentation at the end of this data sheet. #### PLL/DLL PIO Input Pin Connections All LatticeECP3 devices contains two DLLs and up to ten PLLs, arranged in quadrants. If a PLL and a DLL are next to each other, they share input pins as shown in the Figure 2-7. Figure 2-7. Sharing of PIO Pins by PLLs and DLLs in LatticeECP3 Devices Note: Not every PLL has an associated DLL. #### **Clock Dividers** LatticeECP3 devices have two clock dividers, one on the left side and one on the right side of the device. These are intended to generate a slower-speed system clock from a high-speed edge clock. The block operates in a ÷2, ÷4 or ÷8 mode and maintains a known phase relationship between the divided down clock and the high-speed clock based on the release of its reset signal. The clock dividers can be fed from selected PLL/DLL outputs, the Slave Delay lines, routing or from an external clock input. The clock divider outputs serve as primary clock sources and feed into the clock distribution network. The Reset (RST) control signal resets input and asynchronously forces all outputs to low. The RELEASE signal releases outputs synchronously to the input clock. For further information on clock dividers, please see TN1178, LatticeECP3 sysCLOCK PLL/DLL Design and Usage Guide. Figure 2-8 shows the clock divider connections. The edge clocks on the top, left, and right sides of the device can drive the secondary clocks or general routing resources of the device. The left and right side edge clocks also can drive the primary clock network through the clock dividers (CLKDIV). #### sysMEM Memory LatticeECP3 devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18-Kbit RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs). #### sysMEM Memory Block The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as shown in Table 2-7. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, please see TN1179, <u>LatticeECP3 Memory Usage Guide</u>. Table 2-7. sysMEM Block Configurations | Memory Mode | Configurations | |------------------|-----------------------------------------------------------------------------| | Single Port | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36 | | True Dual Port | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18 | | Pseudo Dual Port | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36 | #### **Bus Size Matching** All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. #### **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM #### **Memory Cascading** Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. For further information, please refer to TN1182, LatticeECP3 sysDSP Usage Guide. #### **MULT DSP Element** This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, AA and AB, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-26 shows the MULT sysDSP element. Figure 2-26. MULT sysDSP Element #### **MAC DSP Element** In this case, the two operands, AA and AB, are multiplied and the result is added with the previous accumulated value. This accumulated value is available at the output. The user can enable the input and pipeline registers, but the output register is always enabled. The output register is used to store the accumulated value. The ALU is configured as the accumulator in the sysDSP slice in the LatticeECP3 family can be initialized dynamically. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-27 shows the MAC sysDSP element. Figure 2-27. MAC DSP Element #### **MMAC DSP Element** The LatticeECP3 supports a MAC with two multipliers. This is called Multiply Multiply Accumulate or MMAC. In this case, the two operands, AA and AB, are multiplied and the result is added with the previous accumulated value and with the result of the multiplier operation of operands BA and BB. This accumulated value is available at the output. The user can enable the input and pipeline registers, but the output register is always enabled. The output register is used to store the accumulated value. The ALU is configured as the accumulator in the sysDSP slice. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-28 shows the MMAC sysDSP element. Figure 2-28. MMAC sysDSP Element Figure 2-31. MULTADDSUBSUM Slice 1 ## **Advanced sysDSP Slice Features** #### Cascading The LatticeECP3 sysDSP slice has been enhanced to allow cascading. Adder trees are implemented fully in sys-DSP slices, improving the performance. Cascading of slices uses the signals CIN, COUT and C Mux of the slice. #### **Addition** The LatticeECP3 sysDSP slice allows for the bypassing of multipliers and cascading of adder logic. High performance adder functions are implemented without the use of LUTs. The maximum width adders that can be implemented are 54-bit. #### Rounding The rounding operation is implemented in the ALU and is done by adding a constant followed by a truncation operation. The rounding methods supported are: - Rounding to zero (RTZ) - · Rounding to infinity (RTI) - · Dynamic rounding - Random rounding - Convergent rounding The ispLEVER design tools from Lattice support all modes of the PCS. Most modes are dedicated to applications associated with a specific industry standard data protocol. Other more general purpose modes allow users to define their own operation. With ispLEVER, the user can define the mode for each guad in a design. Popular standards such as 10Gb Ethernet, x4 PCI Express and 4x Serial RapidIO can be implemented using IP (available through Lattice), a single quad (Four SERDES channels and PCS) and some additional logic from the core. The LatticeECP3 family also supports a wide range of primary and secondary protocols. Within the same quad, the LatticeECP3 family can support mixed protocols with semi-independent clocking as long as the required clock frequencies are integer x1, x2, or x11 multiples of each other. Table 2-15 lists the allowable combination of primary and secondary protocol combinations. #### Flexible Quad SERDES Architecture The LatticeECP3 family SERDES architecture is a quad-based architecture. For most SERDES settings and standards, the whole quad (consisting of four SERDES) is treated as a unit. This helps in silicon area savings, better utilization and overall lower cost. However, for some specific standards, the LatticeECP3 quad architecture provides flexibility; more than one standard can be supported within the same quad. Table 2-15 shows the standards can be mixed and matched within the same quad. In general, the SERDES standards whose nominal data rates are either the same or a defined subset of each other, can be supported within the same quad. In Table 2-15, the Primary Protocol column refers to the standard that determines the reference clock and PLL settings. The Secondary Protocol column shows the other standard that can be supported within the same quad. Furthermore, Table 2-15 also implies that more than two standards in the same quad can be supported, as long as they conform to the data rate and reference clock requirements. For example, a quad may contain PCI Express 1.1, SGMII, Serial RapidIO Type I and Serial RapidIO Type II, all in the same quad. Table 2-15. LatticeECP3 Primary and Secondary Protocol Support | Primary Protocol | Secondary Protocol | |------------------------|------------------------| | PCI Express 1.1 | SGMII | | PCI Express 1.1 | Gigabit Ethernet | | PCI Express 1.1 | Serial RapidIO Type I | | PCI Express 1.1 | Serial RapidIO Type II | | Serial RapidIO Type I | SGMII | | Serial RapidIO Type I | Gigabit Ethernet | | Serial RapidIO Type II | SGMII | | Serial RapidIO Type II | Gigabit Ethernet | | Serial RapidIO Type II | Serial RapidIO Type I | | CPRI-3 | CPRI-2 and CPRI-1 | | 3G-SDI | HD-SDI and SD-SDI | For further information on SERDES, please see TN1176, LatticeECP3 SERDES/PCS Usage Guide. ## **IEEE 1149.1-Compliant Boundary Scan Testability** All LatticeECP3 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test # LatticeECP3 Family Data Sheet DC and Switching Characteristics March 2010 Preliminary Data Sheet DS1021 #### **Absolute Maximum Ratings**<sup>1, 2, 3</sup> - 1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - 2. Compliance with the Lattice Thermal Management document is required. - 3. All voltages referenced to GND. - 4. Overshoot and undershoot of -2V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20ns. ## Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |-----------------------------------------|---------------------------------------------------------------------------------|-------|--------|-------| | V <sub>CC</sub> <sup>2</sup> | Core Supply Voltage | 1.14 | 1.26 | V | | V <sub>CCAUX</sub> <sup>2, 4</sup> | Auxiliary Supply Voltage, Terminating Resistor Switching Power Supply (SERDES) | 3.135 | 3.465 | V | | V <sub>CCPLL</sub> | PLL Supply Voltage | 3.135 | 3.465 | V | | V <sub>CCIO</sub> <sup>2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.465 | V | | V <sub>CCJ</sub> <sup>2</sup> | Supply Voltage for IEEE 1149.1 Test Access Port | 1.14 | 3.465 | V | | V <sub>REF1</sub> and V <sub>REF2</sub> | Input Reference Voltage | 0.5 | 1.7 | V | | V <sub>TT</sub> <sup>5</sup> | Termination Voltage | 0.5 | 1.3125 | V | | t <sub>JCOM</sub> | Junction Temperature, Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature, Industrial Operation | -40 | 100 | °C | | SERDES External Po | ower Supply <sup>6</sup> | | | | | V | Input Buffer Power Supply (1.2V) | 1.14 | 1.26 | V | | V <sub>CCIB</sub> | Input Buffer Power Supply (1.5V) | 1.425 | 1.575 | V | | 1/ | Output Buffer Power Supply (1.2V) | 1.14 | 1.26 | V | | V <sub>CCOB</sub> | Output Buffer Power Supply (1.5V) | 1.425 | 1.575 | V | | V <sub>CCA</sub> | Transmit, Receive, PLL and Reference Clock Buffer Power Supply | 1.14 | 1.26 | V | | | all avantics avantive and V and V and be held in their valid an aution where Th | | | | For correct operation, all supplies except V<sub>REF</sub> and V<sub>TT</sub> must be held in their valid operation range. This is true independent of feature usage. If V<sub>CCIO</sub> or V<sub>CCJ</sub> is set to 1.2V, they must be connected to the same power supply as V<sub>CC</sub>. If V<sub>CCIO</sub> or V<sub>CCJ</sub> is set to 3.3V, they must be connected to the same power supply as V<sub>CCAUX</sub>. <sup>3.</sup> See recommended voltages by I/O standard in subsequent table. <sup>4.</sup> V<sub>CCAUX</sub> ramp rate must not exceed 30mV/μs during power-up when transitioning between 0V and 3.3V. <sup>5.</sup> If not used, V<sub>TT</sub> should be left floating. <sup>6.</sup> See TN1176, LatticeECP3 SERDES/PCS Usage Guide for information on board considerations for SERDES power supplies. #### **DC Electrical Characteristics** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Low Leakage | $0 \le V_{IN} \le (V_{CCIO} - 0.2V)$ | _ | | 10 | μΑ | | I <sub>IH</sub> <sup>1, 3</sup> | Input or I/O High Leakage | $(V_{CCIO} - 0.2V) < V_{IN} \le 3.6V$ | _ | | 150 | μΑ | | $I_{PU}$ | I/O Active Pull-up Current | $0 \le V_{IN} \le 0.7 V_{CCIO}$ | -30 | 1 | -210 | μΑ | | $I_{PD}$ | I/O Active Pull-down Current | $V_{IL} (MAX) \le V_{IN} \le V_{CCIO}$ | 30 | _ | 210 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | $V_{IN} = V_{IL} (MAX)$ | 30 | - | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | $V_{IN} = 0.7 V_{CCIO}$ | -30 | | | μΑ | | I <sub>BHLO</sub> | Bus Hold Low Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | <b>—</b> | - | 210 | μΑ | | I <sub>BHHO</sub> | Bus Hold High Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | | 1 | -210 | μΑ | | $V_{BHT}$ | Bus Hold Trip Points | $0 \le V_{IN} \le V_{IH} (MAX)$ | V <sub>IL</sub> (MAX) | b | V <sub>IH</sub> (MIN) | V | | C1 | I/O Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, V_{CC} = 1.2V, V_{IO} = 0 to V_{IH} (MAX)$ | | 8 | | pf | | C2 | Dedicated Input Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, V_{CC} = 1.2V, V_{IO} = 0 to V_{IH} (MAX)$ | | 6 | | pf | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled. <sup>2.</sup> $T_A 25^{\circ}C$ , f = 1.0MHz. Applicable to general purpose I/Os in top and bottom banks. When used as V<sub>REF</sub> maximum leakage= 25μA. ## LatticeECP3 Supply Current (Standby)<sup>1, 2, 3, 4, 5, 6</sup> | Symbol | Parameter | Device | Typical | Units | |--------------------|----------------------------------------------------------------|-------------|---------|-------| | | | ECP-17EA | 89.30 | mA | | | | ECP3-35EA | 89.30 | mA | | | | ECP3-70E | 226.30 | mA | | I <sub>CC</sub> | Core Power Supply Current | ECP3-70EA | 230.60 | mA | | | | ECP3-95E | 226.30 | mA | | | | ECP3-95EA | 230.60 | mA | | | | ECP3-150EA | 370.80 | mA | | | | ECP-17EA | 28.20 | mA | | | | ECP3-35EA | 28.20 | mA | | | | ECP3-70E | 30.60 | mA | | I <sub>CCAUX</sub> | Auxiliary Power Supply Current | ECP3-70EA | 30.60 | mA | | | | ECP3-95E | 30.60 | mA | | | | ECP3-95EA | 30.60 | mA | | | | ECP3-150EA | 45.70 | mA | | | | ECP-17EA | 0.05 | mA | | | | ECP3-35EA | 0.03 | mA | | | PLL Power Supply Current (Per PLL) | ECP3-70E | 0.02 | mA | | I <sub>CCPLL</sub> | | ECP3-70EA | 0.02 | mA | | | | ECP3-95E | 0.02 | mA | | | | ECP3-95EA | 0.02 | mA | | | | ECP3-150EA | 0.02 | mA | | | | ECP-17EA | 1.38 | mA | | | | ECP3-35EA | 1.38 | mA | | | | ECP3-70E | 1.43 | mA | | I <sub>CCIO</sub> | Bank Power Supply Current (Per Bank) | ECP3-70EA | 1.43 | mA | | | | ECP3-95E | 1.43 | mA | | | S' - V - N | ECP3-95EA | 1.43 | mA | | | | ECP3-150EA | 1.46 | mA | | I <sub>CCJ</sub> | JTAG Power Supply Current | All Devices | 2.50 | mA | | | | ECP-17EA | 5.90 | mA | | | | ECP3-35EA | 5.90 | mA | | | | ECP3-70E | 17.80 | mA | | I <sub>CCA</sub> | Transmit, Receive, PLL and Reference Clock Buffer Power Supply | ECP3-70EA | 17.80 | mA | | | | ECP3-95E | 17.80 | mA | | | | ECP3-95EA | 17.80 | mA | | | | ECP3-150EA | 23.80 | mA | <sup>1.</sup> For further information on supply current, please see the list of technical documentation at the end of this data sheet. <sup>2.</sup> Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the $V_{CCIO}$ or GND. <sup>3.</sup> Frequency 0 MHz. <sup>4.</sup> Pattern represents a "blank" configuration data file. <sup>5.</sup> T<sub>J</sub> = 85°C, power supplies at nominal voltage. 6. To determine the LatticeECP3 peak start-up current data, use the Power Calculator tool in ispLEVER. #### LVPECL33 The LatticeECP3 devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-3 is one possible solution for point-to-point signals. Figure 3-3. Differential LVPECL33 Table 3-3. LVPECL33 DC Conditions1 | Parameter | Description | Typical | Units | |-------------------|----------------------------------|---------|-------| | V <sub>CCIO</sub> | Output Driver Supply (+/-5%) | 3.30 | V | | Z <sub>OUT</sub> | Driver Impedance | 10 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/-1%) | 93 | Ω | | R <sub>P</sub> | Driver Parallel Resistor (+/-1%) | 196 | Ω | | R <sub>T</sub> | Receiver Termination (+/-1%) | 100 | Ω | | V <sub>OH</sub> | Output High Voltage | 2.05 | V | | V <sub>OL</sub> | Output Low Voltage | 1.25 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.80 | V | | $V_{CM}$ | Output Common Mode Voltage | 1.65 | V | | Z <sub>BACK</sub> | Back Impedance | 100.5 | Ω | | I <sub>DC</sub> | DC Output Current | 12.11 | mA | <sup>1.</sup> For input buffer, see LVDS table. Figure 3-7. DDR/DDR2/DDR3 SDRAM Figure 3-8. Generic DDR/DDR2 Parameters (With Clock Center on Data Window) ## **DLL Timing** | Parameter | Description | Condition | Min. | Тур. | Max. | Units | |---------------------------------|----------------------------------------------------------------------------------------------------------|------------------------|------|----------------|--------|--------| | f <sub>REF</sub> | Input reference clock frequency (on-chip or off-chip) | | 133 | _ | 500 | MHz | | f <sub>FB</sub> | Feedback clock frequency (on-chip or off-chip) | | 133 | _ | 500 | MHz | | f <sub>CLKOP</sub> <sup>1</sup> | Output clock frequency, CLKOP | | 133 | _ | 500 | MHz | | f <sub>CLKOS</sub> <sup>2</sup> | Output clock frequency, CLKOS | | 33.3 | _ | 500 | MHz | | t <sub>PJIT</sub> | Output clock period jitter (clean input) | | | _ | 200 | ps p-p | | _ | Output clock duty cycle (at 50% levels, 50% duty | Edge Clock | 40 | | 60 | % | | t <sub>DUTY</sub> | cycle input clock, 50% duty cycle circuit turned off, time reference delay mode) | Primary Clock | 30 | | 70 | % | | | Output clock duty cycle (at 50% levels, arbitrary | Primary Clock < 250MHz | 45 | | 55 | % | | t <sub>DUTYTRD</sub> | duty cycle input clock, 50% duty cycle circuit | Primary Clock ≥ 250MHz | 30 | | 70 | % | | | enabled, time reference delay mode) | Edge Clock | 45 | | 55 | % | | | Output clock duty cycle (at 50% levels, arbitrary | Primary Clock < 250MHz | 40 | | 60 | % | | t <sub>DUTYCIR</sub> | duty cycle input clock, 50% duty cycle circuit enabled, clock injection removal mode) with DLL cascading | Primary Clock ≥ 250MHz | 30 | | 70 | % | | | | Edge Clock | 45 | | 55 | % | | t <sub>SKEW</sub> <sup>3</sup> | Output clock to clock skew between two outputs with the same phase setting | | | \ <del>-</del> | 100 | ps | | t <sub>PHASE</sub> | Phase error measured at device pads between off-chip reference clock and feedback clocks | 18/ 0 | | _ | +/-400 | ps | | t <sub>PWH</sub> | Input clock minimum pulse width high (at 80% level) | | 550 | _ | _ | ps | | t <sub>PWL</sub> | Input clock minimum pulse width low (at 20% level) | 7,0 | 550 | _ | _ | ps | | t <sub>INSTB</sub> | Input clock period jitter | | | _ | 500 | р-р | | t <sub>LOCK</sub> | DLL lock time | | 8 | _ | 8200 | cycles | | t <sub>RSWD</sub> | Digital reset minimum pulse width (at 80% level) | | 3 | | | ns | | t <sub>DEL</sub> | Delay step size | | 27 | 45 | 70 | ps | | t <sub>RANGE1</sub> | Max. delay setting for single delay block (64 taps) | | 1.9 | 3.1 | 4.4 | ns | | t <sub>RANGE4</sub> | Max. delay setting for four chained delay blocks | | 7.6 | 12.4 | 17.6 | ns | CLKOP runs at the same frequency as the input clock. CLKOS minimum frequency is obtained with divide by 4. <sup>3.</sup> This is intended to be a "path-matching" design guideline and is not a measurable specification. ## **XAUI/Serial Rapid I/O Type 3 Electrical and Timing Characteristics AC and DC Characteristics** Table 3-13. Transmit #### **Over Recommended Operating Conditions** | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------------|----------------------------------|-----------------|------|------|------|-------| | T <sub>RF</sub> | Differential rise/fall time | 20%-80% | _ | 80 | _ | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | | 80 | 100 | 120 | Ohms | | J <sub>TX_DDJ</sub> <sup>2, 3, 4</sup> | Output data deterministic jitter | | | | 0.17 | UI | | J <sub>TX_TJ</sub> <sup>1, 2, 3, 4</sup> | Total output data jitter | | | _ | 0.35 | UI | - 1. Total jitter includes both deterministic jitter and random jitter. - 2. Jitter values are measured with each CML output AC coupled into a 50-ohm impedance (100-ohm differential impedance). - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Values are measured at 2.5 Gbps. Table 3-14. Receive and Jitter Tolerance | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-----------------------------------------------|------------------------------|------|------|------|-------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz<br>to 3.125 GHz | 10 | V-L | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz<br>to 3.125 GHz | 6 | | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | | 80 | 100 | 120 | Ohms | | J <sub>RX_DJ</sub> <sup>1, 2, 3</sup> | Deterministic jitter tolerance (peak-to-peak) | | 1 | _ | 0.37 | UI | | J <sub>RX_RJ</sub> <sup>1, 2, 3</sup> | Random jitter tolerance (peak-to-peak) | | )- | _ | 0.18 | UI | | J <sub>RX_SJ</sub> <sup>1, 2, 3</sup> | Sinusoidal jitter tolerance (peak-to-peak) | | | _ | 0.10 | UI | | J <sub>RX_TJ</sub> <sup>1, 2, 3</sup> | Total jitter tolerance (peak-to-peak) | | | _ | 0.65 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | | 0.35 | _ | _ | UI | - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-14. - 2. Jitter values are measured with each high-speed input AC coupled into a 50-ohm impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance parameters are characterized when Full Rx Equalization is enabled. - 5. Values are measured at 2.5 Gbps. ## **LatticeECP3 sysCONFIG Port Timing Specifications** | Parameter | Description | | Min. | Max. | Units | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------|--------| | POR, Confi | guration Initialization, and Wakeup | | | | | | | Time from the Application of $V_{CC}$ , $V_{CCAUX}$ or $V_{CCIO8}^*$ (Whichever is the Last to Cross the POR Trip Point) to the Rising Edge of | Master mode | _ | 23 | ms | | t <sub>ICFG</sub> | is the Last to Cross the POR Trip Point) to the Rising Edge of INITN | Slave mode | | 6 | ms | | t <sub>VMC</sub> | Time from t <sub>ICFG</sub> to the Valid Master MCLK | | _ | 5 | μs | | t <sub>PRGM</sub> | PROGRAMN Low Time to Start Configuration | | 25 | _ | ns | | t <sub>PRGMRJ</sub> | PROGRAMN Pin Pulse Rejection | | _ | 10 | ns | | t <sub>DPPINIT</sub> | Delay Time from PROGRAMN Low to INITN Low | | _ | 37 | ns | | t <sub>DPPDONE</sub> | Delay Time from PROGRAMN Low to DONE Low | | _ | 37 | ns | | t <sub>DINIT</sub> | PROGRAMN High to INITN High Delay | 5 | | 1 | ms | | t <sub>MWC</sub> | Additional Wake Master Clock Signals After DONE Pin is High | | 100 | 500 | cycles | | t <sub>CZ</sub> | MCLK From Active To Low To High-Z | | | 300 | ns | | All Configu | ration Modes | | | | | | t <sub>SUCDI</sub> | Data Setup Time to CCLK/MCLK | | 5 | <u> </u> | ns | | t <sub>HCDI</sub> | Data Hold Time to CCLK/MCLK | | 1 | - | ns | | t <sub>CODO</sub> | CCLK/MCLK to DOUT in Flowthrough Mode | | - | 12 | ns | | Slave Seria | | | | | ı | | t <sub>SSCH</sub> | CCLK Minimum High Pulse | | 5 | _ | ns | | t <sub>SSCL</sub> | CCLK Minimum Low Pulse | | 5 | _ | ns | | JOOL | Without er | | | 33 | MHz | | f <sub>CCLK</sub> | CCLK Frequency | With encryption | | 20 | MHz | | Master and | Slave Parallel | 71 | | | | | t <sub>SUCS</sub> | CSN[1:0] Setup Time to CCLK/MCLK | | 7 | _ | ns | | t <sub>HCS</sub> | CSN[1:0] Hold Time to CCLK/MCLK | | 1 | _ | ns | | t <sub>SUWD</sub> | WRITEN Setup Time to CCLK/MCLK | | 7 | _ | ns | | t <sub>HWD</sub> | WRITEN Hold Time to CCLK/MCLK | | 1 | _ | ns | | t <sub>DCB</sub> | CCLK/MCLK to BUSY Delay Time | | _ | 12 | ns | | t <sub>CORD</sub> | CCLK to Out for Read Data | | _ | 12 | ns | | t <sub>BSCH</sub> | CCLK Minimum High Pulse | | 6 | <u> </u> | ns | | t <sub>BSCL</sub> | CCLK Minimum Low Pulse | | 6 | _ | ns | | t <sub>BSCYC</sub> | Byte Slave Cycle Time | | 30 | <u> </u> | ns | | | | Without encryption | _ | 33 | MHz | | f <sub>CCLK</sub> | CCLK/MCLK Frequency | With encryption | _ | 20 | MHz | | Master and | Slave SPI | | | 1 | ı | | t <sub>CFGX</sub> | INITN High to MCLK Low | | _ | 80 | ns | | t <sub>CSSPI</sub> | INITN High to CSSPIN Low | | 0.2 | 2 | μs | | t <sub>SOCDO</sub> | MCLK Low to Output Valid | | _ | 15 | ns | | t <sub>CSPID</sub> | CSSPIN[0:1] Low to First MCLK Edge Setup Time | | 0.3 | | μs | | | 20145 | Without encryption | _ | 33 | MHz | | f <sub>CCLK</sub> | CCLK Frequency | With encryption | _ | 20 | MHz | | t <sub>SSCH</sub> | CCLK Minimum High Pulse | | 5 | <u> </u> | ns | | t <sub>SSCL</sub> | CCLK Minimum Low Pulse | | 5 | <u> </u> | ns | | t <sub>HLCH</sub> | HOLDN Low Setup Time (Relative to CCLK) | | 5 | _ | ns | ## sysI/O Differential Electrical Characteristics #### **Transition Reduced LVDS (TRLVDS DC Specification)** #### **Over Recommended Operating Conditions** | Symbol | Description | Min. | Nom. | Max. | Units | |------------------|-----------------------------------|------|------|-------|-------| | V <sub>CCO</sub> | Driver supply voltage (+/- 5%) | 3.14 | 3.3 | 3.47 | V | | $V_{ID}$ | Input differential voltage | 150 | | 1200 | mV | | $V_{ICM}$ | Input common mode voltage | 3 | | 3.265 | V | | V <sub>CCO</sub> | Termination supply voltage | 3.14 | 3.3 | 3.47 | V | | R <sub>T</sub> | Termination resistance (off-chip) | 45 | 50 | 55 | Ohms | Note: LatticeECP3 only supports the TRLVDS receiver. #### Mini LVDS #### **Over Recommended Operating Conditions** | Parameter Symbol | Description | Min. | Тур. | Max. | Units | |--------------------|-------------------------------------------------------------------|---------------------------|------|---------------------------|-------| | Z <sub>O</sub> | Single-ended PCB trace impedance | 30 | 50 | 75 | ohms | | R <sub>T</sub> | Differential termination resistance | 50 | 100 | 150 | ohms | | V <sub>OD</sub> | Output voltage, differential, V <sub>OP</sub> - V <sub>OM</sub> | 300 | _ | 600 | mV | | V <sub>OS</sub> | Output voltage, common mode, $ V_{OP} + V_{OM} /2$ | 1 | 1.2 | 1.4 | V | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> , between H and L | _ | _ | 50 | mV | | $\Delta V_{ID}$ | Change in V <sub>OS</sub> , between H and L | _ | _ | 50 | mV | | $V_{THD}$ | Input voltage, differential, V <sub>INP</sub> - V <sub>INM</sub> | 200 | _ | 600 | mV | | $V_{CM}$ | Input voltage, common mode, $ V_{INP} + V_{INM} /2$ | 0.3+(V <sub>THD</sub> /2) | _ | 2.1-(V <sub>THD</sub> /2) | | | $T_R, T_F$ | Output rise and fall times, 20% to 80% | | 1 | 550 | ps | | T <sub>ODUTY</sub> | Output clock duty cycle | 40 | | 60 | % | Note: Data is for 6mA differential current drive. Other differential driver current options are available. ## PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin | PICs Associated with DQS Strobe | PIO Within PIC | DDR Strobe (DQS) and<br>Data (DQ) Pins | | | | | | | |----------------------------------------|----------------|----------------------------------------|--|--|--|--|--|--| | For Left and Right Edges of the Device | | | | | | | | | | P[Edge] [n-3] | A | DQ | | | | | | | | | В | DQ | | | | | | | | P[Edge] [n-2] | A | DQ | | | | | | | | | В | DQ | | | | | | | | P[Edge] [n-1] | A | DQ | | | | | | | | F[Euge][II-1] | В | DQ | | | | | | | | P[Edge] [n] | A | [Edge]DQSn | | | | | | | | i [Luge] [ii] | В | DQ | | | | | | | | P[Edge] [n+1] | A | DQ | | | | | | | | F[Euge][II+1] | В | DQ | | | | | | | | P[Edge] [n+2] | A | DQ | | | | | | | | F [Euge] [11+2] | В | DQ | | | | | | | | For Top Edge of the Devi | ce | <b>Y</b> | | | | | | | | P[Edge] [n-3] | A | DQ | | | | | | | | F[Euge] [II-3] | В | DQ | | | | | | | | P[Edge] [n-2] | A | DQ | | | | | | | | F[Euge][II-2] | В | DQ | | | | | | | | P[Edge] [n-1] | A | DQ | | | | | | | | F[Euge][II-1] | В | DQ | | | | | | | | P[Edge] [n] | A | [Edge]DQSn | | | | | | | | F[Euge][II] | В | DQ | | | | | | | | P[Edge] [n+1] | A | DQ | | | | | | | | [ [Luge] [ii+i] | В | DQ | | | | | | | | P[Edge] [n+2] | A | DQ | | | | | | | | I [Luge] [IITZ] | В | DQ | | | | | | | Note: "n" is a row PIC number. ## **Pin Information Summary (Cont.)** | Pin Information Summary | | | ECP3-70E | | ECP3-70EA | | | | |--------------------------------------|----------------------|-----------|-----------|---------------|-----------|-----------|---------------|--| | Pin Type | | 484 fpBGA | 672 fpBGA | 1156<br>fpBGA | 484 fpBGA | 672 fpBGA | 1156<br>fpBGA | | | | Bank 0 | 21 | 30 | 43 | 21 | 30 | 43 | | | | Bank 1 | 18 | 24 | 39 | 18 | 24 | 39 | | | Facilities of Differential | Bank 2 | 10 | 15 | 16 | 8 | 12 | 13 | | | Emulated Differential I/O per Bank | Bank 3 | 23 | 27 | 39 | 20 | 23 | 33 | | | n o por Barne | Bank 6 | 26 | 30 | 39 | 22 | 25 | 33 | | | | Bank 7 | 14 | 20 | 22 | 11 | 16 | 18 | | | | Bank 8 | 12 | 12 | 12 | 12 | 12 | 12 | | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bank 2 | 4 | 6 | 6 | 6 | 9 | 9 | | | High-Speed Differential I/O per Bank | Bank 3 | 6 | 8 | 10 | 9 | 12 | 16 | | | no por Barik | Bank 6 | 7 | 9 | 10 | -11 | 14 | 16 | | | | Bank 7 | 6 | 8 | 9 | 9 | 12 | 13 | | | | Bank 8 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bank 0 | 42/21 | 60/30 | 86/43 | 42/21 | 60/30 | 86/43 | | | | Bank 1 | 36/18 | 48/24 | 78/39 | 36/18 | 48/24 | 78/39 | | | Total Single-Ended/ | Bank 2 | 28/14 | 42/21 | 44/22 | 28/14 | 42/21 | 44/22 | | | Total Differential I/O | Bank 3 | 58/29 | 71/35 | 98/49 | 58/29 | 71/35 | 98/49 | | | per Bank | Bank 6 | 67/33 | 79/38 | 98/49 | 67/33 | 78/39 | 98/49 | | | | Bank 7 | 40/20 | 56/28 | 62/31 | 40/20 | 56/28 | 62/31 | | | | Bank 8 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | | | | Bank 0 | 3 | 5 | 7 | 3 | 5 | 7 | | | | Bank 1 | 3 | 4 | 7 | 3 | 4 | 7 | | | | Bank 2 | 2 | 3 | 3 | 2 | 3 | 3 | | | DDR Groups Bonded per Bank | Bank 3 | 3 | 4 | 5 | 3 | 4 | 5 | | | per bank | Bank 6 | 4 | 4 | 5 | 4 | 4 | 5 | | | | Bank 7 | 3 | 4 | 4 | 3 | 4 | 4 | | | | Configuration Bank 8 | 0 | 0 | 0 | 0 | 0 | 0 | | | SERDES Quads | | 1 | 2 | 3 | 1 | 2 | 3 | | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-70E-6FN484C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-7FN484C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-8FN484C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-6FN672C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-7FN672C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-8FN672C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-6FN1156C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70E-7FN1156C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70E-8FN1156C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 67 | <sup>1.</sup> This device has associated errata. View <a href="https://www.latticesemi.com/documents/ds1021.zip">www.latticesemi.com/documents/ds1021.zip</a> for a description of the errata. | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-95EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | СОМ | 92 | | LFE3-95EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95EA-6FN1156C | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95EA-7FN1156C | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95EA-8FN1156C | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 92 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-95E-6FN484C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-7FN484C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-8FN484C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-6FN672C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-7FN672C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-8FN672C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-6FN1156C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95E-7FN1156C1 | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95E-8FN1156C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 92 | $<sup>1.</sup> This device \ has \ associated \ errata. \ View \ \underline{www.latticesemi.com/documents/ds1021.zip} \ for \ a \ description \ of \ the \ errata.$ | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |---------------------|---------|-------|-----------------|------|-------|----------| | LFE3-150EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-6FN1156C | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-7FN1156C | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-8FN1156C | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 149 | #### Industrial The following devices may have associated errata. Specific devices with associated errata will be notated with a footnote. | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-17EA-6FTN256I | 1.2V | -6 | Lead-Free ftBGA | 256 | IND | 17 | | LFE3-17EA-7FTN256I | 1.2V | -7 | Lead-Free ftBGA | 256 | IND | 17 | | LFE3-17EA-8FTN256I | 1.2V | -8 | Lead-Free ftBGA | 256 | IND | 17 | | LFE3-17EA-6FN484I | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 17 | | LFE3-17EA-7FN484I | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 17 | | LFE3-17EA-8FN484I | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 17 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-35EA-6FTN256I | 1.2V | -6 | Lead-Free ftBGA | 256 | IND | 33 | | LFE3-35EA-7FTN256I | 1.2V | -7 | Lead-Free ftBGA | 256 | IND | 33 | | LFE3-35EA-8FTN256I | 1.2V | -8 | Lead-Free ftBGA | 256 | IND | 33 | | LFE3-35EA-6FN484I | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 33 | | LFE3-35EA-7FN484I | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 33 | | LFE3-35EA-8FN484I | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 33 | | LFE3-35EA-6FN672I | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 33 | | LFE3-35EA-7FN672I | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 33 | | LFE3-35EA-8FN672I | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 33 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-70EA-6FN484I | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70EA-7FN484I | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70EA-8FN484I | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70EA-6FN672I | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70EA-7FN672I | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70EA-8FN672I | 1.2V | -8 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70EA-6FN1156I | 1.2V | -6 | Lead-Free fpBGA | 1156 | IND | 67 | | LFE3-70EA-7FN1156I | 1.2V | -7 | Lead-Free fpBGA | 1156 | IND | 67 | | LFE3-70EA-8FN1156I | 1.2V | -8 | Lead-Free fpBGA | 1156 | IND | 67 |