Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | CANbus, SCI, SPI | | Peripherals | LVD, POR, PWM | | Number of I/O | 37 | | Program Memory Size | 48KB (48K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1.5K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 24x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908gz48vfae | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Table of Contents** # Chapter 6 Computer Operating Properly (COP) Module | 6.1 | Introduction | 5 | |-------|------------------------------------------------------------------|---| | 6.2 | Functional Description | 5 | | 6.3 | I/O Signals | 6 | | 6.3.1 | CĞMXCLK | | | 6.3.2 | STOP Instruction | 6 | | 6.3.3 | COPCTL Write | 6 | | 6.3.4 | Power-On Reset | 6 | | 6.3.5 | Internal Reset9 | | | 6.3.6 | COPD (COP Disable)9 | | | 6.3.7 | COPRS (COP Rate Select) | | | 6.4 | COP Control Register | | | 6.5 | Interrupts | | | 6.6 | Monitor Mode | | | 6.7 | Low-Power Modes | | | 6.7.1 | Wait Mode | | | 6.7.2 | Stop Mode | | | 6.8 | COP Module During Break Mode | 8 | | | Chapter 7 | | | | Central Processor Unit (CPU) | | | 7.1 | Introduction | 9 | | 7.2 | Features9 | 9 | | 7.3 | CPU Registers | 9 | | 7.3.1 | Accumulator | | | 7.3.2 | Index Register | 0 | | 7.3.3 | Stack Pointer | | | 7.3.4 | Program Counter | | | 7.3.5 | Condition Code Register | | | 7.4 | Arithmetic/Logic Unit (ALU) | 3 | | 7.5 | Low-Power Modes | 3 | | 7.5.1 | Wait Mode | | | 7.5.2 | Stop Mode | | | 7.6 | CPU During Break Interrupts | 3 | | 7.7 | Instruction Set Summary | 4 | | 7.8 | Opcode Map | 9 | | | Chapter 8 | | | | External Interrupt (IRQ) | | | 8.1 | Introduction | 1 | | 8.2 | Features | 1 | | 8.3 | Functional Description | 1 | | 8.4 | IRQ Pin 11 | 3 | | 8.5 | IRQ Module During Break Interrupts | | | 8.6 | IRQ Status and Control Register | | | | | | | | MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6 | | #### **Table of Contents** | 13.6 Port D | 180 | |--------------------------------------------------------------|------------| | 13.6.1 Port D Data Register | | | 13.6.2 Data Direction Register D | 181 | | 13.6.3 Port D Input Pullup Enable Register | 182 | | 13.7 Port E | 183 | | 13.7.1 Port E Data Register | | | 13.7.2 Data Direction Register E | | | 13.8 Port F | | | 13.8.1 Port F Data Register | | | 13.8.2 Data Direction Register F | | | 13.9 Port G | | | 13.9.1 Port G Data Register | | | 13.9.2 Data Direction Register G | | | Jaka Birodion Hogistor & TTTTTTTTTTTTTTTTTTTTTTTTTTTTTTTTTTT | | | Chapter 14 | | | Enhanced Serial Communications Interface (ESCI) Module | | | 14.1 Introduction | 189 | | 14.2 Features | 189 | | 14.3 Pin Name Conventions | 191 | | 14.4 Functional Description | 191 | | 14.4.1 Data Format | | | 14.4.2 Transmitter | 194 | | 14.4.2.1 Character Length | 194 | | 14.4.2.2 Character Transmission | 194 | | 14.4.2.3 Break Characters | 195 | | 14.4.2.4 Idle Characters | | | 14.4.2.5 Inversion of Transmitted Output | | | 14.4.2.6 Transmitter Interrupts | | | 14.4.3 Receiver | | | 14.4.3.1 Character Length | | | 14.4.3.2 Character Reception | | | 14.4.3.3 Data Sampling | | | 14.4.3.4 Framing Errors | | | | | | 14.4.3.6 Receiver Wakeup | | | 14.4.3.8 Error Interrupts | | | • | | | 14.5 Low-Power Modes | | | 14.5.2 Stop Mode | | | | | | 14.6 ESCI During Break Module Interrupts | | | 14.7 I/O Signals | | | () | | | ( | | | 14.8 I/O Registers | | | 14.8.1 ESCI Control Register 1 | | | 14.8.2 ESCI Control Register 2 | <b>200</b> | MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6 #### Memory | Addr. | Register Name | _ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------|-----------------------------------------------|------------------|--------|------------|--------|-------------|----------------|--------------|-------|-----------| | \$0024 | TIM1 Counter Modulo<br>Register Low (T1MODL) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | See page 273. | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | TIM1 Channel 0 Status and | Read: | CH0F | - CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | \$0025 | Control Register (T1SC0) | Write: | 0 | OFIOIL | WOOD | MOOA | LLOOD | LLOUA | 1000 | OHOWAX | | | See page 274. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0026 | TIM1 Channel 0<br>Register High (T1CH0H) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | See page 277. | Reset: | | | | Indetermina | te after reset | | | | | \$0027 | TIM1 Channel 0<br>Register Low (T1CH0L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | ***- | See page 277. | Reset: | | | | Indetermina | te after reset | | | | | | TIM1 Channel 1 Status and | Read: | CH1F | 011115 | 0 | | EI O I D | E1 0 4 4 | T0)// | - CULLANY | | | Control Register (T1SC1) | Write: | 0 | CH1IE | | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | | See page 274. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0029 Register Hi | TIM1 Channel 1<br>Register High (T1CH1H) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | See page 277. | Reset: | | l. | | Indetermina | te after reset | | l . | | | \$002A | TIM1 Channel 1<br>Register Low (T1CH1L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | See page 277. | Reset: | | | JI | Indetermina | te after reset | | I. | J | | | TIM2 Status and Control | Read: | TOF | TOIE | TSTOP | 0 | 0 | PS2 | PS1 | PS0 | | \$002B | Register (T2SC) | Write: | 0 | TOIL | 10101 | TRST | | 1 02 | 101 | 1 00 | | | See page 291. | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | TIM2 Counter | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$002C | Register High (T2CNTH)<br>See page 292. | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ф000 <b>D</b> | TIM2 Counter | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$002D | Register Low (T2CNTL)<br>See page 292. | Write:<br>Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | U | I | I | I | T U | 0 | I | | | \$002E | TIM2 Counter Modulo<br>Register High (T2MODH) | Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | See page 293. | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$002F | TIM2 Counter Modulo<br>Register Low (T2MODL) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | See page 293. | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | = Unimplem | nented | R = Reserve | ed | U = Unaffect | ted | | Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 9) MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6 #### Memory During the programming cycle, make sure that all addresses being written to fit within one of the ranges specified above. Attempts to program addresses in different row ranges in one programming cycle will fail. Use this step-by-step procedure to program a row of FLASH-1 memory. #### NOTE Only bytes which are currently \$FF may be programmed. - 1. Set the PGM bit in the FLASH-1 control register (FL1CR). This configures the memory for program operation and enables the latching of address and data programming. - 2. Read the FLASH-1 block protect register (FL1BPR). - 3. Write to any FLASH-1 address within the row address range desired with any data. - 4. Wait for time, $t_{NVS}$ (minimum 10 $\mu$ s). - 5. Set the HVEN bit. - 6. Wait for time, $t_{PGS}$ (minimum 5 $\mu$ s). - 7. Write data byte to the FLASH-1 address to be programmed. - 8. Wait for time, $t_{PROG}$ (minimum 30 $\mu$ s). - 9. Repeat steps 7 and 8 until all the bytes within the row are programmed. - 10. Clear the PGM bit. - 11. Wait for time, t<sub>NVH</sub> (minimum 5 μs) - 12. Clear the HVEN bit. - 13. Wait for a time, $t_{RCV}$ , (typically 1 $\mu$ s) after which the memory can be accessed in normal read mode. The FLASH programming algorithm flowchart is shown in Figure 2-6. #### **NOTES** - **A.** Programming and erasing of FLASH locations can not be performed by code being executed from the same FLASH array. - **B.** While these operations must be performed in the order shown, other unrelated operations may occur between the steps. However, care must be taken to ensure that these operations do not access any address within the FLASH array memory space such as the COP control register (COPCTL) at \$FFFF. - **C.** It is highly recommended that interrupts be disabled during program/erase operations. - **D.** Do not exceed $t_{PROG}$ maximum or $t_{HV}$ maximum. $t_{HV}$ is defined as the cumulative high voltage programming time to the same row before next erase. $t_{HV}$ must satisfy this condition: $t_{NVS} + t_{NVH} + t_{PGS} + (t_{PROG} \times 64) \le t_{HV}$ maximum - **E.** The time between each FLASH address change (step 7 to step 7), or the time between the last FLASH address programmed to clearing the PGM bit (step 7 to step 10) must not exceed the maximum programming time, t<sub>PBOG</sub> maximum. - **F.** Be cautious when programming the FLASH-1 array to ensure that non-FLASH locations are not used as the address that is written to when selecting either the desired row address range in step 3 of the algorithm or the byte to be programmed in step 7 of the algorithm. Memory #### 3.8.2.3 Left Justified Signed Data Mode In left justified signed data mode, the ADRH register holds the eight MSBs of the 10-bit result. The only difference from left justified mode is that the AD9 is complemented. The ADRL register holds the two LSBs of the 10-bit result. All other bits read as 0. ADRH and ADRL are updated each time an ADC single channel conversion completes. Reading ADRH latches the contents of ADRL until ADRL is read. All subsequent results will be lost until the ADRH and ADRL reads are completed. Figure 3-7. ADC Data Register High (ADRH) and Low (ADRL) #### 3.8.2.4 Eight Bit Truncation Mode In 8-bit truncation mode, the ADRL register holds the eight MSBs of the 10-bit result. The ADRH register is unused and reads as 0. The ADRL register is updated each time an ADC single channel conversion completes. In 8-bit mode, the ADRL register contains no interlocking with ADRH. Figure 3-8. ADC Data Register High (ADRH) and Low (ADRL) **Clock Generator Module (CGM)** #### 4.4.8 Crystal Output Frequency Signal (CGMXCLK) CGMXCLK is the crystal oscillator output signal. It runs at the full speed of the crystal ( $f_{XCLK}$ ) and comes directly from the crystal oscillator circuit. Figure 4-2 shows only the logical relation of CGMXCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of CGMXCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of CGMXCLK can be unstable at start up. #### 4.4.9 CGM Base Clock Output (CGMOUT) CGMOUT is the clock output of the CGM. This signal goes to the SIM, which generates the MCU clocks. CGMOUT is a 50 percent duty cycle clock running at twice the bus frequency. CGMOUT is software programmable to be either the oscillator output, CGMXCLK, divided by two or the VCO clock, CGMVCLK, divided by two. ## 4.4.10 CGM CPU Interrupt (CGMINT) CGMINT is the interrupt signal generated by the PLL lock detector. # 4.5 CGM Registers These registers control and monitor operation of the CGM: - PLL control register (PCTL) (See 4.5.1 PLL Control Register.) - PLL bandwidth control register (PBWC) (See 4.5.2 PLL Bandwidth Control Register.) - PLL multiplier select register high (PMSH) (See 4.5.3 PLL Multiplier Select Register High.) - PLL multiplier select register low (PMSL) (See 4.5.4 PLL Multiplier Select Register Low.) - PLL VCO range select register (PMRS) (See 4.5.5 PLL VCO Range Select Register.) Figure 4-3 is a summary of the CGM registers. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------|----------------------------|--------|--------|-------------|-------|-----|------------|--------|-------|--------| | | PLL Control Register | Read: | PLLIE | PLLF | PLLON | BCS | R | R | VPR1 | VPR0 | | \$0036 | (PCTL) | , | I LLIL | | ILLON | D03 | 11 | 11 | VIIII | VIIIO | | | See page 83. | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | \$0037 Regi | PLL Bandwidth Control | Read: | AUTO | LOCK | ACQ | 0 | 0 | 0 | 0 | 0 R | | | Register (PBWC) | Write: | AUTO | | ACQ | | | | | | | | See page 85. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | PLL Multiplier Select High | Read: | 0 | 0 | 0 | 0 | MUL11 | MUL10 | MUL9 | MUL8 | | \$0038 | Register (PMSH) | Write: | | | | | WOLIT | WICETO | MOLS | IVIOLO | | | See page 86. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimpleme | ented | R | = Reserved | | | | Figure 4-3. CGM I/O Register Summary MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6 # MC68HC908GZ60 • MC68HC908G Sheet, Rev. 6 | П | |---------------| | ∹. | | Ð | | Œ | | õ | | Õ | | òί | | <u>=</u> | | Φ | | | | Ď, | | æ | | ⊐ | | $\neg$ | | =: | | $^{\circ}$ | | $\mathbf{c}$ | | ĭ | | $\overline{}$ | | = | | ݓ | | Q | | ⇉ | | O | | $\neg$ | | | | | | | | <b>Z4</b> 8 | , | 3 DIR | 2 DIR | 2 F | |--------------------------------------------------------------------------------------------------|---|----------------------|---------------------|------------| | S•<br>MC | 8 | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR | BHC<br>2 F | | Ж<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К<br>К | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | BH0<br>2 F | | Z48 • MC68HC908GZ32 Data | A | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | BP<br>2 F | | Z32 [ | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | BN<br>2 F | | )ata s | С | 5<br>BRSET6<br>3 DIR | 4<br>BSET6<br>2 DIR | BM<br>2 F | Table 7-2. Opcode Map | | Bit Manipulation Branch Read-Modify-Write | | | | | | | | | • | ntrol Register/Memory | | | | | | | | | |------------|-----------------------------------------------|---------------------|--------------------|--------------------|--------------------|--------------------|---------------------|--------------------|--------------------|--------------------|-----------------------|-------------------|-------------------|-------------------|--------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | Α | В | С | D | 9ED | E | 9EE | F | | 0 | _ | | | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | | | | | 4<br>SUB<br>3 EXT | | | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SUB<br>1 IX | | 1 | | 4<br>BCLR0<br>2 DIR | | 5<br>CBEQ<br>3 DIR | | | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | 4<br>CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | | | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | CMP<br>1 IX | | 2 | 5<br>BRSET1<br>3 DIR | | 3<br>BHI<br>2 REL | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | | | 3<br>SBC<br>2 DIR | 4<br>SBC<br>3 EXT | | 5<br>SBC<br>4 SP2 | | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | 3 | BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | | COM<br>2 DIR | | COMX<br>1 INH | 4<br>COM<br>2 IX1 | 5<br>COM<br>3 SP1 | COM<br>1 IX | 9<br>SWI<br>1 INH | | | | | | 5<br>CPX<br>4 SP2 | | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | BRSET2<br>3 DIR | 4<br>BSET2<br>2 DIR | | | | | | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | | | | | 5<br>AND<br>4 SP2 | | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX | | 5 | | | | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | | | | | 5<br>BIT<br>4 SP2 | | 4<br>BIT<br>3 SP1 | 2<br>BIT<br>1 IX | | 6 | _ | BSET3<br>2 DIR | | 4<br>ROR<br>2 DIR | | | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR | | | 5<br>LDA<br>4 SP2 | | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | 5<br>BRCLR3<br>3 DIR | | | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | TAX<br>1 INH | 2<br>AIS<br>2 IMM | | | | 5<br>STA<br>4 SP2 | | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | | | | 5<br>EOR<br>4 SP2 | | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | 9 | BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | PSHX<br>1 INH | | 2<br>ADC<br>2 IMM | | 4<br>ADC<br>3 EXT | | | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | ADC<br>1 IX | | Α | | | | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | | 2<br>ORA<br>2 IMM | | 4<br>ORA<br>3 EXT | | | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | 2<br>ORA<br>1 IX | | В | _ | 4<br>BCLR5<br>2 DIR | | 5<br>DBNZ<br>3 DIR | | | 5<br>DBNZ<br>3 IX1 | | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | | 4<br>ADD<br>3 EXT | | 5<br>ADD<br>4 SP2 | | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | - | BSET6<br>2 DIR | | 4<br>INC<br>2 DIR | | | 1<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | | 1<br>CLRH<br>1 INH | | | 2<br>JMP<br>2 DIR | | | | 3<br>JMP<br>2 IX1 | | JMP<br>1 IX | | D | | 4<br>BCLR6<br>2 DIR | | 3<br>TST<br>2 DIR | | | 3<br>TST<br>2 IX1 | 4<br>TST<br>3 SP1 | | | 1<br>NOP<br>1 INH | | | | | | 5<br>JSR<br>2 IX1 | | JSR<br>1 IX | | E | | 4<br>BSET7<br>2 DIR | | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | * | | 3<br>LDX<br>2 DIR | | | 5<br>LDX<br>4 SP2 | | 4<br>LDX<br>3 SP1 | 2<br>LDX<br>1 IX | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | 3<br>STX<br>2 DIR | STX<br>3 EXT | STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | INH Inherent IMM Immediate REL Relative IX Indexed, No Offset DIR Direct EXT Extended IX1 Indexed, 8-Bit Offset IX2 Indexed, 16-Bit Offset DD Direct-Direct IMD Immediate-Direct IX+D Indexed-Direct DIX+ Direct-Indexed \*Pre-byte for stack pointer indexed instructions SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment | | LSB | ] | g , o | |-----------------------------------|-----|--------|------------------------------------| | Low Byte of Opcode in Hexadecimal | 0 | BRSET0 | Cycles<br>Opcode Mn<br>Number of B | High Byte of Opcode in Hexadecimal Inemonic f Bytes / Addressing Mode #### **MSCAN08 Controller (MSCAN08)** #### 12.13.6 MSCAN08 Receiver Interrupt Enable Register Figure 12-21. Receiver Interrupt Enable Register (CRIER) #### **WUPIE** — Wakeup Interrupt Enable - 1 = A wakeup event will result in a wakeup interrupt. - 0 = No interrupt will be generated from this event. #### **RWRNIE** — Receiver Warning Interrupt Enable - 1 = A receiver warning status event will result in an error interrupt. - 0 = No interrupt is generated from this event. #### **TWRNIE** — Transmitter Warning Interrupt Enable - 1 = A transmitter warning status event will result in an error interrupt. - 0 = No interrupt is generated from this event. #### **RERRIE** — Receiver Error Passive Interrupt Enable - 1 = A receiver error passive status event will result in an error interrupt. - 0 = No interrupt is generated from this event. #### **TERRIE** — Transmitter Error Passive Interrupt Enable - 1 = A transmitter error passive status event will result in an error interrupt. - 0 = No interrupt is generated from this event. #### **BOFFIE** — Bus-Off Interrupt Enable - 1 = A bus-off event will result in an error interrupt. - 0 = No interrupt is generated from this event. #### **OVRIE** — Overrun Interrupt Enable - 1 = An overrun event will result in an error interrupt. - 0 = No interrupt is generated from this event. #### RXFIE — Receiver Full Interrupt Enable - 1 = A receive buffer full (successful message reception) event will result in a receive interrupt. - 0 = No interrupt will be generated from this event. #### NOTE The CRIER register is held in the reset state when the SFTRES bit in CMCR0 is set. | PTAPUE | DDRA | PTA | I/O Pin | Accesses to DDRA | Access | es to PTA | |--------|------|------------------|---------------------------------------|------------------|-----------|--------------------------| | Bit | Bit | Bit | Mode | Mode Read/Write | | Write | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA7-DDRA0 | Pin | PTA7-PTA0 <sup>(3)</sup> | | 0 | 0 | Х | Input, Hi-Z <sup>(4)</sup> | DDRA7-DDRA0 | Pin | PTA7-PTA0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRA7-DDRA0 | PTA7-PTA0 | PTA7-PTA0 | - 1. X = Don't care - 2. I/O pin pulled up to $\ensuremath{V_{DD}}$ by internal pullup device - 3. Writing affects data register, but does not affect input. - 4. Hi-Z = High impedance ### 13.3.3 Port A Input Pullup Enable Register The port A input pullup enable register (PTAPUE) contains a software configurable pullup device for each of the eight port A pins. Each bit is individually configurable and requires that the data direction register, DDRA, bit be configured as an input. Each pullup is automatically and dynamically disabled when a port bit's DDRA is configured for output mode. #### NOTE Pullup or pulldown resistors are automatically selected for keyboard interrupt pins depending on the bit settings in the keyboard interrupt polarity register (INTKBIPR) see 9.7.3 Keyboard Interrupt Polarity Register. Figure 13-5. Port A Input Pullup Enable Register (PTAPUE) #### PTAPUE7-PTAPUE0 — Port A Input Pullup Enable Bits These writable bits are software programmable to enable pullup devices on an input port bit. - 1 = Corresponding port A pin configured to have internal pullup - 0 = Corresponding port A pin has internal pullup disconnected #### **Enhanced Serial Communications Interface (ESCI) Module** SL = 1 -> SCI\_CLK = BUSCLK SL = 0 -> SCI\_CLK = CGMXCLK Figure 14-3. ESCI Module Block Diagram In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of SCS1 after reading the data register. #### NF — Receiver Noise Flag Bit This clearable, read-only bit is set when the ESCI detects noise on the RxD pin. NF generates an NF CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit. - 1 = Noise detected - 0 = No noise detected #### FE — Receiver Framing Error Bit This clearable, read-only bit is set when a 0 is accepted as the stop bit. FE generates an ESCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit. - 1 = Framing error detected - 0 = No framing error detected #### PE — Receiver Parity Error Bit This clearable, read-only bit is set when the ESCI detects a parity error in incoming data. PE generates a PE CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit. - 1 = Parity error detected - 0 = No parity error detected #### 14.8.5 ESCI Status Register 2 ESCI status register 2 (SCS2) contains flags to signal these conditions: - Break character detected - Incoming data Figure 14-15. ESCI Status Register 2 (SCS2) #### BKF — Break Flag Bit This clearable, read-only bit is set when the ESCI detects a break character on the RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit. - 1 = Break character detected - 0 = No break character detected | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|------------------------------------|-----------------|--------------|-----------------|------|------|------------|--------|-----------------------------|-------| | \$FE00 | Break Status Register<br>(BSR) | Read:<br>Write: | R | R | R | R | R | R | SBSW<br>Note <sup>(1)</sup> | R | | | See page 237. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1. Writing a | Clears SBS\ | N. | | | | | | | | SIM Reset Status Register | Read: | POR | PIN | COP | ILOP | ILAD | MODRST | LVI | 0 | | \$FE01 | (SRSR) | Write: | | | | | | | | | | | See page 237. | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE03 | | Read:<br>Write: | BCFE | R | R | R | R | R | R | R | | | See page 238. | Reset: | 0 | | | | | | | | | | Interrupt Status Register 1 (INT1) | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | \$FE04 | | Write: | R | R | R | R | R | R | R | R | | | See page 231. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Status Register 2 | Read: | IF14 | IF13 | IF12 | IF11 | IF10 | IF9 | IF8 | IF7 | | \$FE05 | (INT2) | Write: | R | R | R | R | R | R | R | R | | | See page 233. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Status Register 3 | Read: | IF22 | IF32 | IF20 | IF19 | IF18 | IF17 | IF16 | IF15 | | \$FE06 | (INT3) | Write: | R | R | R | R | R | R | R | R | | | See page 233. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Status Register 4 | Read: | 0 | 0 | 0 | 0 | 0 | 0 | IF24 | IF23 | | \$FE07 | (INT4) | Write: | R | R | R | R | R | R | R | R | | | See page 233. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimplemented | | R | = Reserved | | | | Figure 15-2. SIM I/O Register Summary #### **System Integration Module (SIM)** #### ILOP — Illegal Opcode Reset Bit - 1 = Last reset caused by an illegal opcode - 0 = POR or read of SRSR #### ILAD — Illegal Address Reset Bit (opcode fetches only) - 1 = Last reset caused by an opcode fetch from an illegal address - 0 = POR or read of SRSR #### **MODRST** — Monitor Mode Entry Module Reset Bit - 1 = Last reset caused by monitor mode entry when vector locations \$FFFE and \$FFFF are \$FF after POR while $\overline{IRQ} = V_{DD}$ - 0 = POR or read of SRSR #### LVI — Low-Voltage Inhibit Reset Bit - 1 = Last reset caused by the LVI circuit - 0 = POR or read of SRSR # 15.7.3 Break Flag Control Register The break flag control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 15-23. Break Flag Control Register (BFCR) #### **BCFE** — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break #### Serial Peripheral Interface (SPI) Module When enabled, the SPI controls data direction of the MOSI pin regardless of the state of the data direction register of the shared I/O port. #### 16.11.3 SPSCK (Serial Clock) The serial clock synchronizes data transmission between master and slave devices. In a master MCU, the SPSCK pin is the clock output. In a slave MCU, the SPSCK pin is the clock input. In full-duplex operation, the master and slave MCUs exchange a byte of data in eight serial clock cycles. When enabled, the SPI controls data direction of the SPSCK pin regardless of the state of the data direction register of the shared I/O port. # **16.11.4** SS (Slave Select) The $\overline{SS}$ pin has various functions depending on the current state of the SPI. For an SPI configured as a slave, the $\overline{SS}$ is used to select a slave. For CPHA = 0, the $\overline{SS}$ is used to define the start of a transmission. (See 16.4 Transmission Formats.) Since it is used to indicate the start of a transmission, $\overline{SS}$ must be toggled high and low between each byte transmitted for the CPHA = 0 format. However, it can remain low between transmissions for the CPHA = 1 format. See Figure 16-13. When an SPI is configured as a slave, the $\overline{SS}$ pin is always configured as an input. It cannot be used as a general-purpose I/O regardless of the state of the MODFEN control bit. However, the MODFEN bit can still prevent the state of $\overline{SS}$ from creating a MODF error. See 16.12.2 SPI Status and Control Register. Figure 16-13. CPHA/SS Timing #### NOTE A high on the SS pin of a slave SPI puts the MISO pin in a high-impedance state. The slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission. When an SPI is configured as a master, the $\overline{SS}$ input can be used in conjunction with the MODF flag to prevent multiple masters from driving MOSI and SPSCK. (See 16.6.2 Mode Fault Error.) For the state of the $\overline{SS}$ pin to set the MODF flag, the MODFEN bit in the SPSCK register must be set. If MODFEN is 0 for an SPI master, the $\overline{SS}$ pin can be used as a general-purpose I/O under the control of the data direction register of the shared I/O port. When MODFEN is 1, $\overline{SS}$ is an input-only pin to the SPI regardless of the state of the data direction register of the shared I/O port. The CPU can always read the state of the $\overline{SS}$ pin by configuring the appropriate pin as an input and reading the port data register. See Table 16-2. MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6 #### **Timebase Module (TBM)** Figure 17-1. Timebase Block Diagram # 17.5 TBM Interrupt Rate The interrupt rate is determined by the equation: $$t_{TBMRATE} = \frac{Divider}{f_{CGMXCLK}}$$ #### where: $f_{CGMXCLK}$ =Frequency supplied from the clock generator (CGM) module Divider = Divider value as determined by TBR2–TBR0 settings and TMBCLKSEL, see Table 17-1 MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6 #### 18.3.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the T1CH0 pin. The TIM1 channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM1 channel 0 status and control register (T1SC0) links channel 0 and channel 1. The TIM1 channel 0 registers initially control the pulse width on the T1CH0 pin. Writing to the TIM1 channel 1 registers enables the TIM1 channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM1 channel registers (0 or 1) that control the pulse width are the ones written to last. T1SC0 controls and monitors the buffered PWM function, and TIM1 channel 1 status and control register (T1SC1) is unused. While the MS0B bit is set, the channel 1 pin, T1CH1, is available as a general-purpose I/O pin. #### NOTE In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 18.3.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM1 status and control register (T1SC): - a. Stop the TIM1 counter by setting the TIM1 stop bit, TSTOP. - b. Reset the TIM1 counter and prescaler by setting the TIM1 reset bit, TRST. - 2. In the TIM1 counter modulo registers (T1MODH:T1MODL), write the value for the required PWM period. - 3. In the TIM1 channel x registers (T1CHxH:T1CHxL), write the value for the required pulse width. - 4. In TIM1 channel x status and control register (T1SCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. See Table 18-2. - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (polarity 1 to clear output on compare) or 1:1 (polarity 0 to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. See Table 18-2. #### NOTE In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM1 status control register (T1SC), clear the TIM1 stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM1 channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM1 status control MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6 #### **Timer Interface Module (TIM2)** | Address: | \$045A | T2CH3H | | | | | | | |-----------------|------------------------------|--------|---------------------------|--------|--------|--------|-------|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | Reset: | | | Indeterminate after reset | | | | | | | Address: | \$045B | T2CH3L | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Reset: | t: Indeterminate after reset | | | | | | | | | Address: | \$045D | T2CH4H | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | Reset: | | | Indeterminate after reset | | | | | | | Address: | \$045E | T2CH4L | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Reset: | | | Indeterminate after reset | | | | | | | Address: | \$0460 | T2CH5H | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | Reset: | | | Indeterminate after reset | | | | | | | Address: | \$0461 | T2CH5L | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Reset: | Indeterminate after reset | | | | | | | | Figure 19-10. TIM2 Channel Registers (T2CH0H/L:T2CH5H/L) (Continued) #### **Electrical Specifications** # 21.3 Functional Operating Range | Characteristic | Symbol | Value | Unit | |-----------------------------|-----------------|----------------------|------| | Operating temperature range | T <sub>A</sub> | -40 to +125 | °C | | Operating voltage range | V <sub>DD</sub> | 5.0 ±10%<br>3.3 ±10% | V | # 21.4 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------|-------------------|--------------------------------------------------------------------------|------| | Thermal resistance 32-pin LQFP 48-pin LQFP 64-pin QFP | $\theta_{\sf JA}$ | 95<br>95<br>54 | °C/W | | I/O pin power dissipation | P <sub>I/O</sub> | User determined | W | | Power dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 \text{ °C})$ | W | | Constant <sup>(2)</sup> | К | $P_{D} \times (T_{A} + 273 \text{ °C})$ $+ P_{D}^{2} \times \theta_{JA}$ | W/°C | | Average junction temperature | T <sub>J</sub> | $T_A + (P_D \times \theta_JA)$ | °C | <sup>1.</sup> Power dissipation is a function of temperature. <sup>2.</sup> K is a constant unique to the device. K can be determined for a known $T_A$ and measured $P_D$ . With this value of K, $P_D$ and $T_J$ can be determined for any value of $T_A$ . | \$0000 | | \$FE00 | SIM BREAK STATUS REGISTER (BSR) | |------------------|-----------------------------------------------|-----------------------|-------------------------------------------------------| | $\downarrow$ | I/O REGISTERS<br>64 BYTES | \$FE01 | SIM RESET STATUS REGISTER (SRSR) | | \$003F | 3131123 | \$FE02 | RESERVED | | \$0040 | | \$FE03 | SIM BREAK FLAG CONTROL REGISTER (BFCR) | | $\downarrow$ | RAM-1<br>1024 BYTES | \$FE04 | INTERRUPT STATUS REGISTER 1 (INT1) | | \$043F | 132737720 | \$FE05 | INTERRUPT STATUS REGISTER 2 (INT2) | | \$0440 | | \$FE06 | INTERRUPT STATUS REGISTER 3 (INT3) | | <b>↓</b> | I/O REGISTERS<br>34 BYTES | \$FE07 | INTERRUPT STATUS REGISTER 4 (INT4) | | \$0461 | 0.51.20 | \$FE08 | FLASH-2 CONTROL REGISTER (FL2CR) | | \$0462 | | \$FE09 | BREAK ADDRESS REGISTER HIGH (BRKH) | | φυ402<br>↓ | RESERVED | \$FE0A | BREAK ADDRESS REGISTER LOW (BRKL) | | \$04FF<br>\$0500 | | \$FE0B | BREAK STATUS AND CONTROL REGISTER (BRKSCR) | | | | \$FE0C | LVI STATUS REGISTER (LVISR) | | | MSCAN CONTROL AND MESSAGE BUFFER<br>128 BYTES | \$FE0D | FLASH-2 TEST CONTROL REGISTER (FLTCR2) | | \$057F | 120 81120 | \$FE0E | FLASH-1 TEST CONTROL REGISTER (FLTCR1) | | \$0580 | | \$FE0F | UNIMPLEMENTED | | $\downarrow$ | RAM-2<br>512 BYTES | \$FE10 | UNIMPLEMENTED | | \$077F | 3.22.7.23 | $\downarrow$ | 16 BYTES RESERVED FOR COMPATIBILITY WITH MONITOR CODE | | \$0780 | | \$FE1F | FOR A-FAMILY PART | | $\downarrow$ | RESERVED | \$FE20 | | | \$1DFF | | $\downarrow$ | MONITOR ROM<br>352 BYTES | | \$1E00 | MONITOR ROM | \$FF7F | | | $\downarrow$ | MONITOR ROM<br>16 BYTES | \$FF80 | FLASH-1 BLOCK PROTECT REGISTER (FL1BPR) | | \$1E0F | | \$FF81 | FLASH-2 BLOCK PROTECT REGISTER (FL2BPR) | | \$1E10 | RESERVED | \$FF82<br>↓ | RESERVED | | ↓<br>\$3FFF | RESERVED | \$FF87 | HESERVED | | | | \$FF88 | FLASH-1 CONTROL REGISTER (FL1CR) | | \$4000<br>↓ | FLASH-2 | \$FF89 | | | \$7FFF | 16,384 BYTES | ↓<br>\$FFCB | RESERVED | | | | <del> </del> | | | \$8000<br>↓ | FLASH-1 | \$FFCC<br>↓ | FLASH-1 VECTORS | | \$FDFF | 32,256 BYTES | \$FFFF <sup>(1)</sup> | 52 BYTES | | | | | \$FFF6_\$FFFD used for eight security bytes | 1. \$FFF6-\$FFFD used for eight security bytes Figure A-2. MC68HC908GZ48 Memory Map MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6