

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 32MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB OTG                               |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                     |
| Number of I/O              | 19                                                                             |
| Program Memory Size        | 64KB (22K x 24)                                                                |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | - ·                                                                            |
| RAM Size                   | 8K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                      |
| Data Converters            | A/D 9x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                                 |
| Supplier Device Package    | 28-SOIC                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj64gb002t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 4.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in word-addressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (Figure 4-2).

Program memory addresses are always word-aligned on the lower word and addresses are incremented or decremented by two during code execution. This arrangement also provides compatibility with data memory space addressing and makes it possible to access data in the program memory space.

#### 4.1.2 HARD MEMORY VECTORS

All PIC24F devices reserve the addresses between 00000h and 000200h for hard-coded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user at 000000h with the actual address for the start of code at 000002h.

PIC24F devices also have two interrupt vector tables, located from 000004h to 0000FFh and 000100h to 0001FFh. These vector tables allow each of the many device interrupt sources to be handled by separate ISRs. A more detailed discussion of the interrupt vector tables is provided in **Section 7.1 "Interrupt Vector Table"**.

### 4.1.3 FLASH CONFIGURATION WORDS

In PIC24FJ64GB004 family devices, the top four words of on-chip program memory are reserved for configuration information. On device Reset, the configuration information is copied into the appropriate Configuration registers. The addresses of the Flash Configuration Word for devices in the PIC24FJ64GB004 family are shown in Table 4-1. Their location in the memory map is shown with the other memory vectors in Figure 4-1.

The Configuration Words in program memory are a compact format. The actual Configuration bits are mapped in several different registers in the configuration memory space. Their order in the Flash Configuration Words do not reflect a corresponding arrangement in the configuration space. Additional details on the device Configuration Words are provided in **Section 26.1** "Configuration Bits".

# TABLE 4-1:FLASH CONFIGURATION<br/>WORDS FOR PIC24FJ64GB004<br/>FAMILY DEVICES

| Device       | Program<br>Memory<br>(Words) | Configuration<br>Word<br>Addresses |
|--------------|------------------------------|------------------------------------|
| PIC24FJ32GB0 | 11,008                       | 0057F8h:<br>0057FEh                |
| PIC24FJ64GB0 | 22,016                       | 00ABF8h:<br>00ABFEh                |

### FIGURE 4-2: PROGRAM MEMORY ORGANIZATION



### TABLE 4-4: ICN REGISTER MAP

|   | File<br>Name | Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12                 | Bit 11  | Bit 10                 | Bit 9                  | Bit 8                 | Bit 7   | Bit 6   | Bit 5   | Bit 4                  | Bit 3                  | Bit 2                  | Bit 1                  | Bit 0         | All<br>Resets |
|---|--------------|------|---------|---------|---------|------------------------|---------|------------------------|------------------------|-----------------------|---------|---------|---------|------------------------|------------------------|------------------------|------------------------|---------------|---------------|
| ( | CNEN1        | 0060 | CN15IE  |         | CN13IE  | CN12IE                 | CN11IE  | CN10IE <sup>(1)</sup>  | CN9IE <sup>(1)</sup>   | CN8IE <sup>(1)</sup>  | CN7IE   | CN6IE   | CN5IE   | CN4IE                  | CN3IE                  | CN2IE                  | CN1IE                  | CN0IE         | 0000          |
| C | ONEN2        | 0062 | _       | CN30IE  | CN29IE  | CN28IE <sup>(1)</sup>  | CN27IE  | CN26IE <sup>(1)</sup>  | CN25IE <sup>(1)</sup>  | _                     | CN23IE  | CN22IE  | CN21IE  | CN20IE <sup>(1)</sup>  | CN19IE <sup>(1)</sup>  | CN18IE <sup>(1)</sup>  | CN17IE <sup>(1)</sup>  | CN16IE        | 0000          |
| C | CNPU1        | 0068 | CN15PUE | _       | CN13PUE | CN12PUE                | CN11PUE | CN10PUE <sup>(1)</sup> | CN9PUE <sup>(1)</sup>  | CN8PUE <sup>(1)</sup> | CN7PUE  | CN6PUE  | CN5PUE  | CN4PUE                 | <b>CN3PUE</b>          | CN2PUE                 | CN1PUE                 | <b>CN0PUE</b> | 0000          |
| C | CNPU2        | 006A | _       | CN30PUE | CN29PUE | CN28PUE <sup>(1)</sup> | CN27PUE | CN26PUE <sup>(1)</sup> | CN25PUE <sup>(1)</sup> | _                     | CN23PUE | CN22PUE | CN21PUE | CN20PUE <sup>(1)</sup> | CN19PUE <sup>(1)</sup> | CN18PUE <sup>(1)</sup> | CN17PUE <sup>(1)</sup> | CN16PUE       | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: Unimplemented in 28-pin devices; read as '0'.

| R/W-0         | R-0                            | U-0               | U-0                        | U-0              | U-0              | U-0             | U-0    |
|---------------|--------------------------------|-------------------|----------------------------|------------------|------------------|-----------------|--------|
| ALTIVT        | DISI                           | —                 | —                          | _                | _                | —               | —      |
| bit 15        |                                |                   |                            |                  |                  |                 | bit 8  |
|               |                                |                   |                            |                  |                  |                 |        |
| U-0           | U-0                            | U-0               | U-0                        | U-0              | R/W-0            | R/W-0           | R/W-0  |
|               | _                              | —                 | —                          |                  | INT2EP           | INT1EP          | INT0EP |
| bit 7         |                                |                   |                            |                  |                  |                 | bit 0  |
|               |                                |                   |                            |                  |                  |                 |        |
| Legend:       |                                |                   |                            |                  |                  |                 |        |
| R = Readable  | e bit                          | W = Writable I    | oit                        | U = Unimplen     | nented bit, read | d as '0'        |        |
| -n = Value at | POR                            | '1' = Bit is set  |                            | '0' = Bit is cle | ared             | x = Bit is unkn | own    |
|               |                                |                   |                            |                  |                  |                 |        |
| bit 15        | ALTIVT: Enat                   | ole Alternate Int | errupt Vector <sup>-</sup> | Table (AIVT) bit | t                |                 |        |
|               | 1 = Use Alteri                 | nate Interrupt V  | ector Table                |                  |                  |                 |        |
|               | 0 = Use stand                  | dard (default) In | terrupt Vector             | Table (IVT)      |                  |                 |        |
| bit 14        | DISI: DISI In                  | struction Status  | s bit                      |                  |                  |                 |        |
|               | 1 = DISI inst                  | ruction is active | )<br>atiwo                 |                  |                  |                 |        |
| hit 12 2      |                                | tod: Pood os 'o   | ,<br>,                     |                  |                  |                 |        |
| bit 0         |                                | real Interrupt 2  | ,<br>Edge Detect (         | Delerity Celect  | h:t              |                 |        |
| DIL 2         | 1 = Interrupt of               | ernal interrupt 2 | Euge Delect P              | Polarity Select  | DIL              |                 |        |
|               | 0 = Interrupt of               | on positive edg   | 9                          |                  |                  |                 |        |
| bit 1         | INT1EP: Exte                   | ernal Interrupt 1 | Edge Detect F              | Polarity Select  | bit              |                 |        |
|               | 1 = Interrupt on negative edge |                   |                            |                  |                  |                 |        |
|               | 0 = Interrupt o                | on positive edge  | e                          |                  |                  |                 |        |
| bit 0         | INT0EP: Exte                   | ernal Interrupt 0 | Edge Detect F              | Polarity Select  | bit              |                 |        |
|               | 1 = Interrupt of               | on negative edg   | le                         |                  |                  |                 |        |
|               | 0 = Interrupt o                | on positive edge  | e                          |                  |                  |                 |        |
|               |                                |                   |                            |                  |                  |                 |        |

#### REGISTER 7-4: INTCON2: INTERRUPT CONTROL REGISTER 2

| U-0           | U-0           | U-0                                  | U-0              | U-0                                | R/W-0   | R/W-0              | R/W-0   |  |  |
|---------------|---------------|--------------------------------------|------------------|------------------------------------|---------|--------------------|---------|--|--|
| —             | —             | —                                    |                  |                                    | USB1IP2 | USB1IP1            | USB1IP0 |  |  |
| bit 15        |               | ·                                    |                  |                                    | •       | •                  | bit 8   |  |  |
| <b></b>       |               |                                      |                  |                                    |         |                    |         |  |  |
| U-0           | U-0           | U-0                                  | U-0              | U-0                                | U-0     | U-0                | U-0     |  |  |
| _             |               | —                                    |                  | —                                  | —       | —                  | —       |  |  |
| bit 7         |               |                                      |                  |                                    |         | •                  | bit 0   |  |  |
|               |               |                                      |                  |                                    |         |                    |         |  |  |
| Legend:       |               |                                      |                  |                                    |         |                    |         |  |  |
| R = Readable  | e bit         | W = Writable                         | bit              | U = Unimplemented bit, read as '0' |         |                    |         |  |  |
| -n = Value at | POR           | '1' = Bit is set                     |                  | '0' = Bit is clea                  | ared    | x = Bit is unknown |         |  |  |
|               |               |                                      |                  |                                    |         |                    |         |  |  |
| bit 15-11     | Unimplemen    | ted: Read as '                       | 0'               |                                    |         |                    |         |  |  |
| bit 10-8      | USB1IP<2:0>   | : USB Interrup                       | t Priority bits  |                                    |         |                    |         |  |  |
|               | 111 = Interru | ot is Priority 7 (                   | highest priority | interrupt)                         |         |                    |         |  |  |
|               | •             |                                      |                  |                                    |         |                    |         |  |  |
|               | •             |                                      |                  |                                    |         |                    |         |  |  |
|               | •             |                                      |                  |                                    |         |                    |         |  |  |
|               | 001 = Interru | ot is Priority 1<br>ot source is dis | abled            |                                    |         |                    |         |  |  |
| bit 7-0       | Unimplemen    | ted: Read as '                       | 0'               |                                    |         |                    |         |  |  |

### REGISTER 7-34: IPC21: INTERRUPT PRIORITY CONTROL REGISTER 21

| REGISTER 7-35: | INTTREG: INTERRUPT CONTROL | AND STATUS REGISTER |
|----------------|----------------------------|---------------------|
|----------------|----------------------------|---------------------|

| R-0    | U-0 | R/W-0 | U-0 | R-0  | R-0  | R-0  | R-0   |
|--------|-----|-------|-----|------|------|------|-------|
| CPUIRQ | —   | VHOLD | —   | ILR3 | ILR2 | ILR1 | ILR0  |
| bit 15 |     |       |     |      |      |      | bit 8 |

| U-0   | R-0     |
|-------|---------|---------|---------|---------|---------|---------|---------|
| _     | VECNUM6 | VECNUM5 | VECNUM4 | VECNUM3 | VECNUM2 | VECNUM1 | VECNUM0 |
| bit 7 |         |         |         |         |         |         | bit 0   |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15   | CPUIRQ: Interrupt Request from Interrupt Controller CPU bit                                                                                                                                                                                                                                                |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | <ul> <li>1 = An interrupt request has occurred but has not yet been Acknowledged by the CPU; this happens<br/>when the CPU priority is higher than the interrupt priority</li> <li>A bit interrupt request is unacknowledged</li> </ul>                                                                    |
|          | 0 = No interrupt request is unacknowledged                                                                                                                                                                                                                                                                 |
| bit 14   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                 |
| bit 13   | VHOLD: Vector Number Capture Configuration bit                                                                                                                                                                                                                                                             |
|          | <ul> <li>1 = The VECNUM bits contain the value of the highest priority pending interrupt</li> <li>0 = The VECNUM bits contain the value of the last Acknowledged interrupt (i.e., the last interrupt that has occurred with higher priority than the CPU, even if other interrupts are pending)</li> </ul> |
| bit 12   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                 |
| bit 11-8 | ILR<3:0>: New CPU Interrupt Priority Level bits                                                                                                                                                                                                                                                            |
|          | 1111 = CPU Interrupt Priority Level is 15                                                                                                                                                                                                                                                                  |
|          | •                                                                                                                                                                                                                                                                                                          |
|          | •                                                                                                                                                                                                                                                                                                          |
|          | •                                                                                                                                                                                                                                                                                                          |
|          | 0001 = CPU Interrupt Priority Level is 1<br>0000 = CPU Interrupt Priority Level is 0                                                                                                                                                                                                                       |
| bit 7    | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                 |
| bit 6-0  | VECNUM<6:0>: Pending Interrupt Vector ID bits (pending vector number is VECNUM + 8)                                                                                                                                                                                                                        |
|          | 0111111 = Interrupt vector pending is Number 135                                                                                                                                                                                                                                                           |
|          | •                                                                                                                                                                                                                                                                                                          |
|          | •                                                                                                                                                                                                                                                                                                          |
|          | •                                                                                                                                                                                                                                                                                                          |
|          | 0000001 = Interrupt vector pending is Number 9                                                                                                                                                                                                                                                             |
|          | 0000000 = Interrupt vector pending is Number 8                                                                                                                                                                                                                                                             |
|          |                                                                                                                                                                                                                                                                                                            |

# 8.0 OSCILLATOR CONFIGURATION

| Note: | This data sheet summarizes the features    |
|-------|--------------------------------------------|
|       | of this group of PIC24F devices. It is not |
|       | intended to be a comprehensive reference   |
|       | source. For more information, refer to the |
|       | "PIC24F Family Reference Manual",          |
|       | Section 6. "Oscillator" (DS39700).         |

The oscillator system for PIC24FJ64GB004 family devices has the following features:

• A total of four external and internal oscillator options as clock sources, providing 11 different clock modes

- An on-chip USB PLL block to provide a stable 48 MHz clock for the USB module, as well as a range of frequency options for the system clock
- Software-controllable switching between various clock sources
- Software-controllable postscaler for selective clocking of CPU for system power savings
- A Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shutdown
- A separate and independently configurable system clock output for synchronizing external hardware

A simplified diagram of the oscillator system is shown in Figure 8-1.



# FIGURE 8-1: PIC24FJ64GB004 FAMILY CLOCK DIAGRAM

# REGISTER 10-27: RPOR12: PERIPHERAL PIN SELECT OUTPUT REGISTER 12<sup>(1)</sup>

| U-0                                | U-0 | U-0            | R/W-0  | R/W-0                                   | R/W-0            | R/W-0    | R/W-0  |
|------------------------------------|-----|----------------|--------|-----------------------------------------|------------------|----------|--------|
| —                                  | —   | —              | RP25R4 | RP25R3                                  | RP25R2           | RP25R1   | RP25R0 |
| bit 15                             |     |                |        |                                         |                  |          | bit 8  |
|                                    |     |                |        |                                         |                  |          |        |
| U-0                                | U-0 | U-0            | R/W-0  | R/W-0                                   | R/W-0            | R/W-0    | R/W-0  |
| _                                  | _   | —              | RP24R4 | RP24R3                                  | RP24R2           | RP24R1   | RP24R0 |
| bit 7                              |     |                |        |                                         |                  |          | bit 0  |
|                                    |     |                |        |                                         |                  |          |        |
| Legend:                            |     |                |        |                                         |                  |          |        |
| R = Readable                       | bit | W = Writable I | oit    | U = Unimplem                            | nented bit, read | l as '0' |        |
| -n = Value at POR '1' = Bit is set |     |                |        | '0' = Bit is cleared x = Bit is unknown |                  |          |        |
|                                    |     |                |        |                                         |                  |          |        |

bit 15-13 Unimplemented: Read as '0'

- bit 12-8 **RP25R<5:0>:** RP25 Output Pin Mapping bits Peripheral output number n is assigned to pin, RP25 (see Table 10-3 for peripheral function numbers).
- bit 7-5 Unimplemented: Read as '0'
- bit 4-0 **RP24R<5:0>:** RP24 Output Pin Mapping bits Peripheral output number n is assigned to pin, RP24 (see Table 10-3 for peripheral function numbers).

Note 1: This register is unimplemented in 28-pin devices; all bits read as '0'.

#### REGISTER 15-2: SPIXCON1: SPIX CONTROL REGISTER 1 (CONTINUED)

- bit 4-2 SPRE<2:0>: Secondary Prescale bits (Master mode)
  - 111 = Secondary prescale 1:1
  - 110 = Secondary prescale 2:1
  - ... 000 = Secondary prescale 8:1
- bit 1-0 **PPRE<1:0>:** Primary Prescale bits (Master mode)
  - 11 = Primary prescale 1:1
  - 10 = Primary prescale 4:1
  - 01 = Primary prescale 16:1
  - 00 = Primary prescale 64:1
- Note 1: If DISSCK = 0, SCKx must be configured to an available RPn pin. See Section 10.4 "Peripheral Pin Select (PPS)" for more information.
  - 2: If DISSDO = 0, SDOx must be configured to an available RPn pin. See Section 10.4 "Peripheral Pin Select (PPS)" for more information.
  - **3:** The CKE bit is not used in the Framed SPI modes. The user should program this bit to '0' for the Framed SPI modes (FRMEN = 1).
  - 4: If SSEN = 1, SSx must be configured to an available RPn pin. See Section 10.4 "Peripheral Pin Select (PPS)" for more information.

#### REGISTER 15-3: SPIxCON2: SPIx CONTROL REGISTER 2

| R/W-0         | R/W-0                                         | R/W-0             | U-0                | U-0               | U-0             | U-0             | U-0            |  |  |
|---------------|-----------------------------------------------|-------------------|--------------------|-------------------|-----------------|-----------------|----------------|--|--|
| FRMEN         | SPIFSD                                        | SPIFPOL           | _                  |                   | _               |                 |                |  |  |
| bit 15        | pit 15                                        |                   |                    |                   |                 |                 | bit 8          |  |  |
|               |                                               |                   |                    |                   |                 |                 |                |  |  |
| U-0           | U-0                                           | U-0               | U-0                | U-0               | U-0             | R/W-0           | R/W-0          |  |  |
|               |                                               |                   |                    | _                 | —               | SPIFE           | SPIBEN         |  |  |
| bit 7         |                                               |                   |                    |                   |                 |                 | bit 0          |  |  |
|               |                                               |                   |                    |                   |                 |                 |                |  |  |
| Legend:       |                                               |                   |                    |                   |                 |                 |                |  |  |
| R = Readable  | bit                                           | W = Writable      | oit                | U = Unimplem      | nented bit, rea | d as '0'        |                |  |  |
| -n = Value at | POR                                           | '1' = Bit is set  |                    | '0' = Bit is clea | ared            | x = Bit is unkn | Bit is unknown |  |  |
|               |                                               |                   |                    |                   |                 |                 |                |  |  |
| bit 15        | FRMEN: Fran                                   | ned SPIx Supp     | ort bit            |                   |                 |                 |                |  |  |
|               | 1 = Framed S                                  | Plx support en    | abled              |                   |                 |                 |                |  |  |
|               | 0 = Framed S                                  | Pix support dis   | abled              |                   |                 |                 |                |  |  |
| bit 14        | SPIFSD: Fran                                  | ne Sync Pulse     | Direction Cont     | trol on SSx Pin   | bit             |                 |                |  |  |
|               | 1 = Frame syl                                 | nc pulse input (  | slave)<br>(mastor) |                   |                 |                 |                |  |  |
| hit 10        |                                               |                   | (IIIdStel)         | -romo modo on     | .h. A           |                 |                |  |  |
| DIL 13        | 1 - Fromo ov                                  | ane Sync Puise    |                    | -rame mode on     | iiy)            |                 |                |  |  |
|               | 0 = Frame sy                                  | nc pulse is activ | /e-low             |                   |                 |                 |                |  |  |
| bit 12-2      | Unimplemen                                    | ted: Read as '    | )'                 |                   |                 |                 |                |  |  |
| bit 1         | SPIFE: Frame                                  | e Svnc Pulse E    | dae Select bit     |                   |                 |                 |                |  |  |
|               | 1 = Frame sv                                  | nc pulse coinci   | des with first b   | it clock          |                 |                 |                |  |  |
|               | 0 = Frame sync pulse precedes first bit clock |                   |                    |                   |                 |                 |                |  |  |
| bit 0         | SPIBEN: Enh                                   | anced Buffer E    | nable bit          |                   |                 |                 |                |  |  |
|               | 1 = Enhanced                                  | l buffer enabled  | 1                  |                   |                 |                 |                |  |  |
|               | 0 = Enhanced                                  | buffer disable    | d (Legacy mod      | le)               |                 |                 |                |  |  |
|               |                                               |                   |                    |                   |                 |                 |                |  |  |



#### FIGURE 15-3: SPI MASTER/SLAVE CONNECTION (STANDARD MODE)









# 17.2 Transmitting in 8-Bit Data Mode

- 1. Set up the UART:
  - a) Write appropriate values for data, parity and Stop bits.
  - b) Write appropriate baud rate value to the UxBRG register.
  - c) Set up transmit and receive interrupt enable and priority bits.
- 2. Enable the UART.
- 3. Set the UTXEN bit (causes a transmit interrupt two cycles after being set).
- 4. Write data byte to the lower byte of UxTXREG word. The value will be immediately transferred to the Transmit Shift Register (TSR) and the serial bit stream will start shifting out with the next rising edge of the baud clock.
- Alternately, the data byte may be transferred while UTXEN = 0 and then the user may set UTXEN. This will cause the serial bit stream to begin immediately because the baud clock will start from a cleared state.
- 6. A transmit interrupt will be generated as per interrupt control bit, UTXISELx.

### 17.3 Transmitting in 9-Bit Data Mode

- 1. Set up the UART (as described in **Section 17.2** "**Transmitting in 8-Bit Data Mode**").
- 2. Enable the UART.
- 3. Set the UTXEN bit (causes a transmit interrupt).
- 4. Write UxTXREG as a 16-bit value only.
- 5. A word write to UxTXREG triggers the transfer of the 9-bit data to the TSR. The serial bit stream will start shifting out with the first rising edge of the baud clock.
- 6. A transmit interrupt will be generated as per the setting of control bit, UTXISELx.

# 17.4 Break and Sync Transmit Sequence

The following sequence will send a message frame header made up of a Break, followed by an Auto-Baud Sync byte.

- 1. Configure the UART for the desired mode.
- 2. Set UTXEN and UTXBRK to set up the Break character.
- 3. Load the UxTXREG with a dummy character to initiate transmission (value is ignored).
- 4. Write '55h' to UxTXREG; this loads the Sync character into the transmit FIFO.
- 5. After the Break has been sent, the UTXBRK bit is reset by hardware. The Sync character now transmits.

### 17.5 Receiving in 8-Bit or 9-Bit Data Mode

- 1. Set up the UART (as described in Section 17.2 "Transmitting in 8-Bit Data Mode").
- 2. Enable the UART.
- 3. A receive interrupt will be generated when one or more data characters have been received as per interrupt control bit, URXISELx.
- 4. Read the OERR bit to determine if an overrun error has occurred. The OERR bit must be reset in software.
- 5. Read UxRXREG.

The act of reading the UxRXREG character will move the next character to the top of the receive FIFO, including a new set of PERR and FERR values.

# 17.6 Operation of UxCTS and UxRTS Control Pins

UARTx Clear to Send (UxCTS) and Request to Send (UxRTS) are the two hardware-controlled pins that are associated with the UART module. These two pins allow the UART to operate in Simplex and Flow Control modes. They are implemented to control the transmission and reception between the Data Terminal Equipment (DTE). The UEN<1:0> bits in the UxMODE register configure these pins.

# 17.7 Infrared Support

The UART module provides two types of infrared UART support: one is the IrDA clock output to support the external IrDA encoder and decoder device (legacy module support), and the other is the full implementation of the IrDA encoder and decoder. Note that because the IrDA modes require a 16x baud clock, they will only work when the BRGH bit (UxMODE<3>) is '0'.

#### 17.7.1 IRDA CLOCK OUTPUT FOR EXTERNAL IRDA SUPPORT

To support external IrDA encoder and decoder devices, the BCLKx pin (same as the UxRTS pin) can be configured to generate the 16x baud clock. When UEN<1:0> = 11, the BCLKx pin will output the 16x baud clock if the UART module is enabled. It can be used to support the IrDA codec chip.

# 17.7.2 BUILT-IN IRDA ENCODER AND DECODER

The UART has full implementation of the IrDA encoder and decoder as part of the UART module. The built-in IrDA encoder and decoder functionality is enabled using the IREN bit (UxMODE<12>). When enabled (IREN = 1), the receive pin (UxRX) acts as the input from the infrared receiver. The transmit pin (UxTX) acts as the output to the infrared transmitter.

# 18.7 USB OTG Module Registers

There are a total of 37 memory mapped registers associated with the USB OTG module. They can be divided into four general categories:

- USB OTG Module Control (12)
- USB Interrupt (7)
- USB Endpoint Management (16)
- USB VBUS Power Control (2)

This total does not include the (up to) 128 BD registers in the BDT. Their prototypes, described in Register 18-1 and Register 18-2, are shown separately in **Section 18.2 "USB Buffer Descriptors and the BDT"**.

With the exception U1PWMCON and U1PWMRRS, all USB OTG registers are implemented in the Least Significant Byte of the register. Bits in the upper byte are unimplemented, and have no function. Note that some registers are instantiated only in Host mode, while other registers have different bit instantiations and functions in Device and Host modes. Registers described in the following sections are those that have bits with specific control and configuration features. The following registers are used for data or address values only:

- U1BDTP1: Specifies the 256-word page in data RAM used for the BDT; 8-bit value with bit 0 fixed as '0' for boundary alignment
- U1FRML and U1FRMH: Contains the 11-bit byte counter for the current data frame
- U1PWMRRS: Contains the 8-bit value for PWM duty cycle (bits<15:8>) and PWM period (bits<7:0>) for the VBUS boost assist PWM module.

| R/W-0                                                                                                                                                                                             | R/W-0                                                                                                                                                                            | R/W-0            | R/W-0 <sup>(1)</sup> | R/W-0                                   | R/W-0            | R/W-0            | R/W-0 <sup>(1)</sup> |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|-----------------------------------------|------------------|------------------|----------------------|--|--|
| PCFG15                                                                                                                                                                                            | PCFG14                                                                                                                                                                           | PCFG13           | PCFG12               | PCFG11                                  | PCFG10           | PCFG9            | PCFG8                |  |  |
| bit 15                                                                                                                                                                                            |                                                                                                                                                                                  |                  |                      |                                         |                  |                  | bit 8                |  |  |
|                                                                                                                                                                                                   |                                                                                                                                                                                  |                  |                      |                                         |                  |                  |                      |  |  |
| R/W-0 <sup>(1)</sup>                                                                                                                                                                              | R/W-0 <sup>(1)</sup>                                                                                                                                                             | R/W-0            | R/W-0                | R/W-0                                   | R/W-0            | R/W-0            | R/W-0                |  |  |
| PCFG7                                                                                                                                                                                             | PCFG6                                                                                                                                                                            | PCFG5            | PCFG4                | PCFG3                                   | PCFG2            | PCFG1            | PCFG0                |  |  |
| bit 7                                                                                                                                                                                             |                                                                                                                                                                                  |                  |                      |                                         |                  |                  | bit 0                |  |  |
|                                                                                                                                                                                                   |                                                                                                                                                                                  |                  |                      |                                         |                  |                  |                      |  |  |
| Legend:                                                                                                                                                                                           |                                                                                                                                                                                  |                  |                      |                                         |                  |                  |                      |  |  |
| R = Readable                                                                                                                                                                                      | e bit                                                                                                                                                                            | W = Writable     | bit                  | U = Unimplen                            | nented bit, read | l as '0'         |                      |  |  |
| -n = Value at                                                                                                                                                                                     | POR                                                                                                                                                                              | '1' = Bit is set |                      | '0' = Bit is cleared x = Bit is unknown |                  |                  |                      |  |  |
| bit 15                                                                                                                                                                                            | bit 15 <b>PCFG15:</b> A/D Input Band Gap Reference Enable bit<br>1 = Internal band gap (VBG) reference channel is disabled<br>0 = Internal band gap reference channel is enabled |                  |                      |                                         |                  |                  |                      |  |  |
| bit 14 <b>PCFG14:</b> A/D Input Half Band Gap Reference Enable bit<br>1 = Internal half band gap (VBG/2) reference channel is disabled<br>0 = Internal half band gap reference channel is enabled |                                                                                                                                                                                  |                  |                      |                                         |                  |                  |                      |  |  |
| bit 13                                                                                                                                                                                            | PCFG13: A/D                                                                                                                                                                      | D Input Voltage  | Regulator Out        | put Reference I                         | Enable bit       |                  |                      |  |  |
|                                                                                                                                                                                                   | <ul> <li>1 = Internal voltage regulator output (VDDCORE) reference channel is disabled</li> <li>0 = Internal voltage regulator output reference channel is enabled</li> </ul>    |                  |                      |                                         |                  |                  |                      |  |  |
| bit 12-0                                                                                                                                                                                          | PCFG<12:0>                                                                                                                                                                       | : Analog Input   | Pin Configurat       | ion Control bits                        | (1)              |                  |                      |  |  |
|                                                                                                                                                                                                   | 1 = Pin for co                                                                                                                                                                   | orresponding a   | nalog channel        | is configured in                        | Digital mode; I  | /O port read is  | enabled              |  |  |
| 0 = Pin is configured in Analog mode; I/O port read is disabled, A/D samples pin voltage                                                                                                          |                                                                                                                                                                                  |                  |                      |                                         |                  |                  |                      |  |  |
|                                                                                                                                                                                                   |                                                                                                                                                                                  |                  | R and ANI12 ar       | ro upovoilablo o                        | n 28 nin davica  | s: loavo thoso i | corrosponding        |  |  |

#### REGISTER 22-5: AD1PCFG: A/D PORT CONFIGURATION REGISTER

**Note 1:** Analog channels, AN6, AN7, AN8 and AN12, are unavailable on 28-pin devices; leave these corresponding bits set.



### REGISTER 23-1: CMxCON: COMPARATOR x CONTROL REGISTERS (COMPARATORS 1 THROUGH 3) (CONTINUED)

- bit 4 **CREF:** Comparator Reference Select bits (non-inverting input)
  - 1 = Non-inverting input connects to internal CVREF+ input reference voltage
  - 0 = Non-inverting input connects to CxINA pin
- bit 3-2 Unimplemented: Read as '0'
- bit 1-0 CCH<1:0>: Comparator Channel Select bits
  - 11 = Inverting input of comparator connects to CVREF- input reference voltage
  - 10 = Inverting input of comparator connects to CxIND pin
  - 01 = Inverting input of comparator connects to CxINC pin
  - 00 = Inverting input of comparator connects to CxINB pin

#### REGISTER 23-2: CMSTAT: COMPARATOR MODULE STATUS REGISTER

| R/W-0   | U-0 | U-0 | U-0 | U-0 | R-0   | R-0   | R-0   |
|---------|-----|-----|-----|-----|-------|-------|-------|
| CMIDL   | _   | —   | —   | —   | C3EVT | C2EVT | C1EVT |
| bit 15  |     |     |     |     |       |       | bit 8 |
|         |     |     |     |     |       |       |       |
| U-0     | U-0 | U-0 | U-0 | U-0 | R-0   | R-0   | R-0   |
|         | _   | —   | —   | _   | C3OUT | C2OUT | C1OUT |
| bit 7   |     |     |     |     |       |       | bit 0 |
|         |     |     |     |     |       |       |       |
| Legend: |     |     |     |     |       |       |       |

| - J                               |                  |                                    |                    |  |  |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

| bit 15    | CMIDL: Comparator Stop in Idle Mode bit                                                                                                                               |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | <ul> <li>1 = Discontinue operation of all comparators when device enters Idle mode</li> <li>0 = Continue operation of all enabled comparators in Idle mode</li> </ul> |
| bit 14-11 | Unimplemented: Read as '0'                                                                                                                                            |
| bit 10    | C3EVT: Comparator 3 Event Status bit (read-only)                                                                                                                      |
|           | Shows the current event status of Comparator 3 (CM3CON<9>).                                                                                                           |
| bit 9     | C2EVT: Comparator 2 Event Status bit (read-only)                                                                                                                      |
|           | Shows the current event status of Comparator 2 (CM2CON<9>).                                                                                                           |
| bit 8     | C1EVT: Comparator 1 Event Status bit (read-only)                                                                                                                      |
|           | Shows the current event status of Comparator 1 (CM1CON<9>).                                                                                                           |
| bit 7-3   | Unimplemented: Read as '0'                                                                                                                                            |
| bit 2     | C3OUT: Comparator 3 Output Status bit (read-only)                                                                                                                     |
|           | Shows the current output of Comparator 3 (CM3CON<8>).                                                                                                                 |
| bit 1     | C2OUT: Comparator 2 Output Status bit (read-only)                                                                                                                     |
|           | Shows the current output of Comparator 2 (CM2CON<8>).                                                                                                                 |
| bit 0     | C1OUT: Comparator 1 Output Status bit (read-only)                                                                                                                     |
|           | Shows the current output of Comparator 1 (CM1CON<8>).                                                                                                                 |

### 25.2 Measuring Time

Time measurements on the pulse width can be similarly performed using the A/D module's internal capacitor (CAD) and a precision resistor for current calibration. Figure 25-2 shows the external connections used for time measurements, and how the CTMU and A/D modules are related in this application. This example also shows both edge events coming from the external CTEDG pins, but other configurations using internal edge sources are possible. For the smallest time measurements, select the internal A/D Channel 31, CH0S<4:0> = 11111. This minimizes any stray capacitance that may otherwise be associated with using an input pin, thus keeping the total capacitance to that of the A/D Converter itself (4-5 pF). A detailed discussion on measuring capacitance and time with the CTMU module is provided in the "PIC24F Family Reference Manual".

### 25.3 Pulse Generation and Delay

The CTMU module can also generate an output pulse with edges that are not synchronous with the device's system clock. More specifically, it can generate a pulse with a programmable delay from an edge event input to the module.

When the module is configured for pulse generation delay by setting the TGEN bit (CTMUCON<12>), the internal current source is connected to the B input of Comparator 2. A capacitor (CDELAY) is connected to the Comparator 2 pin, C2INB, and the comparator voltage reference, CVREF, is connected to C2INA. CVREF is then configured for a specific trip point. The module begins to charge CDELAY when an edge event is detected. When CDELAY charges above the CVREF trip point, a pulse is output on CTPLS. The length of the pulse delay is determined by the value of CDELAY and the CVREF trip point.

Figure 25-3 shows the external connections for pulse generation, as well as the relationship of the different analog modules required. While CTEDG1 is shown as the input pulse source, other options are available. A detailed discussion on pulse generation with the CTMU module is provided in the "*PIC24F Family Reference Manual*".

# FIGURE 25-2: TYPICAL CONNECTIONS AND INTERNAL CONFIGURATION FOR TIME MEASUREMENT



# FIGURE 25-3: TYPICAL CONNECTIONS AND INTERNAL CONFIGURATION FOR PULSE DELAY GENERATION



#### REGISTER 26-4: CW4: FLASH CONFIGURATION WORD 4

| U-1                                                                          | U-1                                           | U-1          | U-1        | U-1          | U-1              | U-1           | U-1      |  |  |
|------------------------------------------------------------------------------|-----------------------------------------------|--------------|------------|--------------|------------------|---------------|----------|--|--|
| —                                                                            | —                                             | _            | _          |              |                  | —             | —        |  |  |
| bit 23                                                                       | · · · · · · · · · · · · · · · · · · ·         |              | ·          | •            | •                |               | bit 16   |  |  |
|                                                                              |                                               |              |            |              |                  |               |          |  |  |
| U-1                                                                          | U-1                                           | U-1          | U-1        | U-1          | U-1              | U-1           | U-1      |  |  |
| —                                                                            | —                                             | —            | —          | —            | —                | —             | —        |  |  |
| bit 15                                                                       |                                               |              |            |              |                  |               | bit 8    |  |  |
|                                                                              |                                               |              |            |              |                  |               |          |  |  |
| R/PO-1                                                                       | R/PO-1                                        | R/PO-1       | R/PO-1     | R/PO-1       | R/PO-1           | R/PO-1        | R/PO-1   |  |  |
| DSWDTEN                                                                      | DSBOREN                                       | RTCOSC       | DSWDTOSC   | DSWDTPS3     | DSWDTPS2         | DSWDTPS1      | DSWDTPS0 |  |  |
| bit 7                                                                        |                                               |              |            |              |                  |               | bit 0    |  |  |
|                                                                              |                                               |              |            |              |                  |               |          |  |  |
| Legend:                                                                      |                                               |              |            |              |                  |               |          |  |  |
| R = Readable                                                                 | e bit                                         | PO = Program | m Once bit | U = Unimplem | nented bit, read | <b>as</b> '0' |          |  |  |
| -n = Value when device is unprogrammed '1' = Bit is set '0' = Bit is cleared |                                               |              |            |              |                  | ared          |          |  |  |
|                                                                              |                                               |              |            |              |                  |               |          |  |  |
| bit 23-8                                                                     | bit 23-8 Unimplemented: Read as '1'           |              |            |              |                  |               |          |  |  |
| bit 7                                                                        | DSWDTEN: Deep Sleep Watchdog Timer Enable bit |              |            |              |                  |               |          |  |  |
|                                                                              | 1 = DSWDT is                                  | enabled      |            |              |                  |               |          |  |  |
|                                                                              | 0 = DSWDT is                                  | s disabled   |            |              |                  |               |          |  |  |

| bit 6   | <b>DSBOREN:</b> Deep Sleep BOR Enable bit<br>1 = BOR is enabled in Deep Sleep<br>0 = BOR is disabled in Deep Sleep (does not affect Sleep mode)                                                                                                                                                                                                                                   |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5   | <b>RTCOSC:</b> RTCC Reference Clock Select bit<br>1 = RTCC uses SOSC as reference clock                                                                                                                                                                                                                                                                                           |
| bit 4   | <b>DSWDTOSC:</b> DSWDT Reference Clock Select bit                                                                                                                                                                                                                                                                                                                                 |
|         | <ul><li>1 = DSWDT uses LPRC as reference clock</li><li>0 = DSWDT uses SOSC as reference clock</li></ul>                                                                                                                                                                                                                                                                           |
| bit 3-0 | DSWDTPS<3:0>: DSWDT Postscale select bits<br>The DSWDT prescaler is 32; this creates an approximate base time unit of 1 ms.<br>1111 = 1:2,147,483,648 (25.7 days)<br>1110 = 1:536,870,912 (6.4 days)<br>1101 = 1:134,217,728 (38.5 hours)<br>1100 = 1:33,554,432 (9.6 hours)<br>1011 = 1:8,388,608 (2.4 hours)<br>1010 = 1:2,097,152 (36 minutes)<br>1001 = 1:524,288 (9 minutes) |

1000 = 1:131,072 (135 seconds) 0111 = 1:32,768 (34 seconds) 0110 = 1:8,192 (8.5 seconds) 0101 = 1:2,048 (2.1 seconds) 0100 = 1:512 (528 ms) 0011 = 1:128 (132 ms) 0010 = 1:32 (33 ms) 0001 = 1:8 (8.3 ms) 0000 = 1:2 (2.1 ms)

### FIGURE 29-4: EXTERNAL CLOCK TIMING



### TABLE 29-16: EXTERNAL CLOCK TIMING REQUIREMENTS

| AC CHARACTERISTICS |               |                                                                         | $\begin{array}{ll} \mbox{Standard Operating Conditions: 2.50 to 3.6V (unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                    |                                |                                        |                                                                                                                                                                                                             |  |
|--------------------|---------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Param<br>No.       | Sym           | Characteristic                                                          | Min                                                                                                                                                                                                                                                                          | Typ <sup>(1)</sup> | Мах                            | Units                                  | Conditions                                                                                                                                                                                                  |  |
| OS10               | Fosc          | External CLKI Frequency<br>(External clocks allowed<br>only in EC mode) | DC<br>4<br>DC<br>4                                                                                                                                                                                                                                                           |                    | 32<br>8<br>24<br>6             | MHz<br>MHz<br>MHz<br>MHz               | $\begin{array}{l} EC, -40^\circC \leq TA \leq +85^\circC \\ ECPLL, -40^\circC \leq TA \leq +85^\circC \\ EC, -40^\circC \leq TA \leq +125^\circC \\ ECPLL, -40^\circC \leq TA \leq +125^\circC \end{array}$ |  |
|                    |               | Oscillator Frequency                                                    | 3<br>3<br>10<br>31<br>3<br>10                                                                                                                                                                                                                                                |                    | 10<br>8<br>32<br>33<br>6<br>24 | MHz<br>MHz<br>MHz<br>kHz<br>MHz<br>MHz | XT<br>XTPLL, $-40^{\circ}C \le Ta \le +85^{\circ}C$<br>HS, $-40^{\circ}C \le Ta \le +85^{\circ}C$<br>SOSC<br>XTPLL, $-40^{\circ}C \le Ta \le +125^{\circ}C$<br>HS, $-40^{\circ}C \le Ta \le +125^{\circ}C$  |  |
| OS20               | Tosc          | Tosc = 1/Fosc                                                           | —                                                                                                                                                                                                                                                                            | —                  |                                | —                                      | See parameter OS10<br>for Fosc value                                                                                                                                                                        |  |
| OS25               | Тсү           | Instruction Cycle Time <sup>(2)</sup>                                   | 62.5                                                                                                                                                                                                                                                                         |                    | DC                             | ns                                     |                                                                                                                                                                                                             |  |
| OS30               | TosL,<br>TosH | External Clock in (OSCI)<br>High or Low Time                            | 0.45 x Tosc                                                                                                                                                                                                                                                                  | _                  |                                | ns                                     | EC                                                                                                                                                                                                          |  |
| OS31               | TosR,<br>TosF | External Clock in (OSCI)<br>Rise or Fall Time                           |                                                                                                                                                                                                                                                                              | _                  | 20                             | ns                                     | EC                                                                                                                                                                                                          |  |
| OS40               | TckR          | CLKO Rise Time <sup>(3)</sup>                                           | _                                                                                                                                                                                                                                                                            | 6                  | 10                             | ns                                     |                                                                                                                                                                                                             |  |
| OS41               | TckF          | CLKO Fall Time <sup>(3)</sup>                                           | _                                                                                                                                                                                                                                                                            | 6                  | 10                             | ns                                     |                                                                                                                                                                                                             |  |

**Note 1:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- 2: Instruction cycle period (TCY) equals two times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "Min." values with an external clock applied to the OSCI/CLKI pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.
- **3:** Measurements are taken in EC mode. The CLKO signal is measured on the OSCO pin. CLKO is low for the Q1-Q2 period (1/2 TCY) and high for the Q3-Q4 period (1/2 TCY).

### TABLE 29-22: ADC MODULE SPECIFICATIONS

| AC CHARACTERISTICS |                  | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |                                   |        |                                  |       |                                                                                                |  |  |  |  |
|--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------|----------------------------------|-------|------------------------------------------------------------------------------------------------|--|--|--|--|
| Param<br>No.       | Symbol           | Characteristic                                                                                                                                                                                                                                                                      | Min.                              | Тур    | Max.                             | Units | Conditions                                                                                     |  |  |  |  |
|                    |                  |                                                                                                                                                                                                                                                                                     | Device S                          | Supply |                                  |       |                                                                                                |  |  |  |  |
| AD01               | AVDD             | Module VDD Supply                                                                                                                                                                                                                                                                   | Greater of<br>VDD – 0.3<br>or 2.0 | _      | Lesser of<br>VDD + 0.3<br>or 3.6 | V     |                                                                                                |  |  |  |  |
| AD02               | AVss             | Module Vss Supply                                                                                                                                                                                                                                                                   | Vss – 0.3                         | —      | Vss + 0.3                        | V     |                                                                                                |  |  |  |  |
|                    | Reference Inputs |                                                                                                                                                                                                                                                                                     |                                   |        |                                  |       |                                                                                                |  |  |  |  |
| AD05               | VREFH            | Reference Voltage High                                                                                                                                                                                                                                                              | AVss + 1.7                        |        | AVdd                             | V     |                                                                                                |  |  |  |  |
| AD06               | Vrefl            | Reference Voltage Low                                                                                                                                                                                                                                                               | AVss                              | —      | AVDD - 1.7                       | V     |                                                                                                |  |  |  |  |
| AD07               | VREF             | Absolute Reference<br>Voltage                                                                                                                                                                                                                                                       | AVss – 0.3                        | —      | AVDD + 0.3                       | V     |                                                                                                |  |  |  |  |
| AD08               | IVREF            | Reference voltage input<br>current                                                                                                                                                                                                                                                  | —                                 | —      | 1.25                             | mA    | (Note 3)                                                                                       |  |  |  |  |
| AD09               | ZVREF            | Reference input<br>impedance                                                                                                                                                                                                                                                        | —                                 | 10k    | _                                | Ω     | (Note 4)                                                                                       |  |  |  |  |
|                    |                  |                                                                                                                                                                                                                                                                                     | Analog                            | Input  |                                  |       |                                                                                                |  |  |  |  |
| AD10               | VINH-VINL        | Full-Scale Input Span                                                                                                                                                                                                                                                               | VREFL                             | —      | VREFH                            | V     | (Note 2)                                                                                       |  |  |  |  |
| AD11               | Vin              | Absolute Input Voltage                                                                                                                                                                                                                                                              | AVss - 0.3                        | —      | AVDD + 0.3                       | V     |                                                                                                |  |  |  |  |
| AD12               | VINL             | Absolute VINL Input<br>Voltage                                                                                                                                                                                                                                                      | AVss – 0.3                        | _      | AVDD/2                           | V     |                                                                                                |  |  |  |  |
| AD13               | _                | Leakage Current                                                                                                                                                                                                                                                                     | _                                 | ±0.001 | ±0.610                           | μA    | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = $3V$ ,<br>Source Impedance = $2.5 \text{ k}\Omega$ |  |  |  |  |
| AD17               | Rin              | Recommended Impedance<br>of Analog Voltage Source                                                                                                                                                                                                                                   | —                                 | —      | 2.5K                             | Ω     | 10-bit                                                                                         |  |  |  |  |
|                    |                  | ·                                                                                                                                                                                                                                                                                   | ADC Ac                            | curacy |                                  |       |                                                                                                |  |  |  |  |
| AD20b              | NR               | Resolution                                                                                                                                                                                                                                                                          | —                                 | 10     | —                                | bits  |                                                                                                |  |  |  |  |
| AD21b              | INL              | Integral Nonlinearity                                                                                                                                                                                                                                                               | —                                 | ±1     | <±2                              | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V                                                 |  |  |  |  |
| AD22b              | DNL              | Differential Nonlinearity                                                                                                                                                                                                                                                           | —                                 | ±0.5   | <±1.25                           | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V                                                 |  |  |  |  |
| AD23b              | Gerr             | Gain Error                                                                                                                                                                                                                                                                          | _                                 | ±1     | ±3                               | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V                                                 |  |  |  |  |
| AD24b              | EOFF             | Offset Error                                                                                                                                                                                                                                                                        | —                                 | ±1     | ±2                               | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V                                                 |  |  |  |  |
| AD25b              | —                | Monotonicity <sup>(1)</sup>                                                                                                                                                                                                                                                         | —                                 | _      | —                                | _     | Guaranteed                                                                                     |  |  |  |  |

Note 1: The ADC conversion result never decreases with an increase in the input voltage and has no missing codes.

2: Measurements taken with external VREF+ and VREF- are used as the ADC voltage reference.

**3:** External reference voltage applied to VREF+/- pins. IVREF is current during conversion at 3.3v, 25C. Parameter is for design guidance only and is not tested.

4: Impedance during sampling at 3.3, 25C. Parameter is for design guidance only and is not tested.

|              |                  |                                                   | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |     |       |            |                                          |  |  |  |  |
|--------------|------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------|------------------------------------------|--|--|--|--|
| Param<br>No. | Symbol           | Characteristic Min. Typ Max.                      |                                                                                                                                                                                                                                                                                   |     | Units | Conditions |                                          |  |  |  |  |
|              | Clock Parameters |                                                   |                                                                                                                                                                                                                                                                                   |     |       |            |                                          |  |  |  |  |
| AD50         | Tad              | ADC Clock Period                                  | 75                                                                                                                                                                                                                                                                                | -   | _     | ns         | Tcy = 75 ns, AD1CON3<br>in default state |  |  |  |  |
| AD51         | trc              | ADC Internal RC Oscillator<br>Period              | —                                                                                                                                                                                                                                                                                 | 250 | —     | ns         |                                          |  |  |  |  |
|              | -                | Con                                               | version R                                                                                                                                                                                                                                                                         | ate |       |            |                                          |  |  |  |  |
| AD55         | tCONV            | Conversion Time                                   |                                                                                                                                                                                                                                                                                   | 12  | —     | TAD        |                                          |  |  |  |  |
| AD56         | FCNV             | Throughput Rate                                   |                                                                                                                                                                                                                                                                                   |     | 500   | ksps       | AVDD > 2.7V                              |  |  |  |  |
| AD57         | <b>t</b> SAMP    | Sample Time                                       |                                                                                                                                                                                                                                                                                   | 1   | _     | Tad        |                                          |  |  |  |  |
|              | Clock Parameters |                                                   |                                                                                                                                                                                                                                                                                   |     |       |            |                                          |  |  |  |  |
| AD61         | tPSS             | Sample Start Delay from setting Sample bit (SAMP) | 2                                                                                                                                                                                                                                                                                 | —   | 3     | Tad        |                                          |  |  |  |  |

# TABLE 29-23: ADC CONVERSION TIMING REQUIREMENTS<sup>(1)</sup>

**Note 1:** Because the sample capacitors will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.