

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 48MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB                                      |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                 |
| Number of I/O              | 35                                                                          |
| Program Memory Size        | 24KB (12K x 16)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 2K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                   |
| Data Converters            | A/D 13x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 44-VQFN Exposed Pad                                                         |
| Supplier Device Package    | 44-QFN (8x8)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf4455t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Diagrams**



| D' N                      | Pin Number |          |         | Pin Buffer |                  |                                                                                                                                                                                                           |
|---------------------------|------------|----------|---------|------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                  | PDIP       | QFN      | TQFP    | Туре       | Туре             | Description                                                                                                                                                                                               |
| MCLR/VPP/RE3<br>MCLR      | 1          | 18       | 18      | I          | ST               | Master Clear (input) or programming voltage (input).<br>Master Clear (Reset) input. This pin is an active-low<br>Reset to the device.                                                                     |
| VPP                       |            |          |         | P          |                  | Programming voltage input.                                                                                                                                                                                |
| RE3                       |            |          |         |            | ST               | Digital input.                                                                                                                                                                                            |
| OSC1/CLKI<br>OSC1<br>CLKI | 13         | 32       | 30      | <br>       | Analog<br>Analog | Oscillator crystal or external clock input.<br>Oscillator crystal input or external clock source input.<br>External clock source input. Always associated with<br>pin function OSC1. (See OSC2/CLKO pin.) |
| OSC2/CLKO/RA6<br>OSC2     | 14         | 33       | 31      | 0          | _                | Oscillator crystal or clock output.<br>Oscillator crystal output. Connects to crystal or<br>resonator in Crystal Oscillator mode.                                                                         |
| CLKO                      |            |          |         | 0          | —                | In RC mode, OSC2 pin outputs CLKO which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate.                                                                                             |
| RA6                       |            |          |         | I/O        | TTL              | General purpose I/O pin.                                                                                                                                                                                  |
| Legend: TTL = TTL c       | ompatib    | le input | t       |            | С                | MOS = CMOS compatible input or output                                                                                                                                                                     |
| ST = Schm                 | itt Trigg  | er input | with CN | /IOS le    | vels I           | = Input                                                                                                                                                                                                   |
| O = Outpu                 | t          | -        |         |            | Р                | = Power                                                                                                                                                                                                   |

#### TABLE 1-3: PIC18F4455/4550 PINOUT I/O DESCRIPTIONS

**Note 1:** Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared.

2: Default assignment for CCP2 when CCP2MX Configuration bit is set.

**3:** These pins are No Connect unless the ICPRT Configuration bit is set. For NC/ICPORTS, the pin is No Connect unless ICPRT is set and the DEBUG Configuration bit is cleared.

#### 2.2.5.4 Compensating for INTOSC Drift

It is possible to adjust the INTOSC frequency by modifying the value in the OSCTUNE register. This has no effect on the INTRC clock source frequency.

Tuning the INTOSC source requires knowing when to make the adjustment, in which direction it should be made and in some cases, how large a change is needed. When using the EUSART, for example, an adjustment may be required when it begins to generate framing errors or receives data with errors while in Asynchronous mode. Framing errors indicate that the device clock frequency is too high; to adjust for this, decrement the value in OSCTUNE to reduce the clock frequency. On the other hand, errors in data may suggest that the clock speed is too low; to compensate, increment OSCTUNE to increase the clock frequency.

It is also possible to verify device clock speed against a reference clock. Two timers may be used: one timer is clocked by the peripheral clock, while the other is clocked by a fixed reference source, such as the Timer1 oscillator. Both timers are cleared but the timer clocked by the reference generates interrupts. When an interrupt occurs, the internally clocked timer is read and both timers are cleared. If the internally clocked timer value is greater than expected, then the internal oscillator block is running too fast. To adjust for this, decrement the OSCTUNE register. Finally, a CCP module can use free-running Timer1 (or Timer3), clocked by the internal oscillator block and an external event with a known period (i.e., AC power frequency). The time of the first event is captured in the CCPRxH:CCPRxL registers and is recorded for use later. When the second event causes a capture, the time of the first event is subtracted from the time of the second event. Since the period of the external event is known, the time difference between events can be calculated.

If the measured time is much greater than the calculated time, the internal oscillator block is running too fast; to compensate, decrement the OSCTUNE register. If the measured time is much less than the calculated time, the internal oscillator block is running too slow; to compensate, increment the OSCTUNE register.

#### 3.4.3 RC\_IDLE MODE

In RC\_IDLE mode, the CPU is disabled but the peripherals continue to be clocked from the internal oscillator block using the INTOSC multiplexer. This mode allows for controllable power conservation during Idle periods.

From RC\_RUN, this mode is entered by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, first set IDLEN, then set the SCS1 bit and execute SLEEP. Although its value is ignored, it is recommended that SCS0 also be cleared; this is to maintain software compatibility with future devices. The INTOSC multiplexer may be used to select a higher clock frequency by modifying the IRCF bits before executing the SLEEP instruction. When the clock source is switched to the INTOSC multiplexer, the primary oscillator is shut down and the OSTS bit is cleared.

If the IRCF bits are set to any non-zero value, or the INTSRC bit is set, the INTOSC output is enabled. The IOFS bit becomes set after the INTOSC output becomes stable, after an interval of TIOBST (parameter 39, Table 28-12). Clocks to the peripherals continue while the INTOSC source stabilizes. If the IRCF bits were previously at a non-zero value, or INTSRC was set before the SLEEP instruction was executed and the INTOSC source was already stable, the IOFS bit will remain set. If the IRCF bits and INTSRC are all clear, the INTOSC output will not be enabled, the IOFS bit will remain clear and there will be no indication of the current clock source.

When a wake event occurs, the peripherals continue to be clocked from the INTOSC multiplexer. After a delay of TCSD following the wake event, the CPU begins executing code being clocked by the INTOSC multiplexer. The IDLEN and SCS bits are not affected by the wake-up. The INTRC source will continue to run if either the WDT or the Fail-Safe Clock Monitor is enabled.

#### 3.5 Exiting Idle and Sleep Modes

An exit from Sleep mode or any of the Idle modes is triggered by an interrupt, a Reset or a WDT time-out. This section discusses the triggers that cause exits from power-managed modes. The clocking subsystem actions are discussed in each of the power-managed modes (see Section 3.2 "Run Modes", Section 3.3 "Sleep Mode" and Section 3.4 "Idle Modes").

#### 3.5.1 EXIT BY INTERRUPT

Any of the available interrupt sources can cause the device to exit from an Idle mode or Sleep mode to a Run mode. To enable this functionality, an interrupt source must be enabled by setting its enable bit in one of the INTCON or PIE registers. The exit sequence is initiated when the corresponding interrupt flag bit is set.

On all exits from Idle or Sleep modes by interrupt, code execution branches to the interrupt vector if the GIE/GIEH bit (INTCON<7>) is set. Otherwise, code execution continues or resumes without branching (see Section 9.0 "Interrupts").

A fixed delay of interval TCSD following the wake event is required when leaving Sleep and Idle modes. This delay is required for the CPU to prepare for execution. Instruction execution resumes on the first clock cycle following this delay.

#### 3.5.2 EXIT BY WDT TIME-OUT

A WDT time-out will cause different actions depending on which power-managed mode the device is in when the time-out occurs.

If the device is not executing code (all Idle modes and Sleep mode), the time-out will result in an exit from the power-managed mode (see Section 3.2 "Run Modes" and Section 3.3 "Sleep Mode"). If the device is executing code (all Run modes), the time-out will result in a WDT Reset (see Section 25.2 "Watchdog Timer (WDT)").

The WDT timer and postscaler are cleared by executing a SLEEP or CLRWDT instruction, the loss of a currently selected clock source (if the Fail-Safe Clock Monitor is enabled) and modifying the IRCF bits in the OSCCON register if the internal oscillator block is the device clock source.

#### 3.5.3 EXIT BY RESET

Normally, the device is held in Reset by the Oscillator Start-up Timer (OST) until the primary clock becomes ready. At that time, the OSTS bit is set and the device begins executing code. If the internal oscillator block is the new clock source, the IOFS bit is set instead.

The exit delay time from Reset to the start of code execution depends on both the clock sources before and after the wake-up and the type of oscillator if the new clock source is the primary clock. Exit delays are summarized in Table 3-2.

Code execution can begin before the primary clock becomes ready. If either the Two-Speed Start-up (see **Section 25.3 "Two-Speed Start-up"**) or Fail-Safe Clock Monitor (see **Section 25.4 "Fail-Safe Clock Monitor"**) is enabled, the device may begin execution as soon as the Reset source has cleared. Execution is clocked by the INTOSC multiplexer driven by the internal oscillator block. Execution is clocked by the internal oscillator block until either the primary clock becomes ready or a power-managed mode is entered before the primary clock becomes ready; the primary clock is then shut down.

## 9.0 INTERRUPTS

The PIC18F2455/2550/4455/4550 devices have multiple interrupt sources and an interrupt priority feature that allows each interrupt source to be assigned a high-priority level or a low-priority level. The high-priority interrupt vector is at 000008h and the low-priority interrupt vector is at 000018h. High-priority interrupt events will interrupt any low-priority interrupts that may be in progress.

There are ten registers which are used to control interrupt operation. These registers are:

- RCON
- INTCON
- INTCON2
- INTCON3
- PIR1, PIR2
- PIE1, PIE2
- IPR1, IPR2

It is recommended that the Microchip header files supplied with MPLAB<sup>®</sup> IDE be used for the symbolic bit names in these registers. This allows the assembler/ compiler to automatically take care of the placement of these bits within the specified register.

Each interrupt source has three bits to control its operation. The functions of these bits are:

- Flag bit to indicate that an interrupt event occurred
- Enable bit that allows program execution to branch to the interrupt vector address when the flag bit is set
- Priority bit to select high priority or low priority

The interrupt priority feature is enabled by setting the IPEN bit (RCON<7>). When interrupt priority is enabled, there are two bits which enable interrupts globally. Setting the GIEH bit (INTCON<7>) enables all interrupts that have the priority bit set (high priority). Setting the GIEL bit (INTCON<6>) enables all interrupts that have the priority bit cleared (low priority). When the interrupt flag, enable bit and appropriate global interrupt enable bit are set, the interrupt will vector immediately to address 000008h or 000018h, depending on the priority bit setting. Individual interrupts can be disabled through their corresponding enable bits.

When the IPEN bit is cleared (default state), the interrupt priority feature is disabled and interrupts are compatible with PIC<sup>®</sup> mid-range devices. In Compatibility mode, the interrupt priority bits for each source have no effect. INTCON<6> is the PEIE bit which enables/disables all peripheral interrupt sources. INTCON<7> is the GIE bit which enables/disables all interrupt sources. All interrupts branch to address 000008h in Compatibility mode.

When an interrupt is responded to, the global interrupt enable bit is cleared to disable further interrupts. If the IPEN bit is cleared, this is the GIE bit. If interrupt priority levels are used, this will be either the GIEH or GIEL bit. High-priority interrupt sources can interrupt a lowpriority interrupt. Low-priority interrupts are not processed while high-priority interrupts are in progress.

The return address is pushed onto the stack and the PC is loaded with the interrupt vector address (00008h or 000018h). Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bits must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine and sets the GIE bit (GIEH or GIEL if priority levels are used) which re-enables interrupts.

For external interrupt events, such as the INTx pins or the PORTB input change interrupt, the interrupt latency will be three to four instruction cycles. The exact latency is the same for one or two-cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding enable bit or the GIE bit.

| Note: | Do not use the MOVFF instruction to modify   |
|-------|----------------------------------------------|
|       | any of the interrupt control registers while |
|       | any interrupt is enabled. Doing so may       |
|       | cause erratic microcontroller behavior.      |

#### 9.1 USB Interrupts

Unlike other peripherals, the USB module is capable of generating a wide range of interrupts for many types of events. These include several types of normal communication and status events and several module level error events.

To handle these events, the USB module is equipped with its own interrupt logic. The logic functions in a manner similar to the microcontroller level interrupt funnel, with each interrupt source having separate flag and enable bits. All events are funneled to a single device level interrupt, USBIF (PIR2<5>). Unlike the device level interrupt logic, the individual USB interrupt events cannot be individually assigned their own priority. This is determined at the device level interrupt funnel for all USB events by the USBIP bit.

For additional details on USB interrupt logic, refer to **Section 17.5 "USB Interrupts"**.

# 13.0 TIMER2 MODULE

The Timer2 module timer incorporates the following features:

- 8-bit Timer and Period registers (TMR2 and PR2, respectively)
- Readable and writable (both registers)
- Software programmable prescaler (1:1, 1:4 and 1:16)
- Software programmable postscaler (1:1 through 1:16)
- Interrupt on TMR2 to PR2 match

Lonondi

Optional use as the shift clock for the MSSP module

The module is controlled through the T2CON register (Register 13-1) which enables or disables the timer and configures the prescaler and postscaler. Timer2 can be shut off by clearing control bit, TMR2ON (T2CON<2>), to minimize power consumption.

A simplified block diagram of the module is shown in Figure 13-1.

### 13.1 Timer2 Operation

In normal operation, TMR2 is incremented from 00h on each clock (Fosc/4). A 2-bit counter/prescaler on the clock input gives direct input, divide-by-4 and divide-by-16 prescale options. These are selected by the prescaler control bits, T2CKPS1:T2CKPS0 (T2CON<1:0>). The value of TMR2 is compared to that of the Period register, PR2, on each clock cycle. When the two values match, the comparator generates a match signal as the timer output. This signal also resets the value of TMR2 to 00h on the next cycle and drives the output counter/postscaler (see **Section 13.2 "Timer2 Interrupt**").

The TMR2 and PR2 registers are both directly readable and writable. The TMR2 register is cleared on any device Reset, while the PR2 register initializes at FFh. Both the prescaler and postscaler counters are cleared on the following events:

- a write to the TMR2 register
- a write to the T2CON register
- any device Reset (Power-on Reset, MCLR Reset, Watchdog Timer Reset or Brown-out Reset)

TMR2 is not cleared when T2CON is written.

#### REGISTER 13-1: T2CON: TIMER2 CONTROL REGISTER

| U-0   | R/W-0    | R/W-0    | R/W-0    | R/W-0    | R/W-0  | R/W-0   | R/W-0   |
|-------|----------|----------|----------|----------|--------|---------|---------|
| —     | T2OUTPS3 | T2OUTPS2 | T2OUTPS1 | T2OUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 |
| bit 7 |          |          |          |          |        |         | bit 0   |

| Legenu.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | Unimplemented: Read as '0'                             |
|---------|--------------------------------------------------------|
| bit 6-3 | T2OUTPS3:T2OUTPS0: Timer2 Output Postscale Select bits |
|         | 0000 = 1:1 Postscale                                   |
|         | 0001 = 1:2 Postscale                                   |
|         | •                                                      |
|         | •                                                      |
|         | •                                                      |
|         | 1111 = 1:16 Postscale                                  |
| bit 2   | TMR2ON: Timer2 On bit                                  |
|         | 1 = Timer2 is on                                       |
|         | 0 = Timer2 is off                                      |
| bit 1-0 | T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits     |
|         | 00 = Prescaler is 1                                    |
|         | 01 = Prescaler is 4                                    |
|         | 1x = Prescaler is 16                                   |
|         |                                                        |

### 21.8 Use of the CCP2 Trigger

An A/D conversion can be started by the Special Event Trigger of the CCP2 module. This requires that the CCP2M3:CCP2M0 bits (CCP2CON<3:0>) be programmed as '1011' and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D acquisition and conversion and the Timer1 (or Timer3) counter will be reset to zero. Timer1 (or Timer3) is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving ADRESH:ADRESL to the desired location). The appropriate analog input channel must be selected and the minimum acquisition period is either timed by the user, or an appropriate TACQ time selected before the Special Event Trigger sets the GO/DONE bit (starts a conversion).

If the A/D module is not enabled (ADON is cleared), the Special Event Trigger will be ignored by the A/D module but will still reset the Timer1 (or Timer3) counter.

| Name                 | Bit 7                             | Bit 6                 | Bit 5  | Bit 4  | Bit 3                | Bit 2              | Bit 1              | Bit 0              | Reset<br>Values<br>on page |  |
|----------------------|-----------------------------------|-----------------------|--------|--------|----------------------|--------------------|--------------------|--------------------|----------------------------|--|
| INTCON               | GIE/GIEH                          | PEIE/GIEL             | TMR0IE | INT0IE | RBIE                 | TMR0IF             | INT0IF             | RBIF               | 53                         |  |
| PIR1                 | SPPIF <sup>(4)</sup>              | ADIF                  | RCIF   | TXIF   | SSPIF                | CCP1IF             | TMR2IF             | TMR1IF             | 56                         |  |
| PIE1                 | SPPIE <sup>(4)</sup>              | ADIE                  | RCIE   | TXIE   | SSPIE                | CCP1IE             | TMR2IE             | TMR1IE             | 56                         |  |
| IPR1                 | SPPIP <sup>(4)</sup>              | ADIP                  | RCIP   | TXIP   | SSPIP                | CCP1IP             | TMR2IP             | TMR1IP             | 56                         |  |
| PIR2                 | OSCFIF                            | CMIF                  | USBIF  | EEIF   | BCLIF                | HLVDIF             | TMR3IF             | CCP2IF             | 56                         |  |
| PIE2                 | OSCFIE                            | CMIE                  | USBIE  | EEIE   | BCLIE                | HLVDIE             | TMR3IE             | CCP2IE             | 56                         |  |
| IPR2                 | OSCFIP                            | CMIP                  | USBIP  | EEIP   | BCLIP                | HLVDIP             | TMR3IP             | CCP2IP             | 56                         |  |
| ADRESH               | ESH A/D Result Register High Byte |                       |        |        |                      |                    |                    |                    |                            |  |
| ADRESL               | A/D Result                        | Register Lov          | w Byte |        |                      |                    |                    |                    | 54                         |  |
| ADCON0               | —                                 | _                     | CHS3   | CHS2   | CHS1                 | CHS0               | GO/DONE            | ADON               | 54                         |  |
| ADCON1               | —                                 | —                     | VCFG1  | VCFG0  | PCFG3                | PCFG2              | PCFG1              | PCFG0              | 54                         |  |
| ADCON2               | ADFM                              | —                     | ACQT2  | ACQT1  | ACQT0                | ADCS2              | ADCS1              | ADCS0              | 54                         |  |
| PORTA                | —                                 | RA6 <sup>(2)</sup>    | RA5    | RA4    | RA3                  | RA2                | RA1                | RA0                | 56                         |  |
| TRISA                | —                                 | TRISA6 <sup>(2)</sup> | TRISA5 | TRISA4 | TRISA3               | TRISA2             | TRISA1             | TRISA0             | 56                         |  |
| PORTB                | RB7                               | RB6                   | RB5    | RB4    | RB3                  | RB2                | RB1                | RB0                | 56                         |  |
| TRISB                | TRISB7                            | TRISB6                | TRISB5 | TRISB4 | TRISB3               | TRISB2             | TRISB1             | TRISB0             | 56                         |  |
| LATB                 | LATB7                             | LATB6                 | LATB5  | LATB4  | LATB3                | LATB2              | LATB1              | LATB0              | 56                         |  |
| PORTE                | RDPU <sup>(4)</sup>               | —                     |        | —      | RE3 <sup>(1,3)</sup> | RE2 <sup>(4)</sup> | RE1 <sup>(4)</sup> | RE0 <sup>(4)</sup> | 56                         |  |
| TRISE <sup>(4)</sup> | —                                 | —                     | —      | —      | —                    | TRISE2             | TRISE1             | TRISE0             | 56                         |  |
| LATE <sup>(4)</sup>  | _                                 | _                     | _      | _      | _                    | LATE2              | LATE1              | LATE0              | 56                         |  |

TABLE 21-2: REGISTERS ASSOCIATED WITH A/D OPERATION

Legend: — = unimplemented, read as '0'. Shaded cells are not used for A/D conversion.

**Note 1:** Implemented only when Master Clear functionality is disabled (MCLRE Configuration bit = 0).

2: RA6 and its associated latch and data direction bits are enabled as I/O pins based on oscillator configuration; otherwise, they are read as '0'.

3: RE3 port bit is available only as an input pin when the MCLRE Configuration bit is '0'.

4: These registers and/or bits are not implemented on 28-pin devices.

# 22.0 COMPARATOR MODULE

The analog comparator module contains two comparators that can be configured in a variety of ways. The inputs can be selected from the analog inputs multiplexed with pins RA0 through RA5, as well as the on-chip voltage reference (see **Section 23.0 "Comparator Voltage Reference Module**"). The digital outputs (normal or inverted) are available at the pin level and can also be read through the control register. The CMCON register (Register 22-1) selects the comparator input and output configuration. Block diagrams of the various comparator configurations are shown in Figure 22-1.

#### REGISTER 22-1: CMCON: COMPARATOR CONTROL REGISTER

| R-0             | R-0                            | R/W-0            | R/W-0                        | R/W-0            | R/W-1            | R/W-1           | R/W-1 |
|-----------------|--------------------------------|------------------|------------------------------|------------------|------------------|-----------------|-------|
| C2OUT           | C1OUT                          | C2INV            | C1INV                        | CIS              | CM2              | CM1             | CM0   |
| bit 7           |                                |                  |                              | -                |                  |                 | bit 0 |
|                 |                                |                  |                              |                  |                  |                 |       |
| Legend:         |                                |                  |                              |                  |                  |                 |       |
| R = Readable    | bit                            | W = Writable     | bit                          | U = Unimpler     | mented bit, read | l as '0'        |       |
| -n = Value at P | OR                             | '1' = Bit is set |                              | '0' = Bit is cle | ared             | x = Bit is unkn | iown  |
|                 |                                |                  |                              |                  |                  |                 |       |
| bit 7           | C2OUT: Com                     | parator 2 Outp   | ut bit                       |                  |                  |                 |       |
|                 | When C2INV                     | <u>= 0:</u>      |                              |                  |                  |                 |       |
|                 | 1 = C2 VIN+ > 0 = C2 VIN+ < 0  | C2 VIN-          |                              |                  |                  |                 |       |
|                 | When C2INV                     | = 1:             |                              |                  |                  |                 |       |
|                 | 1 = C2 VIN+ <                  | C2 VIN-          |                              |                  |                  |                 |       |
|                 | 0 = C2 VIN+ >                  | C2 VIN-          |                              |                  |                  |                 |       |
| bit 6           | C1OUT: Com                     | parator 1 Outp   | ut bit                       |                  |                  |                 |       |
|                 | When C1INV                     | = 0              |                              |                  |                  |                 |       |
|                 | 1 = C1 VIN+ > 0 = C1 VIN+ < 0  | CT VIN-          |                              |                  |                  |                 |       |
|                 | When C1INV                     | <u>= 1:</u>      |                              |                  |                  |                 |       |
|                 | 1 = C1 VIN+ <                  | C1 VIN-          |                              |                  |                  |                 |       |
|                 | 0 = C1 VIN+ >                  | C1 VIN-          |                              |                  |                  |                 |       |
| bit 5           | C2INV: Comp                    | arator 2 Outpu   | t Inversion bi               | t                |                  |                 |       |
|                 | 1 = C2 output<br>0 = C2 output | not inverted     |                              |                  |                  |                 |       |
| bit 4           | C1INV: Comp                    | arator 1 Outpu   | t Inversion bi               | t                |                  |                 |       |
| 2               | 1 = C1 output                  | inverted         |                              |                  |                  |                 |       |
|                 | 0 = C1 output                  | not inverted     |                              |                  |                  |                 |       |
| bit 3           | CIS: Compara                   | ator Input Switc | h bit                        |                  |                  |                 |       |
|                 | When CM2:C                     | <u>M0 = 110:</u> |                              |                  |                  |                 |       |
|                 | 1 = C1  VIN- C                 | connects to RA   | 3/AN3/VREF+<br>2/AN2/\/dee_/ |                  |                  |                 |       |
|                 | 0 = C1 VIN- c                  | onnects to RA    | D/ANO                        | OVINEI           |                  |                 |       |
|                 | C2 VIN- c                      | connects to RA   | 1/AN1                        |                  |                  |                 |       |
| bit 2-0         | CM2:CM0: Co                    | omparator Mod    | e bits                       |                  |                  |                 |       |
|                 | Figure 22-1 sł                 | hows the Comp    | parator mode                 | s and the CM2:   | CM0 bit setting  | S.              |       |
|                 |                                |                  |                              |                  |                  |                 |       |

#### 22.1 Comparator Configuration

There are eight modes of operation for the comparators, shown in Figure 22-1. Bits, CM2:CM0 of the CMCON register, are used to select these modes. The TRISA register controls the data direction of the comparator pins for each mode. If the Comparator mode is changed, the comparator output level may not be valid for the specified mode change delay shown in **Section 28.0 "Electrical Characteristics"**.

| Note: | Compa                                   | rato | or interrupts sh | nould be | disabled |  |  |  |  |
|-------|-----------------------------------------|------|------------------|----------|----------|--|--|--|--|
|       | during                                  | а    | Comparator       | mode     | change.  |  |  |  |  |
|       | Otherwise, a false interrupt may occur. |      |                  |          |          |  |  |  |  |



### 22.2 Comparator Operation

A single comparator is shown in Figure 22-2, along with the relationship between the analog input levels and the digital output. When the analog input at VIN+ is less than the analog input VIN-, the output of the comparator is a digital low level. When the analog input at VIN+ is greater than the analog input VIN-, the output of the comparator is a digital high level. The shaded areas of the output of the comparator in Figure 22-2 represent the uncertainty, due to input offsets and response time.

#### 22.3 Comparator Reference

Depending on the comparator operating mode, either an external or internal voltage reference may be used. The analog signal present at VIN- is compared to the signal at VIN+ and the digital output of the comparator is adjusted accordingly (Figure 22-2).



# 22.3.1 EXTERNAL REFERENCE SIGNAL

When external voltage references are used, the comparator module can be configured to have the comparators operate from the same or different reference sources. However, threshold detector applications may require the same reference. The reference signal must be between VSS and VDD and can be applied to either pin of the comparator(s).

#### 22.3.2 INTERNAL REFERENCE SIGNAL

The comparator module also allows the selection of an internally generated voltage reference from the comparator voltage reference module. This module is described in more detail in **Section 23.0 "Comparator Voltage Reference Module"**.

The internal reference is only available in the mode where four inputs are multiplexed to two comparators (CM2:CM0 = 110). In this mode, the internal voltage reference is applied to the VIN+ pin of both comparators.

### 22.4 Comparator Response Time

Response time is the minimum time, after selecting a new reference voltage or input source, before the comparator output has a valid level. If the internal reference is changed, the maximum delay of the internal voltage reference must be considered when using the comparator outputs. Otherwise, the maximum delay of the comparators should be used (see Section 28.0 "Electrical Characteristics").

#### 22.5 Comparator Outputs

The comparator outputs are read through the CMCON register. These bits are read-only. The comparator outputs may also be directly output to the RA4 and RA5 I/O pins. When enabled, multiplexors in the output path of the RA4 and RA5 pins will switch and the output of each pin will be the unsynchronized output of the comparator. The uncertainty of each of the comparators is related to the input offset voltage and the response time given in the specifications. Figure 22-3 shows the comparator output block diagram.

The TRISA bits will still function as an output enable/ disable for the RA4 and RA5 pins while in this mode.

The polarity of the comparator outputs can be changed using the C2INV and C1INV bits (CMCON<5:4>).

| Note 1: | When reading the PORT register, all pins    |
|---------|---------------------------------------------|
|         | configured as analog inputs will read as a  |
|         | '0'. Pins configured as digital inputs will |
|         | convert an analog input according to the    |
|         | Schmitt Trigger input specification.        |

2: Analog levels on any pin defined as a digital input may cause the input buffer to consume more current than is specified.

#### 24.6 Operation During Sleep

When enabled, the HLVD circuitry continues to operate during Sleep. If the device voltage crosses the trip point, the HLVDIF bit will be set and the device will wake-up from Sleep. Device execution will continue from the interrupt vector address if interrupts have been globally enabled.

#### 24.7 Effects of a Reset

A device Reset forces all registers to their Reset state. This forces the HLVD module to be turned off.

| Name    | Bit 7    | Bit 6     | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|---------|----------|-----------|--------|--------|--------|--------|--------|--------|----------------------------|
| HLVDCON | VDIRMAG  |           | IRVST  | HLVDEN | HLVDL3 | HLVDL2 | HLVDL1 | HLVDL0 | 54                         |
| INTCON  | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE   | TMR0IF | INT0IF | RBIF   | 53                         |
| PIR2    | OSCFIF   | CMIF      | USBIF  | EEIF   | BCLIF  | HLVDIF | TMR3IF | CCP2IF | 56                         |
| PIE2    | OSCFIE   | CMIE      | USBIE  | EEIE   | BCLIE  | HLVDIE | TMR3IE | CCP2IE | 56                         |
| IPR2    | OSCFIP   | CMIP      | USBIP  | EEIP   | BCLIP  | HLVDIP | TMR3IP | CCP2IP | 56                         |

#### TABLE 24-1: REGISTERS ASSOCIATED WITH HIGH/LOW-VOLTAGE DETECT MODULE

**Legend:** — = unimplemented, read as '0'. Shaded cells are unused by the HLVD module.