



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 20MHz                                                                       |
| Connectivity               | -                                                                           |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                  |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 128 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 11x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 28-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1902t-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16LF1902/3

## PIC16LF1902/3 Family Types

|             | ~                | >                              |                      | ash                          |                     |                 |                      |        | LCD         |              |                   |                      |     |
|-------------|------------------|--------------------------------|----------------------|------------------------------|---------------------|-----------------|----------------------|--------|-------------|--------------|-------------------|----------------------|-----|
| Device      | Data Sheet Index | Program Memor<br>Flash (words) | Data SRAM<br>(bytes) | High-Endurance Fl<br>(bytes) | I/OS <sup>(2)</sup> | 10-bit ADC (ch) | Timers<br>(8/16-bit) | EUSART | Common Pins | Segment Pins | Total Segments    | Debug <sup>(1)</sup> | ХГР |
| PIC16LF1902 | (1)              | 2048                           | 128                  | 128                          | 25                  | 11              | 1/1                  |        | 4           | 19           | 72 <sup>(3)</sup> | Н                    | Y   |
| PIC16LF1903 | (1)              | 4096                           | 256                  | 128                          | 25                  | 11              | 1/1                  | _      | 4           | 19           | 72 <sup>(3)</sup> | Н                    | Y   |
| PIC16LF1904 | (2)              | 4096                           | 256                  | 128                          | 36                  | 14              | 1/1                  | 1      | 4           | 29           | 116               | I/H                  | Y   |
| PIC16LF1906 | (2)              | 8192                           | 512                  | 128                          | 25                  | 11              | 1/1                  | 1      | 4           | 19           | 72 <sup>(3)</sup> | I/H                  | Y   |
| PIC16LF1907 | (2)              | 8192                           | 512                  | 128                          | 36                  | 14              | 1/1                  | 1      | 4           | 29           | 116               | I/H                  | Y   |

**Note 1:** I - Debugging, Integrated on Chip; H - Debugging, available using Debug Header.

2: One pin is input-only.

3: COM3 and SEG15 share a pin, so the total segments are limited to 72 for 28-pin devices.

Data Sheet Index: (Unshaded devices are described in this document.)

1: DS40001455 PIC16LF1902/1903 Data Sheet, 28-Pin Flash, 8-bit Microcontrollers.

2: DS40001569 PIC16LF1904/6/7 Data Sheet, 28/40/44-Pin Flash, 8-bit Microcontrollers.

## **Pin Diagrams**

#### FIGURE 1: 28-PIN PDIP, SOIC, SSOP

|         | VPP/MCLR/RE3                             | 1          | 28 RB7 <sup>(1)</sup> /SEG13/ICSPDAT    |
|---------|------------------------------------------|------------|-----------------------------------------|
|         | SEG12/AN0/RA0                            | 2          | 27 RB6 <sup>(1)</sup> /SEG14/ICSPCLK    |
|         | SEG7/AN1/RA1                             | 3          | 26 RB5 <sup>(1)</sup> /AN13/COM1        |
|         | COM2/AN2/RA2                             | 4          | 25 RB4 <sup>(1)</sup> /AN13/COM0        |
|         | SEG15/COM3/VREF+/AN3/RA3                 | 5          | 24 RB3 <sup>(1)</sup> /AN9/SEG26/VLCD3  |
|         | SEG4/T0CKI/RA4                           | 6          | 23 RB2 <sup>(1)</sup> /AN8/SEG25/VLCD2  |
|         | SEG5/AN4/RA5                             | 7          | 22 RB1 <sup>(1)</sup> /AN10/SEG24/VLCD1 |
|         | VSS                                      | 8          | 21 RB0 <sup>(1)</sup> /AN12/INT/SEG0    |
|         | SEG2/CLKIN/RA7                           | 9          | 20 VDD                                  |
|         | SEG1/CLKOUT/RA6                          | 10         | 19 Vss                                  |
|         | T1CKI/T1OSO/RC0                          | 11         | 18 RC7/SEG8                             |
|         | T1OSI/RC1                                | 12         | 17 RC6/SEG9                             |
|         | SEG3/RC2                                 | 13         | 16 RC5/SEG10                            |
|         | SEG6/RC3                                 | 14         | 15 RC4/T1G/SEG11                        |
| Note 1: | These pins have interrupt-on-change func | tionality. |                                         |

# PIC16LF1902/3



## 5.11 Determining the Cause of a Reset

Upon any Reset, multiple bits in the STATUS and PCON register are updated to indicate the cause of the Reset. Table 5-3 and Table 5-4 show the Reset conditions of these registers.

| STKOVF | STKUNF | RWDT | RMCLR | RI | POR | BOR | то | PD | Condition                                                         |
|--------|--------|------|-------|----|-----|-----|----|----|-------------------------------------------------------------------|
| 0      | 0      | 1    | 1     | 1  | 0   | x   | 1  | 1  | Power-on Reset                                                    |
| 0      | 0      | 1    | 1     | 1  | 0   | x   | 0  | x  | Illegal, $\overline{\text{TO}}$ is set on $\overline{\text{POR}}$ |
| 0      | 0      | 1    | 1     | 1  | 0   | x   | x  | 0  | Illegal, $\overline{PD}$ is set on $\overline{POR}$               |
| 0      | 0      | u    | 1     | 1  | u   | 0   | 1  | 1  | Brown-out Reset                                                   |
| u      | u      | 0    | u     | u  | u   | u   | 0  | u  | WDT Reset                                                         |
| u      | u      | u    | u     | u  | u   | u   | 0  | 0  | WDT Wake-up from Sleep                                            |
| u      | u      | u    | u     | u  | u   | u   | 1  | 0  | Interrupt Wake-up from Sleep                                      |
| u      | u      | u    | 0     | u  | u   | u   | u  | u  | MCLR Reset during normal operation                                |
| u      | u      | u    | 0     | u  | u   | u   | 1  | 0  | MCLR Reset during Sleep                                           |
| u      | u      | u    | u     | 0  | u   | u   | u  | u  | RESET Instruction Executed                                        |
| 1      | u      | u    | u     | u  | u   | u   | u  | u  | Stack Overflow Reset (STVREN = 1)                                 |
| u      | 1      | u    | u     | u  | u   | u   | u  | u  | Stack Underflow Reset (STVREN = 1)                                |

TABLE 5-3: RESET STATUS BITS AND THEIR SIGNIFICANCE

## TABLE 5-4: RESET CONDITION FOR SPECIAL REGISTERS<sup>(2)</sup>

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 0000h                 | 1 1000             | 00-1 110x        |
| MCLR Reset during normal operation | 0000h                 | u uuuu             | uu-u Ouuu        |
| MCLR Reset during Sleep            | 0000h                 | 1 Ouuu             | uu-u Ouuu        |
| WDT Reset                          | 0000h                 | 0 uuuu             | uu-0 uuuu        |
| WDT Wake-up from Sleep             | PC + 1                | 0 Ouuu             | uu-u uuuu        |
| Brown-out Reset                    | 0000h                 | 1 luuu             | 00-1 11u0        |
| Interrupt Wake-up from Sleep       | PC + 1 <sup>(1)</sup> | 1 Ouuu             | uu-u uuuu        |
| RESET Instruction Executed         | 0000h                 | u uuuu             | uu-u u0uu        |
| Stack Overflow Reset (STVREN = 1)  | 0000h                 | u uuuu             | lu-u uuuu        |
| Stack Underflow Reset (STVREN = 1) | 0000h                 | u uuuu             | ul-u uuuu        |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'.

**Note 1:** When the wake-up is due to an interrupt and Global Enable bit (GIE) is set, the return address is pushed on the stack and PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

2: If a Status bit is not implemented, that bit will be read as '0'.

## 9.0 WATCHDOG TIMER

The Watchdog Timer is a system timer that generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period. The Watchdog Timer is typically used to recover the system from unexpected events.

The WDT has the following features:

- Independent clock source
- · Multiple operating modes
  - WDT is always on
  - WDT is off when in Sleep
  - WDT is controlled by software
  - WDT is always off
- Configurable time-out period is from 1 ms to 256 seconds (typical)
- Multiple Reset conditions
- Operation during Sleep





## 10.0 FLASH PROGRAM MEMORY CONTROL

The Flash program memory is readable and writable during normal operation over the full VDD range. Program memory is indirectly addressed using Special Function Registers (SFRs). The SFRs used to access program memory are:

- PMCON1
- PMCON2
- PMDATL
- PMDATH
- PMADRL
- PMADRH

When accessing the program memory, the PMDATH:PMDATL register pair forms a 2-byte word that holds the 14-bit data for read/write, and the PMADRH:PMADRL register pair forms a 2-byte word that holds the 15-bit address of the program memory location being read.

The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump rated to operate over the operating voltage range of the device.

The Flash Program Memory can be protected in two ways; by code protection (CP bit in Configuration Word 1) and write protection (WRT<1:0> bits in Configuration Word 2).

Code protection  $(\overline{CP} = 0)^{(1)}$ , disables access, reading and writing, to the Flash Program Memory via external device programmers. Code protection does not affect the self-write and erase functionality. Code protection can only be reset by a device programmer performing a Bulk Erase to the device, clearing all Flash Program Memory, Configuration bits and User IDs.

Write protection prohibits self-write and erase to a portion or all of the Flash Program Memory as defined by the bits WRT<1:0>. Write protection does not affect a device programmers ability to read, write or erase the device.

| Note 1: | Code    | protection   | of   | the    | entire    | Flas   | h  |
|---------|---------|--------------|------|--------|-----------|--------|----|
|         | Progra  | am Memory    | / ar | ray i  | s enab    | led b  | y  |
|         | clearin | g the CP bit | of C | onfigu | uration V | Vord 2 | 1. |

### **10.1 PMADRL and PMADRH Registers**

The PMADRH:PMADRL register pair can address up to a maximum of 32K words of program memory. When selecting a program address value, the MSB of the address is written to the PMADRH register and the LSB is written to the PMADRL register.

#### 10.1.1 PMCON1 AND PMCON2 REGISTERS

PMCON1 is the control register for Flash Program Memory accesses.

Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared by hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write operation to occur. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and execute the appropriate error handling routine.

The PMCON2 register is a write-only register. Attempting to read the PMCON2 register will return all '0's.

To enable writes to the program memory, a specific pattern (the unlock sequence), must be written to the PMCON2 register. The required unlock sequence prevents inadvertent writes to the program memory write latches and Flash Program Memory.

## 10.2 Flash Program Memory Overview

It is important to understand the Flash Program Memory structure for erase and programming operations. Flash Program Memory is arranged in rows. A row consists of a fixed number of 14-bit program memory words. A row is the minimum size that can be erased by user software.

After a row has been erased, the user can reprogram all or a portion of this row. Data to be written into the program memory row is written to 14-bit wide data write latches. These write latches are not directly accessible to the user, but may be loaded via sequential writes to the PMDATH:PMDATL register pair.

See Table 10-1 for Erase Row size and the number of write latches for Flash Program Memory.

**Note:** If the user wants to modify only a portion of a previously programmed row, then the contents of the entire row must be read and saved in RAM prior to the erase. Then, new data and retained data can be written into the write latches to reprogram the row of Flash Program Memory. However, any unprogrammed locations can be written without first erasing the row. In this case, it is not necessary to save and rewrite the other previously programmed locations.

## 10.2.4 WRITING TO FLASH PROGRAM MEMORY

Program memory is programmed using the following steps:

- 1. Load the address in PMADRH:PMADRL of the row to be programmed.
- 2. Load each write latch with data.
- 3. Initiate a programming operation.
- 4. Repeat steps 1 through 3 until all data is written.

Before writing to program memory, the word(s) to be written must be erased or previously unwritten. Program memory can only be erased one row at a time. No automatic erase occurs upon the initiation of the write.

Program memory can be written one or more words at a time. The maximum number of words written at one time is equal to the number of write latches. See Figure 10-5 (row writes to program memory with 32 write latches) for more details.

The write latches are aligned to the Flash row address boundary defined by the upper ten bits of PMADRH:PMADRL, (PMADRH<6:0>:PMADRL<7:5>) with the lower five bits of PMADRL, (PMADRL<7:5>) determining the write latch being loaded. Write operations do not cross these boundaries. At the completion of a program memory write operation, the data in the write latches is reset to contain 0x3FFF. The following steps should be completed to load the write latches and program a row of program memory. These steps are divided into two parts. First, each write latch is loaded with data from the PMDATH:PMDATL using the unlock sequence with LWLO = 1. When the last word to be loaded into the write latch is ready, the LWLO bit is cleared and the unlock sequence executed. This initiates the programming operation, writing all the latches into Flash Program Memory.

- Note: The special unlock sequence is required to load a write latch with data or initiate a Flash programming operation. If the unlock sequence is interrupted, writing to the latches or program memory will not be initiated.
- 1. Set the WREN bit of the PMCON1 register.
- 2. Clear the CFGS bit of the PMCON1 register.
- Set the LWLO bit of the PMCON1 register. When the LWLO bit of the PMCON1 register is '1', the write sequence will only load the write latches and will not initiate the write to Flash Program Memory.
- 4. Load the PMADRH:PMADRL register pair with the address of the location to be written.
- 5. Load the PMDATH:PMDATL register pair with the program memory data to be written.
- Execute the unlock sequence (Section 10.2.2 "Flash Memory Unlock Sequence"). The write latch is now loaded.
- 7. Increment the PMADRH:PMADRL register pair to point to the next location.
- 8. Repeat steps 5 through 7 until all but the last write latch has been loaded.
- Clear the LWLO bit of the PMCON1 register. When the LWLO bit of the PMCON1 register is '0', the write sequence will initiate the write to Flash Program Memory.
- 10. Load the PMDATH:PMDATL register pair with the program memory data to be written.
- 11. Execute the unlock sequence (Section 10.2.2 "Flash Memory Unlock Sequence"). The entire program memory latch content is now written to Flash Program Memory.
  - **Note:** The program memory write latches are reset to the blank state (0x3FFF) at the completion of every write or erase operation. As a result, it is not necessary to load all the program memory write latches. Unloaded latches will remain in the blank state.

An example of the complete write sequence is shown in Example 10-3. The initial address is loaded into the PMADRH:PMADRL register pair; the data is loaded using indirect addressing.

## 10.4 User ID, Device ID and Configuration Word Access

Instead of accessing program memory, the User ID's, Device ID/Revision ID and Configuration Words can be accessed when CFGS = 1 in the PMCON1 register. This is the region that would be pointed to by PC<15> = 1, but not all addresses are accessible. Different access may exist for reads and writes. Refer to Table 10-2.

When read access is initiated on an address outside the parameters listed in Table 10-2, the PMDATH:PMDATL register pair is cleared, reading back '0's.

| TABLE 10-2: | USER ID, DEVICE ID AND CONFIGURATION WORD ACCESS ( | CFGS = 1) |
|-------------|----------------------------------------------------|-----------|
|-------------|----------------------------------------------------|-----------|

| Address     | Function                    | Read Access | Write Access |
|-------------|-----------------------------|-------------|--------------|
| 8000h-8003h | User IDs                    | Yes         | Yes          |
| 8006h       | Device ID/Revision ID       | Yes         | No           |
| 8007h-8008h | Configuration Words 1 and 2 | Yes         | No           |

#### EXAMPLE 10-4: CONFIGURATION WORD AND DEVICE ID ACCESS

| * ]<br>*<br>* | This code<br>PROG_ADDI<br>PROG_DATA | block will read 1<br>R_LO (must be 00h-<br>A_HI, PROG_DATA_LC | w<br>- 0 8<br>- | ord of program memory at the memory address:<br>Th) data will be returned in the variables; |
|---------------|-------------------------------------|---------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------|
|               | BANKSEL                             | PMADRL                                                        | ;               | Select correct Bank                                                                         |
|               | MOVLW                               | PROG_ADDR_LO                                                  | ;               |                                                                                             |
|               | MOVWF                               | PMADRL                                                        | ;               | Store LSB of address                                                                        |
|               | CLRF                                | PMADRH                                                        | ;               | Clear MSB of address                                                                        |
|               |                                     |                                                               |                 |                                                                                             |
|               | BSF                                 | PMCON1,CFGS                                                   | ;               | Select Configuration Space                                                                  |
|               | BCF                                 | INTCON,GIE                                                    | ;               | Disable interrupts                                                                          |
|               | BSF                                 | PMCON1,RD                                                     | ;               | Initiate read                                                                               |
|               | NOP                                 |                                                               | ;               | Executed (See Figure 10-2)                                                                  |
|               | NOP                                 |                                                               | ;               | Ignored (See Figure 10-2)                                                                   |
|               | BSF                                 | INTCON,GIE                                                    | ;               | Restore interrupts                                                                          |
|               |                                     |                                                               |                 |                                                                                             |
|               | MOVF                                | PMDATL,W                                                      | ;               | Get LSB of word                                                                             |
|               | MOVWF                               | PROG_DATA_LO                                                  | ;               | Store in user location                                                                      |
|               | MOVF                                | PMDATH,W                                                      | ;               | Get MSB of word                                                                             |
|               | MOVWF                               | PROG_DATA_HI                                                  | ;               | Store in user location                                                                      |
|               |                                     |                                                               |                 |                                                                                             |

## REGISTER 11-10: PORTC: PORTC REGISTER

| R/W-x/u                                 | R/W-x/u | R/W-x/u           | R/W-x/u                                               | R/W-x/u                            | R/W-x/u | R/W-x/u | R/W-x/u |  |  |
|-----------------------------------------|---------|-------------------|-------------------------------------------------------|------------------------------------|---------|---------|---------|--|--|
| RC7                                     | RC6     | RC5               | RC4                                                   | RC3                                | RC2     | RC1     | RC0     |  |  |
| bit 7                                   |         |                   |                                                       |                                    |         |         | bit 0   |  |  |
|                                         |         |                   |                                                       |                                    |         |         |         |  |  |
| Legend:                                 |         |                   |                                                       |                                    |         |         |         |  |  |
| R = Readable bit W = Writable bit       |         |                   | bit                                                   | U = Unimplemented bit, read as '0' |         |         |         |  |  |
| u = Bit is unchanged x = Bit is unknown |         |                   | -n/n = Value at POR and BOR/Value at all other Resets |                                    |         |         |         |  |  |
| '1' = Bit is set                        |         | '0' = Bit is clea | ared                                                  |                                    |         |         |         |  |  |

bit 7-0 RC<7:0>: PORTC General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. Reads from PORTC register is return of actual I/O pin values.

## REGISTER 11-11: TRISC: PORTC TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISC7  | TRISC6  | TRISC5  | TRISC4  | TRISC3  | TRISC2  | TRISC1  | TRISC0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

TRISC<7:0>: PORTC Tri-State Control bits<sup>(1)</sup>

1 = PORTC pin configured as an input (tri-stated)

0 = PORTC pin configured as an output

## REGISTER 11-12: LATC: PORTC DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATC7   | LATC6   | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATC<7:0>: PORTC Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. Reads from PORTC register is return of actual I/O pin values.

-n/n = Value at POR and BOR/Value at all other Resets

| R/W-0/0                           | R/W-0/0 | R/W-0/0 | R/W-0/0                            | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |  |  |
|-----------------------------------|---------|---------|------------------------------------|---------|---------|---------|---------|--|--|
| IOCBP7                            | IOCBP6  | IOCBP5  | IOCBP4                             | IOCBP3  | IOCBP2  | IOCBP1  | IOCBP0  |  |  |
| bit 7 bit 0                       |         |         |                                    |         |         |         |         |  |  |
|                                   |         |         |                                    |         |         |         |         |  |  |
| Legend:                           |         |         |                                    |         |         |         |         |  |  |
| R = Readable bit W = Writable bit |         |         | U = Unimplemented bit, read as '0' |         |         |         |         |  |  |

#### REGISTER 12-1: IOCBP: INTERRUPT-ON-CHANGE POSITIVE EDGE REGISTER

bit 7-0

'1' = Bit is set

u = Bit is unchanged

IOCBP<7:0>: Interrupt-on-Change Positive Edge Enable bits

x = Bit is unknown

'0' = Bit is cleared

- 1 = Interrupt-on-Change enabled on the pin for a positive going edge. Associated Status bit and interrupt flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

#### REGISTER 12-2: IOCBN: INTERRUPT-ON-CHANGE NEGATIVE EDGE REGISTER

| R/W-0/0 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| IOCBN7  | IOCBN6  | IOCBN5  | IOCBN4  | IOCBN3  | IOCBN2  | IOCBN1  | IOCBN0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

**IOCBN<7:0>:** Interrupt-on-Change Negative Edge Enable bits

- 1 = Interrupt-on-Change enabled on the pin for a negative going edge. Associated Status bit and interrupt flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

### REGISTER 12-3: IOCBF: INTERRUPT-ON-CHANGE FLAG REGISTER

| R/W/HS-0/0 |
|------------|------------|------------|------------|------------|------------|------------|------------|
| IOCBF7     | IOCBF6     | IOCBF5     | IOCBF4     | IOCBF3     | IOCBF2     | IOCBF1     | IOCBF0     |
| bit 7      |            |            |            |            |            |            | bit 0      |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS - Bit is set in hardware                           |

bit 7-0

IOCBF<7:0>: Interrupt-on-Change Flag bits

- 1 = An enabled change was detected on the associated pin.
  - Set when IOCBPx = 1 and a rising edge was detected on RBx, or when IOCBNx = 1 and a falling edge was detected on RBx.
- 0 = No change was detected, or the user cleared the detected change.

| Name                            | Bit 7                   | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1   | Bit 0   | Register<br>on Page |
|---------------------------------|-------------------------|--------|--------|--------|--------|--------|---------|---------|---------------------|
| ADCON0                          | —                       | CHS4   | CHS3   | CHS2   | CHS1   | CHS0   | GO/DONE | ADON    | 112                 |
| ADCON1                          | ADFM                    | ADCS2  | ADCS1  | ADCS0  |        | —      | ADPREF1 | ADPREF0 | 113                 |
| ADRESH A/D Result Register High |                         |        |        |        |        |        |         |         |                     |
| ADRESL                          | A/D Result Register Low |        |        |        |        |        |         |         |                     |
| ANSELA                          | —                       | —      | ANSA5  | -      | ANSA3  | ANSA2  | ANSA1   | ANSA0   | 91                  |
| ANSELB                          | —                       | —      | ANSB5  | ANSB4  | ANSB3  | ANSB2  | ANSB1   | ANSB0   | 94                  |
| INTCON                          | GIE                     | PEIE   | TMR0IE | INTE   | IOCIE  | TMR0IF | INTF    | IOCIF   | 60                  |
| PIE1                            | TMR1GIE                 | ADIE   | -      | -      | -      | —      | —       | TMR1IE  | 61                  |
| PIR1                            | TMR1GIF                 | ADIF   |        |        |        | —      | —       | TMR1IF  | 63                  |
| TRISA                           | TRISA7                  | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1  | TRISA0  | 90                  |
| TRISB                           | TRISB7                  | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1  | TRISB0  | 93                  |
| FVRCON                          | FVREN                   | FVRRDY | TSEN   | TSRNG  | _      | —      | ADFVR1  | ADFVR0  | 104                 |

#### TABLE 15-2: SUMMARY OF REGISTERS ASSOCIATED WITH ADC

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends on condition. Shaded cells are not used for ADC module.

## 17.9 Timer1 Control Register

The Timer1 Control register (T1CON), shown in Register 17-1, is used to control Timer1 and select the various features of the Timer1 module.

## REGISTER 17-1: T1CON: TIMER1 CONTROL REGISTER

| R/W-0/u                                                                                                                                                                                                                                                                                                                                                                                                 | R/W-0/u                                                                                                                                                                                                            | R/W-0/u                                                  | R/W-0/u                                                     | R/W-0/u              | R/W-0/u          | U-0      | R/W-0/u      |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------|----------------------|------------------|----------|--------------|--|--|
| TMR10                                                                                                                                                                                                                                                                                                                                                                                                   | CS<1:0>                                                                                                                                                                                                            | T1CKP                                                    | S<1:0>                                                      | T1OSCEN              | T1SYNC           |          | TMR10N       |  |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                    |                                                          |                                                             | · ·                  |                  |          | bit 0        |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                    |                                                          |                                                             |                      |                  |          |              |  |  |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                    |                                                          |                                                             |                      |                  |          |              |  |  |
| R = Readable                                                                                                                                                                                                                                                                                                                                                                                            | bit                                                                                                                                                                                                                | W = Writable I                                           | oit                                                         | U = Unimplem         | nented bit, read | l as '0' |              |  |  |
| u = Bit is unch                                                                                                                                                                                                                                                                                                                                                                                         | anged                                                                                                                                                                                                              | x = Bit is unkn                                          | x = Bit is unknown -n/n = Value at POR and BOR/Value at all |                      |                  |          | other Resets |  |  |
| '1' = Bit is set                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                    | '0' = Bit is clea                                        | ared                                                        |                      |                  |          |              |  |  |
| bit 7-6 <b>TMR1CS&lt;1:0&gt;:</b> Timer1 Clock Source Select bits<br>11 = Reserved<br>10 = Timer1 clock source is pin or oscillator:<br><u>If T1OSCEN = 0</u> :<br>External clock from T1CKI pin (on the rising edge)<br><u>If T1OSCEN = 1</u> :<br>Crystal oscillator on T1OSI/T1OSO pins<br>01 = Timer1 clock source is system clock (Fosc)<br>00 = Timer1 clock source is instruction clock (Fosc/4) |                                                                                                                                                                                                                    |                                                          |                                                             |                      |                  |          |              |  |  |
| bit 5-4                                                                                                                                                                                                                                                                                                                                                                                                 | T1CKPS<1:0>: Timer1 Input Clock Prescale Select bits<br>11 = 1:8 Prescale value<br>10 = 1:4 Prescale value<br>01 = 1:2 Prescale value<br>00 = 1:1 Prescale value                                                   |                                                          |                                                             |                      |                  |          |              |  |  |
| bit 3                                                                                                                                                                                                                                                                                                                                                                                                   | 1 = Dedicate<br>0 = Dedicate                                                                                                                                                                                       | P Oscillator Ena<br>d Timer1 oscilla<br>d Timer1 oscilla | able Control b<br>ator circuit ena<br>ator circuit dis      | it<br>abled<br>abled |                  |          |              |  |  |
| bit 2                                                                                                                                                                                                                                                                                                                                                                                                   | T1SYNC: Timer1 External Clock Input Synchronization Control bit         TMR1CS<1:0> = 1X         1 = Do not synchronize external clock input         0 = Synchronize external clock input with system clock (Fosc) |                                                          |                                                             |                      |                  |          |              |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                         | This bit is igno                                                                                                                                                                                                   | ored. Timer1 us                                          | es the interna                                              | al clock when T      | //R1CS<1:0> =    | 1X.      |              |  |  |
| bit 1                                                                                                                                                                                                                                                                                                                                                                                                   | Unimplemen                                                                                                                                                                                                         | ted: Read as 'o                                          | )'                                                          |                      |                  |          |              |  |  |
| bit 0                                                                                                                                                                                                                                                                                                                                                                                                   | TMR1ON: Tin<br>1 = Enables<br>0 = Stops Tin<br>Clears Tin                                                                                                                                                          | ner1 On bit<br>Timer1<br>ner1<br>mer1 gate flip-f        | юр                                                          |                      |                  |          |              |  |  |

## 17.10 Timer1 Gate Control Register

The Timer1 Gate Control register (T1GCON), shown in Register 17-2, is used to control Timer1 gate.

| R/W-0/u                                                                                                                                                                                                                         | R/W-0/u                                                                                                                                                                       | R/W-0/u                                                             | R/W-0/u                                                          | R/W/HC-0/u                         | R-x/x                          | R/W-0/u          | R/W-0/u     |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------|--------------------------------|------------------|-------------|--|
| TMR1GE                                                                                                                                                                                                                          | T1GPOL                                                                                                                                                                        | T1GTM                                                               | T1GSPM                                                           | T <u>1GGO</u> /<br>DONE            | T1GVAL                         | T1GSS            | <1:0>       |  |
| bit 7                                                                                                                                                                                                                           |                                                                                                                                                                               |                                                                     |                                                                  |                                    |                                |                  | bit 0       |  |
|                                                                                                                                                                                                                                 |                                                                                                                                                                               |                                                                     |                                                                  |                                    |                                |                  |             |  |
| Legend:                                                                                                                                                                                                                         |                                                                                                                                                                               |                                                                     |                                                                  |                                    |                                |                  |             |  |
| R = Readable                                                                                                                                                                                                                    | bit                                                                                                                                                                           | W = Writable                                                        | bit                                                              | U = Unimplen                       | nented bit, read               | l as '0'         |             |  |
| u = Bit is uncha                                                                                                                                                                                                                | anged                                                                                                                                                                         | x = Bit is unkr                                                     | nown                                                             | -n/n = Value a                     | at POR and BO                  | R/Value at all o | ther Resets |  |
| '1' = Bit is set                                                                                                                                                                                                                |                                                                                                                                                                               | '0' = Bit is clea                                                   | ared                                                             | HC = Bit is cle                    | eared by hardw                 | are              |             |  |
| bit 7 <b>TMR1GE:</b> Timer1 Gate Enable bit<br>If TMR1ON = 0:<br>This bit is ignored<br>If TMR1ON = 1:<br>1 = Timer1 counting is controlled by the Timer1 gate function<br>0 = Timer1 counts regardless of Timer1 gate function |                                                                                                                                                                               |                                                                     |                                                                  |                                    |                                |                  |             |  |
| bit 6                                                                                                                                                                                                                           | <b>TIGPOL:</b> Timer1 Gate Polarity bit<br>1 = Timer1 gate is active-high (Timer1 counts when gate is high)<br>0 = Timer1 gate is active-low (Timer1 counts when gate is low) |                                                                     |                                                                  |                                    |                                |                  |             |  |
| bit 5                                                                                                                                                                                                                           | <b>T1GTM:</b> Time<br>1 = Timer1 G<br>0 = Timer1 G<br>Timer1 gate fl                                                                                                          | r1 Gate Toggle<br>ate Toggle mo<br>ate Toggle mo<br>ip-flop toggles | e Mode bit<br>de is enabled<br>de is disabled<br>on every rising | and toggle flip-<br>g edge.        | flop is cleared                |                  |             |  |
| bit 4                                                                                                                                                                                                                           | T1GSPM: Tim                                                                                                                                                                   | ner1 Gate Sing                                                      | le-Pulse Mode                                                    | e bit                              |                                |                  |             |  |
|                                                                                                                                                                                                                                 | 1 = Timer1 ga<br>0 = Timer1 ga                                                                                                                                                | ate Single-Puls<br>ate Single-Puls                                  | se mode is ena<br>se mode is disa                                | abled and is cor<br>abled          | ntrolling Timer1               | gate             |             |  |
| bit 3                                                                                                                                                                                                                           | T1GGO/DON                                                                                                                                                                     | E: Timer1 Gate                                                      | e Single-Pulse                                                   | Acquisition Sta                    | atus bit                       |                  |             |  |
|                                                                                                                                                                                                                                 | 1 = Timer1 ga<br>0 = Timer1 ga                                                                                                                                                | ate single-puls<br>ate single-puls                                  | e acquisition is<br>e acquisition h                              | s ready, waiting<br>as completed c | for an edge<br>or has not been | started          |             |  |
| bit 2                                                                                                                                                                                                                           | T1GVAL: Tim                                                                                                                                                                   | er1 Gate Curre                                                      | ent State bit                                                    |                                    |                                |                  |             |  |
|                                                                                                                                                                                                                                 | Indicates the<br>Unaffected by                                                                                                                                                | current state of<br>Timer1 Gate I                                   | f the Timer1 ga<br>Enable (TMR1                                  | ate that could b<br>GE).           | e provided to T                | MR1H:TMR1L.      |             |  |
| bit 1-0                                                                                                                                                                                                                         | T1GSS<1:0>:                                                                                                                                                                   | : Timer1 Gate                                                       | Source Select                                                    | bits                               |                                |                  |             |  |
|                                                                                                                                                                                                                                 | 00 = Timer1 gate pin<br>01 = Timer0 overflow output<br>10 = Reserved<br>11 = Reserved                                                                                         |                                                                     |                                                                  |                                    |                                |                  |             |  |

## REGISTER 17-2: T1GCON: TIMER1 GATE CONTROL REGISTER

| R/W-0/0                           | U-0                                                                                          | R/W-0/0                                              | U-0             | R/W-0/0           | R/W-0/0          | R/W-0/0          | U-0            |  |  |  |  |
|-----------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------|-------------------|------------------|------------------|----------------|--|--|--|--|
| LCDIRE                            | —                                                                                            | LCDIRI                                               | _               | VLCD3PE           | VLCD2PE          | VLCD1PE          | —              |  |  |  |  |
| bit 7                             |                                                                                              |                                                      |                 |                   |                  |                  | bit 0          |  |  |  |  |
|                                   |                                                                                              |                                                      |                 |                   |                  |                  |                |  |  |  |  |
| Legend:                           |                                                                                              |                                                      |                 |                   |                  |                  |                |  |  |  |  |
| R = Readable bit W = Writable bit |                                                                                              |                                                      |                 | U = Unimplen      | nented bit, read | as '0'           |                |  |  |  |  |
| u = Bit is ur                     | nchanged                                                                                     | x = Bit is unkn                                      | iown            | -n/n = Value a    | t POR and BO     | R/Value at all o | ther Resets    |  |  |  |  |
| '1' = Bit is s                    | set                                                                                          | '0' = Bit is clea                                    | ared            | C = Only clea     | rable bit        |                  |                |  |  |  |  |
|                                   |                                                                                              |                                                      |                 |                   |                  |                  |                |  |  |  |  |
| bit 7                             | LCDIRE: LC                                                                                   | D Internal Refer                                     | ence Enable     | bit               |                  |                  |                |  |  |  |  |
|                                   | 1 = Internal LCD Reference is enabled and connected to the Internal Contrast Control circuit |                                                      |                 |                   |                  |                  |                |  |  |  |  |
| hit 6                             |                                                                                              |                                                      |                 |                   |                  |                  |                |  |  |  |  |
|                                   |                                                                                              |                                                      |                 |                   |                  |                  |                |  |  |  |  |
| DIL D                             |                                                                                              |                                                      | ence Lauden     |                   | D Doforonao I /  | addar ia in naw  | or mode (D'    |  |  |  |  |
|                                   | 1 = When 1                                                                                   | the I CD Referen                                     | er to shut dov  | in power mode     | 'B' the I CD Int | ternal EVR buff  | er is disabled |  |  |  |  |
|                                   | 0 = The LC                                                                                   | D Internal FVR                                       | Buffer ignore   | s the LCD Refe    | rence Ladder P   | ower mode.       |                |  |  |  |  |
| bit 4                             | Unimpleme                                                                                    | nted: Read as 'o                                     | )'              |                   |                  |                  |                |  |  |  |  |
| bit 3                             | VLCD3PE:                                                                                     | VLCD3 Pin Enat                                       | ole bit         |                   |                  |                  |                |  |  |  |  |
|                                   | 1 = The VL                                                                                   | CD3 pin is conne                                     | ected to the in | nternal bias volt | age LCDBIAS3     | (1)              |                |  |  |  |  |
|                                   | 0 = The VL                                                                                   | CD3 pin is not co                                    | onnected        |                   |                  |                  |                |  |  |  |  |
| bit 2                             | VLCD2PE:                                                                                     | VLCD2 Pin Enab                                       | ole bit         |                   |                  | (1)              |                |  |  |  |  |
|                                   | 1 = The VL<br>0 = The VL                                                                     | CD2 pin is conne<br>CD2 pin is not co                | ected to the ir | nternal bias volt | age LCDBIAS2     | (1)              |                |  |  |  |  |
| bit 1                             | VLCD1PE:                                                                                     | VLCD1 Pin Enab                                       | ole bit         |                   |                  |                  |                |  |  |  |  |
|                                   | 1 = The VL                                                                                   | CD1 pin is conne                                     | ected to the in | nternal bias volt | age LCDBIAS1     | (1)              |                |  |  |  |  |
|                                   | 0 = The VL                                                                                   | CD1 pin is not co                                    | onnected        |                   |                  |                  |                |  |  |  |  |
| bit 0                             | Unimpleme                                                                                    | nted: Read as '                                      | )'              |                   |                  |                  |                |  |  |  |  |
| Note 1:                           | Normal pin contro                                                                            | mal pin controls of TRISx and ANSELx are unaffected. |                 |                   |                  |                  |                |  |  |  |  |

## REGISTER 18-3: LCDREF: LCD REFERENCE VOLTAGE CONTROL REGISTER

| R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                                | R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W-0/0                                                                                                             | R/W-0/0                                                                                                                                                     | U-0                                                                                                                                     | R/W-0/0                                                                                                                                            | R/W-0/0                                                                                                                         | R/W-0/0                                                                                                                           |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| LRLA                                                                                                                                                                                                                                                                                                                                                                                                   | \P<1:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | LRLB                                                                                                                | P<1:0>                                                                                                                                                      |                                                                                                                                         |                                                                                                                                                    | LRLAT<2:0>                                                                                                                      |                                                                                                                                   |  |  |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                     |                                                                                                                                                             |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 | bit 0                                                                                                                             |  |  |  |
| r                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                     |                                                                                                                                                             |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                     |                                                                                                                                                             |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
| R = Readable                                                                                                                                                                                                                                                                                                                                                                                           | e bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | W = Writable I                                                                                                      | bit                                                                                                                                                         | U = Unimplem                                                                                                                            | ented bit, read                                                                                                                                    | as '0'                                                                                                                          |                                                                                                                                   |  |  |  |
| u = Bit is unc                                                                                                                                                                                                                                                                                                                                                                                         | hanged                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | x = Bit is unkn                                                                                                     | c = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets                                                                                    |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
| '1' = Bit is set                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0' = Bit is clea                                                                                                   | ared                                                                                                                                                        |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
| bit 7-6 LRLAP<1:0>: LCD Reference Ladder A Time Power Control bits<br>During Time interval A (Refer toFigure 18-4):<br>00 = Internal LCD Reference Ladder is powered down and unconnected<br>01 = Internal LCD Reference Ladder is powered in Low-Power mode<br>10 = Internal LCD Reference Ladder is powered in Medium-Power mode<br>11 = Internal LCD Reference Ladder is powered in High-Power mode |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                     |                                                                                                                                                             |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
| bit 5-4                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>4 LRLBP&lt;1:0&gt;: LCD Reference Ladder B Time Power Control bits</li> <li>During Time interval B (Refer to Figure 18-4):</li> <li>00 = Internal LCD Reference Ladder is powered down and unconnected</li> <li>01 = Internal LCD Reference Ladder is powered in Low-Power mode</li> <li>10 = Internal LCD Reference Ladder is powered in Medium-Power mode</li> <li>11 = Internal LCD Reference Ladder is powered in High-Power mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                     |                                                                                                                                                             |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
| bit 3                                                                                                                                                                                                                                                                                                                                                                                                  | Unimplement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ted: Read as '0                                                                                                     | ,                                                                                                                                                           |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
| bit 2-0                                                                                                                                                                                                                                                                                                                                                                                                | LRLAT<2:0>:<br>Sets the numb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LCD Reference<br>oer of 32 kHz clo                                                                                  | e Ladder A Tim<br>ocks that the A                                                                                                                           | e Interval Conti<br>Time Interval Po                                                                                                    | rol bits<br>ower mode is ac                                                                                                                        | tive                                                                                                                            |                                                                                                                                   |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                        | For type A way                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | veforms (WFT =                                                                                                      | = 0):                                                                                                                                                       |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>1000 = Internal LCD Reference Ladder is always in 'B' Power mode</li> <li>1010 = Internal LCD Reference Ladder is in 'A' Power mode for 1 clock and 'B' Power mode for 15 cl</li> <li>1010 = Internal LCD Reference Ladder is in 'A' Power mode for 2 clocks and 'B' Power mode for 14 cl</li> <li>1011 = Internal LCD Reference Ladder is in 'A' Power mode for 3 clocks and 'B' Power mode for 13 cl</li> <li>100 = Internal LCD Reference Ladder is in 'A' Power mode for 4 clocks and 'B' Power mode for 12 cl</li> <li>100 = Internal LCD Reference Ladder is in 'A' Power mode for 5 clocks and 'B' Power mode for 12 cl</li> <li>101 = Internal LCD Reference Ladder is in 'A' Power mode for 5 clocks and 'B' Power mode for 11 cl</li> <li>110 = Internal LCD Reference Ladder is in 'A' Power mode for 6 clocks and 'B' Power mode for 10 cl</li> <li>111 = Internal LCD Reference Ladder is in 'A' Power mode for 7 clocks and 'B' Power mode for 9 clocks</li> </ul> |                                                                                                                     |                                                                                                                                                             |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                        | For type B way                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | veforms (WFT =                                                                                                      | = 1):                                                                                                                                                       |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                 |                                                                                                                                   |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                        | 000 = Internal<br>001 = Internal<br>010 = Internal<br>011 = Internal<br>100 = Internal<br>101 = Internal<br>110 = Internal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LCD Reference<br>LCD Reference<br>LCD Reference<br>LCD Reference<br>LCD Reference<br>LCD Reference<br>LCD Reference | e Ladder is alw<br>e Ladder is in '<br>e Ladder is in ' | vays in 'B' Powe<br>A' Power mode<br>A' Power mode<br>A' Power mode<br>A' Power mode<br>A' Power mode<br>A' Power mode<br>A' Power mode | r mode.<br>for 1 clock and<br>for 2 clocks and<br>for 3 clocks and<br>for 4 clocks and<br>for 5 clocks and<br>for 6 clocks and<br>for 7 clocks and | 'B' Power mod<br>d 'B' Power mod | e for 31 clocks<br>e for 30 clocks<br>e for 29 clocks<br>e for 28 clocks<br>e for 27 clocks<br>e for 26 clocks<br>e for 25 clocks |  |  |  |

## REGISTER 18-7: LCDRL: LCD REFERENCE LADDER CONTROL REGISTERS

# PIC16LF1902/3



## 21.2 DC Characteristics

## TABLE 21-1:SUPPLY VOLTAGE

| PIC16LF1902/3 |                                |                                                                                  |                  | Standard Operating Conditions (unless otherwise stated) |                  |        |                                                                                                                                                                              |  |  |
|---------------|--------------------------------|----------------------------------------------------------------------------------|------------------|---------------------------------------------------------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Param.<br>No. | Sym.                           | Characteristic                                                                   | Min.             | Тур†                                                    | Max.             | Units  | Conditions                                                                                                                                                                   |  |  |
| D001          | Vdd                            | Supply Voltage                                                                   | 1.8              | —                                                       | 3.6              | V      | Fosc ≤ 16 MHz                                                                                                                                                                |  |  |
|               |                                |                                                                                  | 2.3              | —                                                       | 3.6              | V      | $Fosc \le 20 \text{ MHz} (EC \text{ mode})$                                                                                                                                  |  |  |
| D002*         | Vdr                            | RAM Data Retention Voltage <sup>(1)</sup>                                        | 1.5              | —                                                       | _                | V      | Device in Sleep mode                                                                                                                                                         |  |  |
| D002A*        | VPOR*                          | Power-on Reset Release Voltage                                                   | 1.54             | 1.64                                                    | 1.74             | V      |                                                                                                                                                                              |  |  |
| D002B*        | VPORR*                         | Power-on Reset Rearm Voltage                                                     | -                | 1.7                                                     | _                | V      | Device in Sleep mode                                                                                                                                                         |  |  |
| D003          | VADFVR                         | Fixed Voltage Reference Voltage for ADC, Initial Accuracy                        | 6<br>7<br>7<br>8 |                                                         | 4<br>4<br>6<br>6 | %      | 1.024V, VDD ≥ 1.8V, 85°C<br>1.024V, VDD ≥ 1.8V, 125°C<br>2.048V, VDD ≥ 2.5V, 85°C<br>2.048V, VDD ≥ 2.5V, 125°C                                                               |  |  |
| D003A         | VCDAFVR                        | Fixed Voltage Reference Voltage for<br>Comparator and DAC, Initial Accu-<br>racy | 7<br>8<br>8<br>9 |                                                         | 5<br>5<br>7<br>7 | %      | 1.024V, VDD ≥ 1.8V, 85°C<br>1.024V, VDD ≥ 1.8V, 125°C<br>2.048V, VDD ≥ 2.5V, 85°C<br>2.048V, VDD ≥ 2.5V, 125°C                                                               |  |  |
| D003B         | VLCDFVR                        | Fixed Voltage Reference Voltage for LCD Bias, Initial Accuracy                   | 9<br>9.5         | _                                                       | 9<br>9           | %      | $\begin{array}{l} 3.072 \text{V}, \ \text{VDD} \geq 3.6 \text{V}, \ 85^{\circ}\text{C} \\ 3.072 \text{V}, \ \text{VDD} \geq 3.6 \text{V}, \ 125^{\circ}\text{C} \end{array}$ |  |  |
| D003C*        | TCVFVR                         | Temperature Coefficient, Fixed Volt-<br>age Reference                            | —                | -130                                                    | —                | ppm/°C |                                                                                                                                                                              |  |  |
| D003D*        | $\Delta VFVR/$<br>$\Delta VIN$ | Line Regulation, Fixed Voltage Reference                                         | —                | 0.270                                                   | —                | %/V    |                                                                                                                                                                              |  |  |
| D004*         | SVDD                           | VDD Rise Rate to ensure internal<br>Power-on Reset signal                        | 0.05             | —                                                       | _                | V/ms   | See Section 5.1 "Power-on Reset (POR)" for details.                                                                                                                          |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

#### FIGURE 21-3: POR AND POR REARM WITH SLOW RISING VDD



## 23.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

## 23.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>



**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-052C Sheet 1 of 2

## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | MILLIMETERS |           |      |      |  |  |
|--------------------------|-------------|-----------|------|------|--|--|
| Dimension                | Limits      | MIN       | NOM  | MAX  |  |  |
| Number of Pins           | N           | 28        |      |      |  |  |
| Pitch                    | е           | 1.27 BSC  |      |      |  |  |
| Overall Height           | A           | -         | 2.65 |      |  |  |
| Molded Package Thickness | A2          | 2.05      | -    | -    |  |  |
| Standoff §               | A1          | 0.10      | -    | 0.30 |  |  |
| Overall Width            | E           | 10.30 BSC |      |      |  |  |
| Molded Package Width     | E1          | 7.50 BSC  |      |      |  |  |
| Overall Length           | D           | 17.90 BSC |      |      |  |  |
| Chamfer (Optional)       | h           | 0.25      | -    | 0.75 |  |  |
| Foot Length              | L           | 0.40      | -    | 1.27 |  |  |
| Footprint                | L1          | 1.40 REF  |      |      |  |  |
| Lead Angle               | Θ           | 0°        | -    | -    |  |  |
| Foot Angle               | $\varphi$   | 0°        | -    | 8°   |  |  |
| Lead Thickness           | С           | 0.18      | -    | 0.33 |  |  |
| Lead Width               | b           | 0.31      | -    | 0.51 |  |  |
| Mold Draft Angle Top     | α           | 5°        | -    | 15°  |  |  |
| Mold Draft Angle Bottom  | β           | 5°        | _    | 15°  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2

28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-152A Sheet 1 of 2