Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 25 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.65V ~ 3.6V | | Data Converters | A/D 20x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-VFQFN Exposed Pad | | Supplier Device Package | 32-QFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8ub20f32g-a-qfn32 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### 2. Ordering Information Figure 2.1. EFM8UB2 Part Numbering All EFM8UB2 family members have the following features: - · CIP-51 Core running up to 48 MHz - Two Internal Oscillators (48 MHz and 80 kHz) - · USB Full/Low speed Function Controller - · 5 V-In, 3.3 V-Out Regulator - · 2 SMBus/I2C Interfaces - SPI - · 2 UARTs - 5-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare) - · 6 16-bit Timers - · 2 Analog Comparators - 10-bit Differential Analog-to-Digital Converter with integrated multiplexer and temperature sensor - Pre-loaded USB bootloader In addition to these features, each part number in the EFM8UB2 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member. **Table 2.1. Product Selection Guide** | Ordering Part<br>Number | Flash Memory (kB) | RAM (Bytes) | Digital Port<br>I/Os (Total) | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Crystal Oscillator | External Memory<br>Inferface | Pb-free<br>(RoHS Compliant) | Temperature Range | Package | |-------------------------|-------------------|-------------|------------------------------|---------------|---------------------|---------------------|--------------------|------------------------------|-----------------------------|-------------------|---------| | EFM8UB20F64G-B-QFP48 | 64 | 4352 | 40 | 32 | 5 | 5 | Yes | Yes | Yes | -40 to +85 °C | QFP48 | | EFM8UB20F64G-B-QFP32 | 64 | 4352 | 25 | 20 | 5 | 4 | _ | _ | Yes | -40 to +85 °C | QFP32 | | EFM8UB20F64G-B-QFN32 | 64 | 4352 | 25 | 20 | 5 | 4 | _ | _ | Yes | -40 to +85 °C | QFN32 | | EFM8UB20F32G-B-QFP48 | 32 | 2304 | 40 | 32 | 5 | 5 | Yes | Yes | Yes | -40 to +85 °C | QFP48 | | EFM8UB20F32G-B-QFP32 | 32 | 2304 | 25 | 20 | 5 | 4 | _ | _ | Yes | -40 to +85 °C | QFP32 | | EFM8UB20F32G-B-QFN32 | 32 | 2304 | 25 | 20 | 5 | 4 | _ | _ | Yes | -40 to +85 °C | QFN32 | # 3. System Overview #### 3.1 Introduction Figure 3.1. Detailed EFM8UB2 Block Diagram This section describes the EFM8UB2 family at a high level. For more information on each module including register definitions, see the EFM8UB2 Reference Manual. #### 3.2 Power All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use. Table 3.1. Power Modes | Power Mode | Details | Mode Entry | Wake-Up Sources | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------| | Normal | Core and all peripherals clocked and fully operational | _ | _ | | Idle | Core halted All peripherals clocked and fully operational Code resumes execution on wake event | Set IDLE bit in PCON0 | Any interrupt | | Suspend | Core and peripheral clocks halted Code resumes execution on wake event | Switch SYSCLK to HFOSC0 Set SUSPEND bit in HFO0CN | USB0 Bus Activity | | Stop | <ul><li> All internal power nets shut down</li><li> Pins retain state</li><li> Exit on any reset source</li></ul> | Set STOP bit in PCON0 | Any reset source | | Shutdown | <ul> <li>All internal power nets shut down</li> <li>5V regulator remains active (if enabled)</li> <li>Pins retain state</li> <li>Exit on pin or power-on reset</li> </ul> | 1. Set STOPCF bit in<br>REG01CN<br>2. Set STOP bit in<br>PCON0 | RSTb pin reset Power-on reset | #### 3.3 I/O Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P3.7 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P4.0-P4.7 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0 on some packages. - Up to 40 multi-functions I/O pins, supporting digital and analog functions. - Flexible priority crossbar decoder for digital peripheral assignment. - Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1) available on P0 pins. #### 3.4 Clocking The CPU core and peripheral subsystem may be clocked by both internal and external oscillator resources. By default, the system clock comes up running from the 48 MHz oscillator divided by 4, then divided by 8 (1.5 MHz). - Provides clock to core and peripherals. - 48 MHz internal oscillator (HFOSC0), accurate to ±1.5% over supply and temperature corners: accurate to +/- 0.25% when using USB clock recovery. - 80 kHz low-frequency oscillator (LFOSC0). - · External RC, C, CMOS, and high-frequency crystal clock options (EXTCLK) for QFP48 packages. - · External CMOS clock option (EXTCLK) for QFP32 and QFN32 packages. - Internal oscillator has clock divider with eight settings for flexible clock scaling: 1, 2, 4, or 8. #### 3.6 Communications and Other Digital Peripherals #### **Universal Serial Bus (USB0)** The USB0 module provides Full/Low Speed function for USB peripheral implementations. The USB function controller (USB0) consists of a Serial Interface Engine (SIE), USB transceiver (including matching resistors and configurable pull-up resistors), 1 KB FIFO block, and clock recovery mechanism for crystal-less operation. No external components are required. The USB0 module is Universal Serial Bus Specification 2.0 compliant. The USB0 module includes the following features: - Full and Low Speed functionality. - · Implements 4 bidirectional endpoints. - USB 2.0 compliant USB peripheral support (no host capability). - · Direct module access to 1 KB of RAM for FIFO memory. - Clock recovery to meet USB clocking requirements with no external components. #### Universal Asynchronous Receiver/Transmitter (UART0) UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte. The UART module provides the following features: - · Asynchronous transmissions and receptions. - Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive). - 8- or 9-bit data. - Automatic start and stop generation. - · Single-byte FIFO on transmit and receive. #### Universal Asynchronous Receiver/Transmitter (UART1) UART1 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates. A received data FIFO allows UART1 to receive multiple bytes before data is lost and an overflow occurs. UART1 provides the following features: - · Asynchronous transmissions and receptions. - Dedicated baud rate generator supports baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive) - 5, 6, 7, 8, or 9 bit data. - · Automatic start and stop generation. - · Automatic parity generation and checking. - · Three byte FIFO on receive. ### Serial Peripheral Interface (SPI0) The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disabled to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode. The SPI module includes the following features: - · Supports 3- or 4-wire operation in master or slave modes. - Supports external clock frequencies up to SYSCLK / 2 in master mode and SYSCLK / 10 in slave mode. - · Support for four clock phase and polarity options. - · 8-bit dedicated clock clock rate generator. - · Support for multiple masters on the same data lines. #### Low Current Comparators (CMP0, CMP1) Analog comparators are used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application. The comparator module includes the following features: - · Up to 5 external positive inputs. - · Up to 5 external negative inputs. - Synchronous and asynchronous outputs can be routed to pins via crossbar. - Programmable hysteresis between 0 and +/-20 mV. - · Programmable response time. - · Interrupts generated on rising, falling, or both edges. #### 3.8 Reset Sources Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur: - · The core halts program execution. - · Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset. - · External port pins are forced to a known state. - · Interrupts and timers are disabled. All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. The Port I/O latches are reset to 1 in open-drain mode. Weak pullups are enabled during and after the reset. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000. Reset sources on the device include: - · Power-on reset - · External reset pin - · Comparator reset - · Software-triggered reset - Supply monitor reset (monitors VDD supply) - · Watchdog timer reset - · Missing clock detector reset - · Flash error reset - USB reset ### 3.9 Debugging The EFM8UB2 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol. # 4.1.2 Power Consumption Table 4.2. Power Consumption | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------|-----|------|------|------| | Digital Core Supply Current | | | | | | | | Normal Mode-Full speed with code | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 48 MHz <sup>2</sup> | _ | 12 | 14 | mA | | executing from flash | | F <sub>SYSCLK</sub> = 24 MHz <sup>2</sup> | _ | 7 | 8 | mA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 280 | _ | μA | | Idle Mode—Core halted with pe- | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 48 MHz <sup>2</sup> | _ | 6.5 | 8 | mA | | ripherals running | | F <sub>SYSCLK</sub> = 24 MHz <sup>2</sup> | _ | 3.5 | 5 | mA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 220 | _ | μA | | Suspend Mode-Core halted and | I <sub>DD</sub> | LFO Running | _ | 105 | _ | μA | | high frequency clocks stopped,<br>Supply monitor off. Regulators in<br>low-power mode. | | LFO Stopped | _ | 100 | _ | μA | | Stop Mode—Core halted and all clocks stopped, Regulators in low-power mode, Supply monitor off. | I <sub>DD</sub> | | _ | 100 | _ | μА | | Shutdown Mode—Core halted and all clocks stopped,Regulators Off, Supply monitor off. | I <sub>DD</sub> | | _ | 0.25 | _ | μА | | Analog Peripheral Supply Curren | ts | | | | | | | High-Frequency Oscillator 0 | I <sub>HFOSC0</sub> | Operating at 48 MHz, | _ | 900 | _ | μA | | | | T <sub>A</sub> = 25 °C | | | | | | Low-Frequency Oscillator | I <sub>LFOSC</sub> | Operating at 80 kHz, | _ | 5 | _ | μA | | | | T <sub>A</sub> = 25 °C | | | | | | ADC0 Supply Current | I <sub>ADC</sub> | Operating at 500 ksps | _ | 750 | 1000 | μA | | | | V <sub>DD</sub> = 3.0 V | | | | | | On-chip Precision Reference | I <sub>VREFP</sub> | | _ | 75 | _ | μA | | Temperature Sensor | I <sub>TSENSE</sub> | | _ | 35 | _ | μA | | Comparator 0 (CMP0, CMP1) | I <sub>CMP</sub> | CPMD = 11 | _ | 1 | _ | μA | | | | CPMD = 10 | _ | 4 | _ | μA | | | | CPMD = 01 | _ | 10 | _ | μA | | | | CPMD = 00 | _ | 20 | _ | μA | | Voltage Supply Monitor (VMON0) | I <sub>VMON</sub> | | _ | 15 | 50 | μA | | Regulator Bias Currents | I <sub>VREG</sub> | Both Regulators in Normal Mode | _ | 200 | _ | μA | | | | Both Regulators in Low Power Mode | _ | 100 | _ | μA | | | | 5 V Regulator Off, Internal LDO in<br>Low Power Mode | _ | 150 | _ | μA | | USB (USB0) Full-Speed | I <sub>USB</sub> | Active | _ | 8 | _ | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | _ | | | | | | #### Note: - 1. Currents are additive. For example, where I<sub>DD</sub> is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount. - 2. Includes supply current from regulators, supply monitor, and High Frequency Oscillator. - 3. Includes supply current from regulators, supply monitor, and Low Frequency Oscillator. #### 4.1.3 Reset and Supply Monitor Table 4.3. Reset and Supply Monitor | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------|-------------------|---------------------------------------------------------|------|------|------|------| | VDD Supply Monitor Threshold | $V_{VDDM}$ | | 2.60 | 2.65 | 2.70 | V | | Power-On Reset (POR) Threshold | V <sub>POR</sub> | Rising Voltage on VDD | _ | 1.4 | _ | V | | | | Falling Voltage on VDD | 0.75 | _ | 1.36 | V | | VDD Ramp Time | t <sub>RMP</sub> | Time to V <sub>DD</sub> > 2.7 V | _ | _ | 1 | ms | | Reset Delay from POR | t <sub>POR</sub> | Relative to V <sub>DD</sub> > V <sub>POR</sub> | 3 | 10 | 31 | ms | | Reset Delay from non-POR source | trst | Time between release of reset source and code execution | _ | _ | 250 | μs | | RST Low Time to Generate Reset | t <sub>RSTL</sub> | | 15 | _ | _ | μs | | Missing Clock Detector Response<br>Time (final rising edge to reset) | t <sub>MCD</sub> | F <sub>SYSCLK</sub> >1 MHz | 80 | 580 | 800 | μs | | VDD Supply Monitor Turn-On Time | t <sub>MON</sub> | | _ | _ | 100 | μs | ### 4.1.4 Flash Memory Table 4.4. Flash Memory | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------------------------------------|--------------------|--------------------|-----|------|------|--------| | Write Time <sup>1</sup> | t <sub>WRITE</sub> | One Byte | 10 | 15 | 20 | μs | | Erase Time <sup>1</sup> | t <sub>ERASE</sub> | One Page | 10 | 15 | 22.5 | ms | | V <sub>DD</sub> Voltage During Programming <sup>2</sup> | V <sub>PROG</sub> | | 2.7 | _ | 3.6 | V | | Endurance (Write/Erase Cycles) | N <sub>WE</sub> | | 10k | 100k | _ | Cycles | | CRC Calculation Time | t <sub>CRC</sub> | One 256-Byte Block | _ | 5.5 | _ | μs | | | | SYSCLK = 48 MHz | | | | | ### Note: - 1. Does not include sequencing time before and after the write/erase operation, which may be multiple SYSCLK cycles. - 2. Flash can be safely programmed at any voltage above the supply monitor threshold (V<sub>VDDM</sub>). - 3. Data Retention Information is published in the Quarterly Quality and Reliability Report. # 4.1.8 ADC Table 4.8. ADC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|-----------------------------------|-------------------|-------|------------------|--------| | Resolution | N <sub>bits</sub> | | | 10 | | Bits | | Throughput Rate | f <sub>S</sub> | | _ | _ | 500 | ksps | | Tracking Time | t <sub>TRK</sub> | | 300 | _ | _ | ns | | SAR Clock Frequency | f <sub>SAR</sub> | | _ | _ | 8.33 | MHz | | Conversion Time | t <sub>CNV</sub> | 10-Bit Conversion, | 13 | _ | _ | Clocks | | Sample/Hold Capacitor | C <sub>SAR</sub> | | _ | 30 | _ | pF | | Input Mux Impedance | R <sub>MUX</sub> | | _ | 5 | _ | kΩ | | Voltage Reference Range | V <sub>REF</sub> | | 1 | _ | V <sub>DD</sub> | V | | Input Voltage Range <sup>1</sup> | V <sub>IN</sub> | Single-Ended (AIN+ - GND) | 0 | _ | V <sub>REF</sub> | V | | | | Differential (AIN+ - AIN-) | -V <sub>REF</sub> | _ | V <sub>REF</sub> | V | | Power Supply Rejection Ratio | PSRR <sub>ADC</sub> | | _ | 70 | _ | dB | | DC Performance, VREF = 2.4 V | | | | | | | | Integral Nonlinearity | INL | | _ | ±0.5 | ±1 | LSB | | Differential Nonlinearity (Guaranteed Monotonic) | DNL | | _ | ±0.5 | ±1 | LSB | | Offset Error | E <sub>OFF</sub> | | -2 | 0 | 2 | LSB | | Offset Temperature Coefficient | TC <sub>OFF</sub> | | _ | 0.005 | _ | LSB/°C | | Slope Error | E <sub>M</sub> | | _ | -0.2 | ±0.5 | % | | Dynamic Performance 10 kHz Si | ne Wave Inp | ut 1dB below full scale, VREF = 2 | .4 V | | 1 | | | Signal-to-Noise | SNR | | 55 | 58 | _ | dB | | Signal-to-Noise Plus Distortion | SNDR | | 55 | 58 | _ | dB | | Total Harmonic Distortion (Up to 5th Harmonic) | THD | | _ | -73 | _ | dB | | Spurious-Free Dynamic Range | SFDR | | _ | 78 | _ | dB | #### Note 1. Absolute input pin voltage is limited by the VDD and GND supply pins. ## 4.1.11 5 V Voltage Regulator Table 4.11. 5V Voltage Regulator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------|------------------------------|-----|-----|------|------| | Input Voltage Range <sup>1</sup> | V <sub>REGIN</sub> | | 2.7 | _ | 5.25 | V | | Output Voltage on VDD <sup>2</sup> | V <sub>REGOUT</sub> | Output Current = 1 to 100 mA | 3.0 | 3.3 | 3.6 | V | | Output Current <sup>2</sup> | I <sub>REGOUT</sub> | | _ | _ | 100 | mA | ## Note: - 1. Input range specified for regulation. When an external regulator is used, VREGIN should be tied to VDD. - 2. Output current is total regulator output, including any current required by the device. | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|---------------------|------------------------|-------|------|-----------------------|------| | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYN = 01 | _ | -4 | _ | mV | | | | CPHYN = 10 | _ | -8 | _ | mV | | | | CPHYN = 11 | _ | -16 | _ | mV | | Input Range (CP+ or CP-) | V <sub>IN</sub> | | -0.25 | _ | V <sub>DD</sub> +0.25 | V | | Input Pin Capacitance | C <sub>CP</sub> | | _ | 7.5 | _ | pF | | Common-Mode Rejection Ratio | CMRR <sub>CP</sub> | | _ | 60 | _ | dB | | Power Supply Rejection Ratio | PSRR <sub>CP</sub> | | _ | 60 | _ | dB | | Input Offset Voltage | V <sub>OFF</sub> | T <sub>A</sub> = 25 °C | -10 | 0 | 10 | mV | # 4.1.13 Port I/O Table 4.13. Port I/O | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|-----------------|------------------------------------------------------------|-----------------------|-----|-----|------| | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -3 mA | V <sub>DD</sub> - 0.7 | _ | _ | V | | | | I <sub>OH</sub> = -10 μA | V <sub>DD</sub> - 0.1 | _ | _ | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.5 mA | _ | _ | 0.6 | V | | | | I <sub>OL</sub> = 10 μA | _ | _ | 0.1 | V | | Input High Voltage | V <sub>IH</sub> | | 2.0 | _ | _ | V | | Input Low Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | Pin Capacitance | C <sub>IO</sub> | | _ | 7 | _ | pF | | Weak Pull-Up Current | I <sub>PU</sub> | V <sub>DD</sub> = 3.6 | -50 | -15 | _ | μA | | (V <sub>IN</sub> = 0 V) | | | | | | | | Input Leakage (Pullups off or Analog) | I <sub>LK</sub> | GND < V <sub>IN</sub> < V <sub>DD</sub> | -1 | _ | 1 | μА | | Input Leakage Current with V <sub>IN</sub> above V <sub>DD</sub> | I <sub>LK</sub> | V <sub>DD</sub> < V <sub>IN</sub> < V <sub>DD</sub> +2.0 V | 0 | 5 | 150 | μΑ | ### 4.1.15 SMBus Table 4.15. SMBus Peripheral Timing Performance (Master Mode) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|----------------------|----------------|-----------------|-----|------------------|------| | Standard Mode (100 kHz Class) | | | | | | | | I2C Operating Frequency | f <sub>I2C</sub> | | 0 | _ | 70 <sup>2</sup> | kHz | | SMBus Operating Frequency | f <sub>SMB</sub> | | 40 <sup>1</sup> | _ | 70 <sup>2</sup> | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 9.4 | _ | _ | μs | | Hold Time After (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 4.7 | _ | _ | μs | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | | 9.4 | _ | _ | μs | | STOP Condition Setup Time | t <sub>SU:STO</sub> | | 9.4 | _ | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 0 | _ | _ | μs | | Data Setup Time | t <sub>SU:DAT</sub> | | 4.7 | _ | _ | μs | | Detect Clock Low Timeout | t <sub>TIMEOUT</sub> | | 25 | _ | _ | ms | | Clock Low Period | t <sub>LOW</sub> | | 4.7 | _ | _ | μs | | Clock High Period | t <sub>HIGH</sub> | | 9.4 | _ | 50 <sup>3</sup> | μs | | Fast Mode (400 kHz Class) | | | | | | | | I2C Operating Frequency | f <sub>I2C</sub> | | 0 | _ | 256 <sup>2</sup> | kHz | | SMBus Operating Frequency | f <sub>SMB</sub> | | 40 <sup>1</sup> | _ | 256 <sup>2</sup> | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 2.6 | _ | _ | μs | | Hold Time After (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 1.3 | _ | _ | μs | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | | 2.6 | _ | _ | μs | | STOP Condition Setup Time | t <sub>SU:STO</sub> | | 2.6 | _ | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 0 | _ | _ | μs | | Data Setup Time | t <sub>SU:DAT</sub> | | 1.3 | _ | _ | μs | | Detect Clock Low Timeout | t <sub>TIMEOUT</sub> | | 25 | _ | _ | ms | | Clock Low Period | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | Clock High Period | t <sub>HIGH</sub> | | 2.6 | _ | 50 <sup>3</sup> | μs | #### Note - 1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification. - 2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications. - 3. SMBus has a maximum requirement of 50 $\mu$ s for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50 $\mu$ s. I2C can support periods longer than 50 $\mu$ s. Table 4.16. SMBus Peripheral Timing Formulas (Master Mode) | Parameter | Symbol | Clocks | |-------------------------------------------------|---------------------|----------------------| | SMBus Operating Frequency | f <sub>SMB</sub> | f <sub>CSO</sub> / 3 | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | 2 / f <sub>CSO</sub> | | Hold Time After (Repeated) START Condition | t <sub>HD:STA</sub> | 1 / f <sub>CSO</sub> | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | 2 / f <sub>CSO</sub> | | STOP Condition Setup Time | t <sub>su:sто</sub> | 2 / f <sub>CSO</sub> | | Clock Low Period | t <sub>LOW</sub> | 1 / f <sub>CSO</sub> | | Clock High Period | t <sub>HIGH</sub> | 2/f <sub>CSO</sub> | #### Note: $<sup>1.\,</sup>f_{\mbox{\footnotesize{CSO}}}$ is the SMBus peripheral clock source overflow frequency. Figure 4.1. SMBus Peripheral Timing Diagram (Master Mode) ### 4.2 Thermal Conditions **Table 4.17. Thermal Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------|---------------|----------------|-----|-----|-----|------| | Thermal Resistance | $\theta_{JA}$ | QFP48 Packages | _ | 60 | _ | °C/W | | | | QFP32 Packages | _ | 80 | _ | °C/W | | | | QFN32 Packages | _ | 28 | _ | °C/W | ### Note: 1. Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 32 | P0.2 | Multifunction I/O | Yes | INT0.2<br>INT1.2 | | | | | | | | | Note: XTAL1 and XTAL2 are not available on this package. EXTCLK is still available on P0.3. # 7. QFP48 Package Specifications ## 7.1 QFP48 Package Dimensions Figure 7.1. QFP48 Package Drawing Table 7.1. QFP48 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | |-----------|----------|-----------|------|--|--|--|--|--|--| | A | _ | _ | 1.20 | | | | | | | | A1 | 0.05 | _ | 0.15 | | | | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | | | D | 9.00 BSC | | | | | | | | | | D1 | 7.00 BSC | | | | | | | | | | е | 0.50 BSC | | | | | | | | | | E | | 9.00 BSC | | | | | | | | | E1 | | 7.00 BSC | | | | | | | | | L | 0.45 | 0.60 0.75 | | | | | | | | | aaa | 0.20 | | | | | | | | | | bbb | 0.20 | | | | | | | | | | Dimension | Min | Тур | Max | | | | | | |-----------|-----|------|-----|--|--|--|--|--| | ccc | | 0.08 | | | | | | | | ddd | | 0.08 | | | | | | | | theta | 0° | 3.5° | 7° | | | | | | ## Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MS-026, variation ABC. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ### 8.3 QFP32 Package Marking Figure 8.3. QFP32 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # 9. QFN32 Package Specifications # 9.1 QFN32 Package Dimensions Figure 9.1. QFN32 Package Drawing Table 9.1. QFN32 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | |-----------|----------|----------|------|--|--|--|--|--|--| | A | 0.80 | 0.85 | 0.90 | | | | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | | | | | b | 0.18 | 0.25 | 0.30 | | | | | | | | D | | 5.00 BSC | | | | | | | | | D2 | 3.20 | 3.30 | 3.40 | | | | | | | | е | 0.50 BSC | | | | | | | | | | Е | 5.00 BSC | | | | | | | | | | E2 | 3.20 | 3.30 | 3.40 | | | | | | | | L | 0.35 | 0.40 | 0.45 | | | | | | | | aaa | _ | _ | 0.10 | | | | | | | | bbb | _ | _ | 0.10 | | | | | | | ### 9.3 QFN32 Package Marking Figure 9.3. QFN32 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). ### 10. Revision History #### 10.1 Revision 1.3 Updated ordering part numbers to revision B. Added Power-On Reset Threshold and Reset Delay from POR specifications to 4.1.3 Reset and Supply Monitor. Added CRC Calculation Time specification to 4.1.4 Flash Memory. Added VBUS Detection Input High Voltage and VBUS Detection Input Low Voltage specifications to Table 4.14 USB Transceiver on page 20. Added specifications for 4.1.15 SMBus. Added 5.4 Debug. Added information about bootloader implementation and bootloader pinout to 3.10 Bootloader. Added notes to Table 6.3 Pin Definitions for EFM8UB2x-QFN32 on page 37 and Table 6.2 Pin Definitions for EFM8UB2x-QFP32 on page 33 to clarify that XTAL1 and XTAL2 are not available on the 32-pin packages. Updated Figure 5.1 Connection Diagram with Voltage Regulator Used and USB Connected (Bus-Powered) on page 24 and Figure 5.2 Connection Diagram with Voltage Regulator Used and USB Connected (Self-Powered) on page 25 to recommend 4.7 $\mu$ F capacitors instead of 1.0 $\mu$ F capacitors. Added text and Figure 5.3 Connection Diagram with Voltage Regulator Not Used on page 25 to demonstrate the proper connections when the regulator is not used. Added reference to the Reference Manual in 3.1 Introduction. #### 10.2 Revision 1.2 Updated the VDD Ramp Time specification in Table 4.3 Reset and Supply Monitor on page 13 to a maximum of 1 ms. #### 10.3 Revision 1.1 Initial release. | 6. | 6. Pin Definitions | <br> | | <br> | | | | | 28 | |----|------------------------------------|------|--|------|--|--|---|--|-----| | | 6.1 EFM8UB2x-QFP48 Pin Definitions | <br> | | <br> | | | | | .28 | | | 6.2 EFM8UB2x-QFP32 Pin Definitions | <br> | | <br> | | | | | .33 | | | 6.3 EFM8UB2x-QFN32 Pin Definitions | <br> | | <br> | | | | | .37 | | 7. | 7. QFP48 Package Specifications | <br> | | <br> | | | | | 41 | | | 7.1 QFP48 Package Dimensions | <br> | | <br> | | | | | .41 | | | 7.2 QFP48 PCB Land Pattern | <br> | | <br> | | | | | .43 | | | 7.3 QFP48 Package Marking | <br> | | | | | | | .44 | | 8. | 8. QFP32 Package Specifications | <br> | | <br> | | | | | 45 | | | 8.1 QFP32 Package Dimensions | <br> | | | | | | | .45 | | | 8.2 QFP32 PCB Land Pattern | <br> | | <br> | | | | | .47 | | | 8.3 QFP32 Package Marking | <br> | | <br> | | | | | .48 | | 9. | 9. QFN32 Package Specifications | <br> | | <br> | | | • | | 49 | | | 9.1 QFN32 Package Dimensions | <br> | | | | | | | .49 | | | 9.2 QFN32 PCB Land Pattern | <br> | | <br> | | | | | .51 | | | 9.3 QFN32 Package Marking | <br> | | <br> | | | | | .52 | | 10 | 10. Revision History | <br> | | <br> | | | | | 53 | | | 10.1 Revision 1.3 | <br> | | | | | | | .53 | | | 10.2 Revision 1.2 | <br> | | <br> | | | | | .53 | | | 10.3 Revision 1.1 | <br> | | | | | | | .53 | | | | | | | | | | | | Table of Contents . . . .