Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 16 MIPs | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 21 | | Program Memory Size | 32KB (11K x 24) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1K x 16 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 28-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj32gp102-i-ss | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong TABLE 2: dsPIC33FJ32(GP/MC)101/102/104 DEVICE FEATURES | TABLE 2. USI | | | Ì | | | | | | herals | | | | | | | | | | | |------------------|------|-----------------------|--------------|-----------------|-------------------------------|---------------|----------------|------|------------------------------------|-----|-------------------|------------|----------------------|------|------|-------------|------|----------|---------------------------------| | Device | Pins | Program Flash (Kbyte) | RAM (Kbytes) | Remappable Pins | 16-bit Timer <sup>(1,2)</sup> | Input Capture | Output Compare | UART | External Interrupts <sup>(3)</sup> | SPI | Motor Control PWM | PWM Faults | 10-Bit, 1.1 Msps ADC | RTCC | I²C™ | Comparators | CTMU | I/O Pins | Packages | | dsPIC33FJ32GP101 | 18 | 32 | 2 | 8 | 5 | 3 | 2 | 1 | 3 | 1 | _ | _ | 1 ADC,<br>6-ch | Υ | 1 | 3 | Υ | 13 | PDIP,<br>SOIC | | | 20 | 32 | 2 | 8 | 5 | 3 | 2 | 1 | 3 | 1 | _ | _ | 1 ADC,<br>6-ch | Υ | 1 | 3 | Υ | 15 | SSOP | | dsPIC33FJ32GP102 | 28 | 32 | 2 | 16 | 5 | 3 | 2 | 1 | 3 | 1 | _ | _ | 1 ADC,<br>8-ch | Υ | 1 | 3 | Υ | 21 | SPDIP,<br>SOIC,<br>SSOP,<br>QFN | | | 36 | 32 | 2 | 16 | 5 | 3 | 2 | 1 | 3 | 1 | _ | _ | 1 ADC,<br>8-ch | Υ | 1 | 3 | Υ | 21 | VTLA | | dsPIC33FJ32GP104 | 44 | 32 | 2 | 26 | 5 | 3 | 2 | 1 | 3 | 1 | | | 1 ADC,<br>14-ch | Υ | 1 | 3 | Y | 35 | TQFP,<br>QFN,<br>VTLA | | dsPIC33FJ32MC101 | 20 | 32 | 2 | 10 | 5 | 3 | 2 | 1 | 3 | 1 | 6-ch | 1 | 1 ADC,<br>6-ch | Υ | 1 | 3 | Υ | 15 | PDIP,<br>SOIC,<br>SSOP | | dsPIC33FJ32MC102 | 28 | 32 | 2 | 16 | 5 | 3 | 2 | 1 | 3 | 1 | 6-ch | 2 | 1 ADC,<br>8-ch | Υ | 1 | 3 | Υ | 21 | SPDIP,<br>SOIC,<br>SSOP,<br>QFN | | | 36 | 32 | 2 | 16 | 5 | 3 | 2 | 1 | 3 | 1 | 6-ch | 2 | 1 ADC,<br>8-ch | Υ | 1 | 3 | Υ | 21 | VTLA | | dsPIC33FJ32MC104 | 44 | 32 | 2 | 26 | 5 | 3 | 2 | 1 | 3 | 1 | 6-ch | 2 | 1 ADC,<br>14-ch | Υ | 1 | 3 | Υ | 35 | TQFP,<br>QFN,<br>VTLA | Note 1: Four out of five timers are remappable. 2: Two pairs can be combined to have up to two 32-bit timers. **3:** Two out of three interrupts are remappable. # **Pin Diagrams** ■ = Pins are up to 5V tolerant 18-Pin PDIP/SOIC MCLR ■ 1 18 🔲 VDD PGED2/AN0/C3INB/C1INA/CTED1/CN2/RA0 dsPIC33FJ16GP101 17 Vss PGEC2/AN1/C3INA/C1INB/CTED2/CN3/RA1 3 PGED1/AN2/C2INA/C1INC/RP0<sup>(1)</sup>/CN4/RB0 4 PGEC1/AN3/CVREFIN/CVREFOUT/C2INB/C1IND/RP1<sup>(1)</sup>/CN5/RB1 5 16 RP15<sup>(1)</sup>/CN11/RB15 15 RTCC/RP14<sup>(1)</sup>/CN12/RB14 14 VCAP OSCI/CLKI/CN30/RA2 6 13 Vss 12 SDA1/SDI1/RP9<sup>(1)</sup>/CN21/RB9 11 SCL1/SDO1/RP8<sup>(1)</sup>/CN22/RB8 OSCO/CLKO/CN29/RA3 7 PGED3/SOSCI/RP4<sup>(1)</sup>/CN1/RB4 ■ 8 10 SCK1/INT0/RP7<sup>(1)</sup>/CN23/RB7 PGEC3/SOSCO/T1CK/CN0/RA4 9 MCLR 1 PGED2/AN0/C3INB/C1INA/CTED1/CN2/RA0 2 dsPIC33FJ32GP101 PGEC2/AN1/C3INA/C1INB/CTED2/CN3/RA1 3 PGED1/AN2/C2INA/C1INC/RP0<sup>(1)</sup>/CN4/RB0 4 PGEC1/AN3/CVREFIN/CVREFOUT/C2INB/C1IND/RP1<sup>(1)</sup>/CN5/RB1 5 16 RP15<sup>(1)</sup>/CN11/RB15 15 RTCC/RP14<sup>(1)</sup>/CN12/RB14 14 VCAP 13 VSS 12 SDA1/RP9<sup>(1)</sup>/CN21/RB9 11 SCL1/RP8<sup>(1)</sup>/CN22/RB8 10 INT0/RP7<sup>(1)</sup>/CN23/RB7 PGEC3/SOSCO/AN10/T1CK/CN0/RA4 5 9 Note 1: The RPn pins can be used by any remappable peripheral. See Table 1 for the list of available peripherals. ## **Pin Diagrams (Continued)** ## Pin Diagrams (Continued) ### TABLE 4-12: I2C1 REGISTER MAP | SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |----------|-------------|---------|--------|---------|--------|--------|--------|--------|------------------------------|----------------------------|-------|-------|------------|--------------|-------|-------|-------|---------------| | I2C1RCV | 0200 | - | - | _ | _ | _ | _ | _ | _ | | | | I2C1 Recei | ive Register | | | | 0000 | | I2C1TRN | 0202 | _ | _ | _ | _ | _ | _ | _ | - I2C1 Transmit Register | | | | | | 00FF | | | | | I2C1BRG | 0204 | _ | _ | _ | _ | _ | _ | _ | Baud Rate Generator Register | | | | | | 0000 | | | | | I2C1CON | 0206 | I2CEN | _ | I2CSIDL | SCLREL | IPMIEN | A10M | DISSLW | SMEN | GCEN | STREN | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | 1000 | | I2C1STAT | 0208 | ACKSTAT | TRSTAT | _ | _ | _ | BCL | GCSTAT | ADD10 | IWCOL | I2COV | D_A | Р | S | R_W | RBF | TBF | 0000 | | I2C1ADD | 020A | _ | _ | _ | _ | _ | _ | | • | I2C1 Address Register | | | | | | 0000 | | | | I2C1MSK | 020C | 1 | _ | _ | _ | _ | _ | | | I2C1 Address Mask Register | | | | | | 0000 | | | **Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### **TABLE 4-13: UART1 REGISTER MAP** | SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |----------|-------------|-------------------------------|--------|----------|--------|--------|--------|-------|------------------------|----------|----------|-------|------------|---------|--------|--------|-------|---------------| | U1MODE | 0220 | UARTEN | _ | USIDL | IREN | RTSMD | - | UEN1 | UEN0 | WAKE | LPBACK | ABAUD | URXINV | BRGH | PDSEL1 | PDSEL0 | STSEL | 0000 | | U1STA | 0222 | UTXISEL1 | UTXINV | UTXISEL0 | _ | UTXBRK | UTXEN | UTXBF | TRMT | URXISEL1 | URXISEL0 | ADDEN | RIDLE | PERR | FERR | OERR | URXDA | 0110 | | U1TXREG | 0224 | _ | _ | _ | _ | _ | _ | _ | | | | UART1 | Transmit R | egister | | | | xxxx | | U1RXREG | 0226 | _ | _ | _ | _ | _ | _ | _ | UART1 Receive Register | | | | | | | | | 0000 | | U1BRG | 0228 | Baud Rate Generator Prescaler | | | | | | | | | | 0000 | | | | | | | dsPIC33FJ16(GP/MC)101/102 AND dsPIC33FJ32(GP/MC)101/102/104 Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### **TABLE 4-14: SPI1 REGISTER MAP** | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | O | _0.0 \ | | | | | | | | | | | | | | | | |-----------------------------------------|-------------|-------------------------------------------|--------|---------|--------|--------|--------|-------|-------|-------|--------|-------|-------|-------|-------|--------|--------|---------------| | SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | | SPI1STAT | 0240 | SPIEN | _ | SPISIDL | _ | _ | _ | - | _ | _ | SPIROV | _ | - | _ | _ | SPITBF | SPIRBF | 0000 | | SPI1CON1 | 0242 | _ | _ | _ | DISSCK | DISSDO | MODE16 | SMP | CKE | SSEN | CKP | MSTEN | SPRE2 | SPRE1 | SPRE0 | PPRE1 | PPRE0 | 0000 | | SPI1CON2 | 0244 | FRMEN | SPIFSD | FRMPOL | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | FRMDLY | | 0000 | | SPI1BUF | 0248 | SPI1 Transmit and Receive Buffer Register | | | | | | | | | | | 0000 | | | | | | **Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### REGISTER 7-5: IFS0: INTERRUPT FLAG STATUS REGISTER 0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|-------|--------|--------|--------|---------|-------| | _ | _ | AD1IF | U1TXIF | U1RXIF | SPI1IF | SPI1EIF | T3IF | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-------|-----|-------|-------|-------|--------| | T2IF | OC2IF | IC2IF | _ | T1IF | OC1IF | IC1IF | INT0IF | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-14 Unimplemented: Read as '0' bit 13 AD1IF: ADC1 Conversion Complete Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 12 U1TXIF: UART1 Transmitter Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 11 **U1RXIF:** UART1 Receiver Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 10 SPI1IF: SPI1 Event Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 9 SPI1EIF: SPI1 Fault Interrupt Flag Status bit 1 = Interrupt request has occurred 0 = Interrupt request has not occurred bit 8 T3IF: Timer3 Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 7 T2IF: Timer2 Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 6 OC2IF: Output Compare Channel 2 Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 5 IC2IF: Input Capture Channel 2 Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 4 **Unimplemented:** Read as '0' bit 3 T1IF: Timer1 Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred #### **RPINR3: PERIPHERAL PIN SELECT INPUT REGISTER 3 REGISTER 10-3:** | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | |--------|-----|-----|--------|--------|--------|--------|--------| | _ | _ | _ | T3CKR4 | T3CKR3 | T3CKR2 | T3CKR1 | T3CKR0 | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | |-------|-----|-----|--------|--------|--------|--------|--------| | _ | _ | _ | T2CKR4 | T2CKR3 | T2CKR2 | T2CKR1 | T2CKR0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '0' = Bit is cleared '1' = Bit is set x = Bit is unknown Unimplemented: Read as '0' bit 15-13 bit 12-8 T3CKR<4:0>: Assign Timer3 External Clock (T3CK) to the Corresponding RPn Pin bits 11111 = Input tied to Vss 11110 = Reserved 11010 = Reserved 11001 = Input tied to RP25 00001 = Input tied to RP1 00000 = Input tied to RP0 bit 7-5 Unimplemented: Read as '0' bit 4-0 T2CKR<4:0>: Assign Timer2 External Clock (T2CK) to the Corresponding RPn Pin bits 11111 = Input tied to Vss 11110 = Reserved 11010 = Reserved 11001 = Input tied to RP25 00001 = Input tied to RP1 00000 = Input tied to RP0 #### REGISTER 10-19: RPOR8: PERIPHERAL PIN SELECT OUTPUT REGISTER 8 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|-----|-------|-------|--------------------------|-------|-------| | _ | _ | _ | | | RP17R<4:0> <sup>(1</sup> | ) | | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-------|--------------------------|-------|-------| | _ | _ | _ | | | RP16R<4:0> <sup>(1</sup> | ) | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-13 Unimplemented: Read as '0' bit 12-8 RP17R<4:0>: Peripheral Output Function is Assigned to RP17 Output Pin bits<sup>(1)</sup> (see Table 10-2 for peripheral function numbers) bit 7-5 Unimplemented: Read as '0' bit 4-0 RP16R<4:0>: Peripheral Output Function is Assigned to RP16 Output Pin bits<sup>(1)</sup> (see Table 10-2 for peripheral function numbers) **Note 1:** These bits are available in dsPIC33FJ32(GP/MC)104 devices only. #### **REGISTER 10-20: RPOR9: PERIPHERAL PIN SELECT OUTPUT REGISTER 9** | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|-----|-------|-------|--------------------------|-------|-------| | _ | _ | _ | | | RP19R<4:0> <sup>(1</sup> | ) | | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-------|--------------------------|-------|-------| | _ | _ | _ | | | RP18R<4:0> <sup>(1</sup> | ) | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-13 **Unimplemented:** Read as '0' bit 12-8 RP19R<4:0>: Peripheral Output Function is Assigned to RP19 Output Pin bits<sup>(1)</sup> (see Table 10-2 for peripheral function numbers) bit 7-5 **Unimplemented:** Read as '0' bit 4-0 RP18R<4:0>: Peripheral Output Function is Assigned to RP18 Output Pin bits<sup>(1)</sup> (see Table 10-2 for peripheral function numbers) Note 1: These bits are available in dsPIC33FJ32(GP/MC)104 devices only. ### REGISTER 12-4: T5CON: TIMER5 CONTROL REGISTER<sup>(1)</sup> | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |--------------------|-----|----------------------|-----|-----|-----|-----|-------| | TON <sup>(3)</sup> | _ | TSIDL <sup>(2)</sup> | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | U-0 | |-------|----------------------|-----------------------|-----------------------|-----|-----|--------------------|-------| | _ | TGATE <sup>(3)</sup> | TCKPS1 <sup>(3)</sup> | TCKPS0 <sup>(3)</sup> | _ | _ | TCS <sup>(3)</sup> | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **TON:** Timer5 On bit<sup>(3)</sup> 1 = Starts 16-bit Timer3 0 = Stops 16-bit Timer3 bit 14 Unimplemented: Read as '0' bit 13 **TSIDL:** Timer5 Stop in Idle Mode bit<sup>(2)</sup> 1 = Discontinues timer operation when device enters Idle mode 0 = Continues timer operation in Idle mode bit 12-7 Unimplemented: Read as '0' bit 6 **TGATE**: Timer5 Gated Time Accumulation Enable bit<sup>(3)</sup> When TCS = 1: This bit is ignored. When TCS = 0: 1 = Gated time accumulation is enabled0 = Gated time accumulation is disabled bit 5-4 TCKPS<1:0>: Timer5 Input Clock Prescale Select bits<sup>(3)</sup> 11 = 1:256 prescale value 10 = 1:64 prescale value 01 = 1:8 prescale value 00 = 1:1 prescale value bit 3-2 Unimplemented: Read as '0' bit 1 TCS: Timer5 Clock Source Select bit<sup>(3)</sup> 1 = External clock from T5CK pin 0 = Internal clock (Fosc/2) bit 0 **Unimplemented:** Read as '0' Note 1: This register is available in dsPIC33FJ32(GP/MC)10X devices only. 2: When 32-bit timer operation is enabled (T32 = 1) in the Timer4 Control register (T4CON<3>), the TSIDL bit must be cleared to operate the 32-bit timer in Idle mode. **3:** When the 32-bit timer operation is enabled (T32 = 1) in the Timer4 Control register (T4CON<3>), these bits have no effect. ### 20.1 Comparator Control Registers #### REGISTER 20-1: CMSTAT: COMPARATOR STATUS REGISTER | R/W-0 | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | |--------|-----|-----|-----|-----|-------|-------|-------| | CMSIDL | _ | _ | _ | _ | C3EVT | C2EVT | C1EVT | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | |-------|-----|-----|-----|-----|-------|-------|-------| | _ | _ | _ | _ | _ | C3OUT | C2OUT | C1OUT | | bit 7 | | | | | | | bit 0 | Legend: bit 8 R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 CMSIDL: Comparator Stop in Idle Mode bit 1 = Discontinues operation of all comparators when device enters Idle mode 0 = Continues operation of all comparators in Idle mode bit 14-11 Unimplemented: Read as '0' bit 10 C3EVT: Comparator 3 Event Status bit 1 = Comparator event occurred 0 = Comparator event did not occur bit 9 **C2EVT:** Comparator 2 Event Status bit 1 = Comparator event occurred 0 = Comparator event did not occur **C1EVT:** Comparator 1 Event Status bit 1 = Comparator event occurred 0 = Comparator event did not occur bit 7-3 **Unimplemented:** Read as '0' bit 2 C3OUT: Comparator 3 Output Status bit When CPOL = 0: 1 = VIN+ > VIN-0 = VIN+ < VIN-When CPOL = 1: 1 = VIN+ < VIN-0 = VIN+ > VIN- bit 1 C2OUT: Comparator 2 Output Status bit When CPOL = 0: 1 = VIN+ > VIN-0 = VIN+ < VIN-When CPOL = 1: 1 = VIN+ < VIN-0 = VIN+ > VIN- bit 0 C10UT: Comparator 1 Output Status bit When CPOL = 0: 1 = VIN+ > VIN-0 = VIN+ < VIN-When CPOL = 1: 1 = VIN+ < VIN-0 = VIN+ > VIN- # REGISTER 20-4: CMxMSKCON: COMPARATOR x MASK GATING CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|-------|-------|-------|-------|-------|-------| | HLMS | _ | OCEN | OCNEN | OBEN | OBNEN | OAEN | OANEN | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | NAGS | PAGS | ACEN | ACNEN | ABEN | ABNEN | AAEN | AANEN | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | -n = Value at POR | | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | |-------------------|--------------|---------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------| | bit 15 | HLMS: High | n or Low Level Masking Se | elect bits | | | | | | | comparator signal from propagating comparator signal from propagating | | bit 14 | Unimpleme | nted: Read as '0' | | | | bit 13 | OCEN: OR | Gate C Input Inverted Ena | able bit | | | | | onnected to OR gate ot connected to OR gate | | | | bit 12 | OCNEN: OF | R Gate C Input Inverted E | nable bit | | | | | MCI is connected to OR MCI is not connected to O | _ | | | bit 11 | OBEN: OR | Gate B Input Inverted Ena | able bit | | | | | onnected to OR gate ot connected to OR gate | | | | bit 10 | OBNEN: OF | R Gate B Input Inverted Er | nable bit | | | | | MBI is connected to OR of MBI is not connected to O | | | | bit 9 | OAEN: OR | Gate A Input Enable bit | | | | | | onnected to OR gate ot connected to OR gate | | | | bit 8 | OANEN: OF | R Gate A Input Inverted Er | nable bit | | | | | MAI is connected to OR of MAI is not connected to O | 9 | | | bit 7 | 1 = Inverted | ative AND Gate Output So<br>ANDI is connected to OR<br>ANDI is not connected to | gate | | | bit 6 | 1 = ANDI is | tive AND Gate Output Sel<br>connected to OR gate<br>not connected to OR gate | | | | bit 5 | 1 = MCI is c | OGate A1 C Input Inverted<br>onnected to AND gate<br>not connected to AND gate | | | | bit 4 | ACNEN: AN | ID Gate A1 C Input Invert | ed Enable bit | | | | 1 = Inverted | MCI is connected to AND MCI is not connected to A | gate | | | | | | | | #### REGISTER 22-3: CTMUICON: CTMU CURRENT CONTROL REGISTER | R/W-0 |--------|--------|--------|--------|--------|--------|-------|-------| | ITRIM5 | ITRIM4 | ITRIM3 | ITRIM2 | ITRIM1 | ITRIM0 | IRNG1 | IRNG0 | | bit 15 | | | | | | | bit 8 | | U-0 |-------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-10 ITRIM<5:0>: Current Source Trim bits 011111 = Nominal current output specified by IRNG<1:0> + 62% 011110 = Nominal current output specified by IRNG<1:0> + 60% • • • 000001 = Nominal current output specified by IRNG<1:0> + 2% 000000 = Nominal current output specified by IRNG<1:0> 111111 = Nominal current output specified by IRNG<1:0> -2% • • • 100010 = Nominal current output specified by IRNG<1:0> -62% 100001 = Nominal current output specified by IRNG<1:0> - 64% bit 9-8 IRNG<1:0>: Current Source Range Select bits $11 = 100 \times Base Current^{(1)}$ 10 = 10 × Base Current $01 = Base current level (0.55 \mu A nominal)$ 00 = Reserved bit 7-0 **Unimplemented:** Read as '0' **Note 1:** This setting must be used for the CTMU temperature sensor. TABLE 23-4: dsPIC33F CONFIGURATION BITS DESCRIPTION (CONTINUED) | Bit Field | Description | |--------------|-----------------------------------------------------------------------------------------------------------------------------| | WDTPRE | Watchdog Timer Prescaler bit | | | 1 = 1:128 | | | 0 = 1:32 | | WDTPOST<3:0> | Watchdog Timer Postscaler bits | | | 1111 = 1:32,768 | | | 1110 = 1:16,384 | | | • | | | • | | | | | | 0001 = 1:2<br>0000 = 1:1 | | DLLIZEN | | | PLLKEN | PLL Lock Enable bit | | | 1 = Clock switch to PLL will wait until the PLL lock signal is valid 0 = Clock switch will not wait for the PLL lock signal | | ALTIOC | Alternate I <sup>2</sup> C <sup>TM</sup> Pins bit | | ALTI2C | | | | $1 = I^2C$ is mapped to SDA1/SCL1 pins<br>$0 = I^2C$ is mapped to ASDA1/ASCL1 pins | | ICS<1:0> | ICD Communication Channel Select bits | | 103<1.0> | 11 = Communicate on PGEC1 and PGED1 | | | 10 = Communicate on PGEC1 and PGED1 | | | 01 = Communicate on PGEC3 and PGED3 | | | 00 = Reserved, do not use | | PWMPIN | Motor Control PWM Module Pin Mode bit | | | 1 = PWM module pins controlled by PORT register at device Reset (tri-stated) | | | 0 = PWM module pins controlled by PWM module at device Reset (configured as output pins) | | HPOL | Motor Control PWM High Side Polarity bit | | | 1 = PWM module high side output pins have active-high output polarity | | | 0 = PWM module high side output pins have active-low output polarity | | LPOL | Motor Control PWM Low Side Polarity bit | | | 1 = PWM module low side output pins have active-high output polarity | | | 0 = PWM module low side output pins have active-low output polarity | # 26.2 AC Characteristics and Timing Parameters This section defines dsPIC33FJ16(GP/MC)101/102 and dsPIC33FJ32(GP/MC)101/102/104 family AC characteristics and timing parameters. TABLE 26-14: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) | | | | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | AC CHARACTERISTICS | Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended Operating voltage VDD range as described in <b>Section 26.1 "DC Characteristics"</b> . | | | | | #### FIGURE 26-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS ## TABLE 26-15: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS | Param<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Conditions | | |--------------|--------|-----------------------|-----|-----|-----|-------|--------------------------------------------------------------|--| | DO50 | Cosc2 | OSC2/SOSC2 Pin | _ | _ | 15 | pF | In MS and HS modes when external clock is used to drive OSC1 | | | DO56 | Сю | All I/O Pins and OSC2 | _ | _ | 50 | рF | EC mode | | | DO58 | Св | SCLx, SDAx | _ | _ | 400 | рF | In I <sup>2</sup> C™ mode | | FIGURE 26-18: SPIX SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING CHARACTERISTICS FOR dsPIC33FJ16(GP/MC)10X TABLE 26-41: SPIX SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0) TIMING REQUIREMENTS FOR dsPIC33FJ32(GP/MC)10X | AC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | |--------------------|-----------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|--------------------------------------|--| | Param<br>No. | Symbol | Characteristic <sup>(1)</sup> | Min | Typ <sup>(2)</sup> | Max | Units | Conditions | | | SP70 | TscP | Maximum SCKx Input Frequency | _ | _ | 15 | MHz | See Note 3 | | | SP72 | TscF | SCKx Input Fall Time | _ | | l | ns | See Parameter DO32 and <b>Note 4</b> | | | SP73 | TscR | SCKx Input Rise Time | _ | | l | ns | See Parameter DO31 and <b>Note 4</b> | | | SP30 | TdoF | SDOx Data Output Fall Time | _ | | ı | ns | See Parameter DO32 and <b>Note 4</b> | | | SP31 | TdoR | SDOx Data Output Rise Time | _ | _ | l | ns | See Parameter DO31 and <b>Note 4</b> | | | SP35 | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after SCKx Edge | _ | 6 | 20 | ns | | | | SP36 | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to First SCKx Edge | 30 | _ | | ns | | | | SP40 | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge | 30 | | l | ns | | | | SP41 | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge | 30 | | l | ns | | | | SP50 | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow \text{ to SCKx} \uparrow \text{ or SCKx Input}$ | 120 | | - | ns | | | | SP51 | TssH2doZ | SSx ↑ to SDOx Output<br>High-Impedance | 10 | _ | 50 | ns | See Note 4 | | | SP52 | TscH2ssH<br>TscL2ssH | SSx after SCKx Edge | 1.5 Tcy + 40 | _ | _ | ns | See Note 4 | | | SP60 | TssL2doV | SDOx Data Output Valid after SSx Edge | _ | _ | 50 | ns | | | Note 1: These parameters are characterized, but are not tested in manufacturing. - 2: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated. - **3:** The minimum clock period for SCKx is 66.7 ns. Therefore, the SCKx clock generated by the Master must not violate this specification. - 4: Assumes 50 pF load on all SPIx pins. ## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-052C Sheet 1 of 2 # 28-Lead Plastic Quad Flat, No Lead Package (ML) - 6x6 mm Body [QFN] With 0.55 mm Terminal Length **lote:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-105C Sheet 1 of 2 # 28-Lead Plastic Quad Flat, No Lead Package (ML) - 6x6 mm Body [QFN] With 0.55 mm Terminal Length **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | | | |-------------------------|--------|-------------|----------|------|--|--| | Dimension | Limits | MIN | NOM | MAX | | | | Number of Pins | N | 28 | | | | | | Pitch | е | | 0.65 BSC | | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | | Terminal Thickness | A3 | 0.20 REF | | | | | | Overall Width | Е | 6.00 BSC | | | | | | Exposed Pad Width | E2 | 3.65 | 3.70 | 4.20 | | | | Overall Length | D | 6.00 BSC | | | | | | Exposed Pad Length | D2 | 3.65 | 3.70 | 4.20 | | | | Terminal Width | b | 0.23 | 0.30 | 0.35 | | | | Terminal Length | L | 0.50 | 0.55 | 0.70 | | | | Terminal-to-Exposed Pad | K | 0.20 | - | - | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-105C Sheet 2 of 2 ### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.