

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XEI

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 16 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, Motor Control PWM, POR, PWM, WDT                         |
| Number of I/O              | 35                                                                               |
| Program Memory Size        | 32KB (11K x 24)                                                                  |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 1K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 14x10b                                                                       |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 44-TQFP                                                                          |
| Supplier Device Package    | 44-TQFP (10x10)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj32mc104t-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.6.1 MULTIPLIER

The 17-bit x 17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. Signed to 40 bits. Integer data is inherently represented as a signed 2's complement value, where the Most Significant bit (MSb) is defined as a sign bit. The range of an N-bit 2's complement integer is  $-2^{N-1}$  to  $2^{N-1} - 1$ .

- For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF) including 0.
- For a 32-bit integer, the data range is -2,147,483,648 (0x8000 0000) to 2,147,483,647 (0x7FFF FFFF).

When the multiplier is configured for fractional multiplication, the data is represented as a 2's complement fraction, where the MSb is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit 2's complement fraction with this implied radix point is -1.0 to  $(1 - 2^{1-N})$ . For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF) including 0 and has a precision of 3.01518x10<sup>-5</sup>. In Fractional mode, the 16 x 16 multiply operation generates a 1.31 product that has a precision of 4.65661 x 10<sup>-10</sup>.

The same multiplier is used to support the MCU multiply instructions, which include integer 16-bit signed, unsigned and mixed sign multiply operations.

The MUL instruction can be directed to use byte or word-sized operands. Byte operands will direct a 16-bit result and word operands will direct a 32-bit result to the specified register(s) in the W array.

# 3.6.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER

The data accumulator consists of a 40-bit adder/ subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its pre-accumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled using the barrel shifter prior to accumulation.

# 3.6.2.1 Adder/Subtracter, Overflow and Saturation

The adder/subtracter is a 40-bit adder with an optional zero input into one side and either true or complement data into the other input.

- In the case of addition, the Carry/Borrow input is active-high and the other input is true data (not complemented).
- In the case of subtraction, the Carry/Borrow input is active-low and the other input is complemented.

The adder/subtracter generates Overflow Status bits, SA/SB and OA/OB, which are latched and reflected in the STATUS Register:

- Overflow from bit 39: this is a catastrophic overflow in which the sign of the accumulator is destroyed.
- Overflow into guard bits 32 through 39: this is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other.

The adder has an additional saturation block that controls accumulator data saturation, if selected. It uses the result of the adder, the Overflow Status bits described previously, and the SAT<A:B> (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value, to saturate.

Six STATUS Register bits support saturation and overflow:

- OA: ACCA overflowed into guard bits
- OB: ACCB overflowed into guard bits
- SA: ACCA saturated (bit 31 overflow and saturation)

ACCA overflowed into guard bits and saturated (bit 39 overflow and saturation)

- SB: ACCB saturated (bit 31 overflow and saturation)
  - ACCB overflowed into guard bits and saturated (bit 39 overflow and saturation)
- OAB: Logical OR of OA and OB
- SAB: Logical OR of SA and SB

or

The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). The OA and OB bits can also optionally generate an arithmetic warning trap when OA and OB are set and the corresponding Overflow Trap Flag Enable bits (OVATE, OVBTE) in the INTCON1 register are set (refer to **Section 7.0 "Interrupt Controller"**). This allows the user application to take immediate action; for example, to correct system gain.

#### 4.2.6 SOFTWARE STACK

In addition to its use as a working register, the W15 register in the dsPIC33FJ16(GP/MC)101/102 and dsPIC33FJ32(GP/MC)101/102/104 devices is also used as a Software Stack Pointer. The Stack Pointer always points to the first available free word and grows from lower to higher addresses. It pre-decrements for stack pops and post-increments for stack pushes, as shown in Figure 4-6. For a PC push during any CALL instruction, the MSb of the PC is zero-extended before the push, ensuring that the MSb is always clear.

| Note: | A PC push during exception processing   |  |  |  |  |  |  |  |
|-------|-----------------------------------------|--|--|--|--|--|--|--|
|       | concatenates the SRL register to the MS |  |  |  |  |  |  |  |
|       | of the PC prior to the push.            |  |  |  |  |  |  |  |

The Stack Pointer Limit register (SPLIM) associated with the Stack Pointer sets an upper address boundary for the stack. SPLIM is uninitialized at Reset. As is the case for the Stack Pointer, SPLIM<0> is forced to '0' because all stack operations must be word-aligned.

Whenever an EA is generated using W15 as a source or destination pointer, the resulting address is compared with the value in SPLIM. If the contents of the Stack Pointer (W15) and the SPLIM register are equal and a push operation is performed, a stack error trap will not occur. However, the stack error trap will occur on a subsequent push operation. For example, to cause a stack error trap when the stack grows beyond address 0x0C00 in RAM, initialize the SPLIM with the value 0x0BFE.

Similarly, a Stack Pointer underflow (stack error) trap is generated when the Stack Pointer address is found to be less than 0x0800. This prevents the stack from interfering with the SFR space.

A write to the SPLIM register should not be immediately followed by an indirect read operation using W15.





#### 4.2.7 DATA RAM PROTECTION FEATURE

The dsPIC33F product family supports data RAM protection features that enable segments of RAM to be protected when used in conjunction with Boot and Secure Code Segment Security. BSRAM (Secure RAM Segment for BS) is accessible only from the Boot Segment Flash code when enabled. SSRAM (Secure RAM Segment for RAM) is accessible only from the Secure Segment Flash code when enabled. See Table 4-1 for an overview of the BSRAM and SSRAM SFRs.

### 4.3 Instruction Addressing Modes

The addressing modes shown in Table 4-40 form the basis of the addressing modes that are optimized to support the specific features of individual instructions. The addressing modes provided in the MAC class of instructions differ from those provided in other instruction types.

#### 4.3.1 FILE REGISTER INSTRUCTIONS

Most file register instructions use a 13-bit address field (f) to directly address data present in the first 8192 bytes of data memory (Near Data Space). Most file register instructions employ a Working register, W0, which is denoted as WREG in these instructions. The destination is typically either the same file register or WREG (with the exception of the MUL instruction), which writes the result to a register or register pair. The MOV instruction allows additional flexibility and can access the entire data space.

#### 4.3.2 MCU INSTRUCTIONS

The three-operand MCU instructions are of the form:

Operand 3 = Operand 1 <function> Operand 2

where Operand 1 is always a Working register (that is, the addressing mode can only be Register Direct), which is referred to as Wb. Operand 2 can be a W register, fetched from data memory, or a 5-bit literal. The result location can be either a W register or a data memory location. The following addressing modes are supported by MCU instructions:

- Register Direct
- Register Indirect
- Register Indirect Post-Modified
- Register Indirect Pre-Modified
- 5-Bit or 10-Bit Literal
- Note: Not all instructions support all of the addressing modes given above. Individual instructions can support different subsets of these addressing modes.

| U-0             | U-0             | R/W-0            | U-0             | U-0                     | U-0              | U-0            | U-0                    |  |
|-----------------|-----------------|------------------|-----------------|-------------------------|------------------|----------------|------------------------|--|
|                 | —               | CTMUIF           | —               | —                       |                  | —              | —                      |  |
| bit 15          |                 |                  |                 |                         |                  |                | bit 8                  |  |
|                 |                 |                  |                 |                         |                  |                |                        |  |
| U-0             | U-0             | U-0              | U-0             | U-0                     | U-0              | R/W-0          | R/W-0                  |  |
|                 | —               | _                | —               | —                       |                  | U1EIF          | FLTB1IF <sup>(1)</sup> |  |
| bit 7           |                 |                  |                 |                         |                  |                | bit 0                  |  |
|                 |                 |                  |                 |                         |                  |                |                        |  |
| Legend:         |                 |                  |                 |                         |                  |                |                        |  |
| R = Readable    | bit             | W = Writable     | bit             | U = Unimple             | mented bit, read | l as '0'       |                        |  |
| -n = Value at P | OR              | '1' = Bit is set |                 | '0' = Bit is cle        | eared            | x = Bit is unk | x = Bit is unknown     |  |
|                 |                 |                  |                 |                         |                  |                |                        |  |
| bit 15-14       | Unimplemen      | ted: Read as '   | 0'              |                         |                  |                |                        |  |
| bit 13          | CTMUIF: CTM     | MU Interrupt Fla | ag Status bit   |                         |                  |                |                        |  |
|                 | 1 = Interrupt r | request has occ  | curred          |                         |                  |                |                        |  |
|                 | 0 = Interrupt r | request has not  | occurred        |                         |                  |                |                        |  |
| bit 12-2        | Unimplemen      | ted: Read as '   | 0'              |                         |                  |                |                        |  |
| bit 1           | U1EIF: UART     | 1 Error Interru  | ot Flag Status  | bit                     |                  |                |                        |  |
|                 | 1 = Interrupt r | request has occ  | curred          |                         |                  |                |                        |  |
|                 | 0 = Interrupt r | request has not  | occurred        |                         |                  |                |                        |  |
| bit 0           | FLTB1IF: PW     | /M1 Fault B Inte | errupt Flag Sta | atus bit <sup>(1)</sup> |                  |                |                        |  |
|                 | 1 = Interrupt r | request has occ  | curred          |                         |                  |                |                        |  |
|                 | 0 = Interrupt r | request has not  | occurred        |                         |                  |                |                        |  |
|                 |                 |                  |                 |                         |                  |                |                        |  |

#### REGISTER 7-9: IFS4: INTERRUPT FLAG STATUS REGISTER 4

Note 1: This bit is available in dsPIC(16/32)MC102/104 devices only.

## 8.0 OSCILLATOR CONFIGURATION

- Note 1: This data sheet summarizes the features of the dsPIC33FJ16(GP/MC)101/102 and dsPIC33FJ32(GP/MC)101/102/104 family devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Oscillator (Part VI)" (DS70644) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The oscillator system for dsPIC33FJ16(GP/MC)101/ 102 and dsPIC33FJ32(GP/MC)101/102/104 devices provides:

- External and internal oscillator options as clock sources
- An on-chip, 4x Phase Lock Loop (PLL) to scale the internal operating frequency to the required system clock frequency
- An internal FRC oscillator that can also be used with the PLL, thereby allowing full-speed operation without any external clock generation hardware
- Clock switching between various clock sources
- Programmable clock postscaler for system power savings
- A Fail-Safe Clock Monitor (FSCM) that detects clock failure and takes fail-safe measures
- An Oscillator Control register (OSCCON)
- Nonvolatile Configuration bits for main oscillator selection
- A simplified diagram of the oscillator system is shown in Figure 8-1.



2: The term, FP, refers to the clock source for all peripherals, while FCY refers to the clock source for the CPU. Throughout this document, FCY and FP are used interchangeably, except in the case of Doze mode. FP and FCY will be different when Doze mode is used with a Doze ratio of 1:2 or lower.

#### FIGURE 8-1: OSCILLATOR SYSTEM DIAGRAM

# 10.4.3 CONTROLLING CONFIGURATION CHANGES

Because peripheral remapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. dsPIC33FJ16(GP/MC)101/102 and dsPIC33FJ32(GP/ MC)101/102/104 devices include three features to prevent alterations to the peripheral map:

- Control register lock sequence
- Continuous state monitoring
- Configuration bit pin select lock

#### 10.4.3.1 Control Register Lock

Under normal operation, writes to the RPINRx and RPORx registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the IOLOCK bit (OSCCON<6>). Setting IOLOCK prevents writes to the control registers; clearing IOLOCK allows writes.

To set or clear IOLOCK, a specific command sequence must be executed:

- 1. Write 0x46 to OSCCON<7:0>.
- 2. Write 0x57 to OSCCON<7:0>.
- 3. Clear (or set) IOLOCK as a single operation.

| Note: | MPLAB <sup>®</sup> C30 provides built-in C language<br>functions for unlocking the OSCCON<br>register: |  |  |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|       | builtin_write_OSCCONL(value)<br>builtin_write_OSCCONH(value)                                           |  |  |  |  |  |  |  |  |
|       | See MPLAB IDE Help for more information.                                                               |  |  |  |  |  |  |  |  |

Unlike the similar sequence with the oscillator's LOCK bit, IOLOCK remains in one state until changed. This allows all of the Peripheral Pin Selects to be configured with a single unlock sequence followed by an update to all control registers, then locked with a second lock sequence.

#### 10.4.3.2 Continuous State Monitoring

In addition to being protected from direct writes, the contents of the RPINRx and RPORx registers are constantly monitored in hardware by shadow registers. If an unexpected change in any of the registers occurs (such as cell disturbances caused by ESD or other external events), a Configuration Mismatch Reset will be triggered.

#### 10.4.3.3 Configuration Bit Pin Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the RPINRx and RPORx registers. The IOL1WAY (FOSC<5>) Configuration bit blocks the IOLOCK bit from being cleared after it has been set once. If IOLOCK remains set, the register unlock procedure will not execute and the Peripheral Pin Select Control registers cannot be written to. The only way to clear the bit and re-enable peripheral remapping is to perform a device Reset.

In the default (unprogrammed) state, IOL1WAY is set, restricting users to one write session. Programming IOL1WAY allows user applications unlimited access (with the proper use of the unlock sequence) to the Peripheral Pin Select registers.

| U-0           | U-0                  | U-0              | U-0            | U-0                                      | U-0             | U-0          | U-0    |  |  |
|---------------|----------------------|------------------|----------------|------------------------------------------|-----------------|--------------|--------|--|--|
|               | —                    | —                | —              |                                          |                 | —            | —      |  |  |
| bit 15        |                      |                  |                |                                          |                 |              | bit 8  |  |  |
|               |                      |                  |                |                                          |                 |              |        |  |  |
| U-0           | U-0                  | U-0              | R/W-1          | R/W-1                                    | R/W-1           | R/W-1        | R/W-1  |  |  |
| _             | —                    | —                | OCFAR4         | OCFAR3                                   | OCFAR2          | OCFAR1       | OCFAR0 |  |  |
| bit 7         |                      | •                | •              |                                          |                 | •            | bit 0  |  |  |
|               |                      |                  |                |                                          |                 |              |        |  |  |
| Legend:       |                      |                  |                |                                          |                 |              |        |  |  |
| R = Readable  | e bit                | W = Writable     | bit            | U = Unimplemented bit, read as '0'       |                 |              |        |  |  |
| -n = Value at | POR                  | '1' = Bit is set |                | 0' = Bit is cleared $x = Bit is unknown$ |                 |              |        |  |  |
|               |                      |                  |                |                                          |                 |              |        |  |  |
| bit 15-5      | Unimplemen           | ted: Read as '   | 0'             |                                          |                 |              |        |  |  |
| bit 4-0       | OCFAR<4:0>           | : Assign Outpu   | ut Capture A ( | OCFA) to the 0                           | Corresponding F | RPn Pin bits |        |  |  |
|               | 11111 <b>= I</b> npu | t tied to Vss    |                |                                          |                 |              |        |  |  |
|               | 11110 = Reserved     |                  |                |                                          |                 |              |        |  |  |
|               | •                    |                  |                |                                          |                 |              |        |  |  |
|               |                      |                  |                |                                          |                 |              |        |  |  |

#### REGISTER 10-7: RPINR11: PERIPHERAL PIN SELECT INPUT REGISTER 11

11010 = Reserved 11001 = Input tied to RP25

00001 = Input tied to RP1 00000 = Input tied to RP0

.

NOTES:

## 12.0 TIMER2/3 AND TIMER4/5

- Note 1: This data sheet summarizes the features of the dsPIC33FJ16(GP/MC)101/102 and dsPIC33FJ32(GP/MC)101/102/104 family devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Timers" (DS70205) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

Timer2/3 and Timer4/5 have three 2-bit timers that can also be configured as two independent 16-bit timers with selectable operating modes.

Note 1: Timer4 and Timer5 are available in dsPIC33FJ32(GP/MC10X) devices only.

As a 32-bit timer, Timer2/3 and Timer4/5 permit operation in three modes:

- Two independent 16-bit timers (e.g., Timer2 and Timer3 or Timer4 and Timer5) with all 16-bit operating modes (except Asynchronous Counter mode)
- Single 32-bit timer (Timer2/3 and Timer4/5)
- Single 32-bit synchronous counter (Timer2/3 and Timer4/5)

Timer2/3 and Timer4/5 also support:

- Timer gate operation
- Selectable prescaler settings
- Timer operation during Idle and Sleep modes
- Interrupt on a 32-bit Period register match
- Time base for input capture and output compare modules (Timer2 and Timer3 only)
- ADC1 event trigger (Timer2/3 only)

Individually, all eight of the 16-bit timers can function as synchronous timers or counters. They also offer the features listed above, except for the event trigger. The operating modes and enabled features are determined by setting the appropriate bit(s) in the T2CON, T3CON, T4CON and T5CON registers (see Register 12-1 through Register 12-4). For 32-bit timer/counter operation, Timer2/4 is the least significant word (lsw) and Timer3/5 is the most significant word (msw) of the 32-bit timers.

Note: For 32-bit operation, T3CON and T5CON control bits are ignored. Only T2CON and T4CON control bits are used for setup and control. Timer2 and Timer4 clock and gate inputs are used for the 32-bit timer modules, but an interrupt is generated with the Timer3 and Timer5 interrupt flags.

#### 12.1 32-Bit Operation

To configure Timer2/3 and Timer4/5 for 32-bit operation:

- 1. Set the T32 control bit.
- 2. Select the prescaler ratio for Timer2 or Timer4 using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the corresponding TCS and TGATE bits.
- 4. Load the timer period value. PR3/PR5 contains the msw of the value, while PR2/PR4 contains the least significant word (lsw).
- 5. If interrupts are required, set the Timer3 (or Timer5) Interrupt Enable bit, T3IE (or T5IE). Use the priority bits, T3IP<2:0> or T5IP<2:0>, to set the interrupt priority. While Timer2/Timer4 controls the timer, the interrupt appears as a Timer3/Timer5 interrupt.
- 6. Set the corresponding TON bit.

The timer value at any point is stored in the register pair, TMR3:TMR2 or TMR5:TMR4, which always contains the msw of the count, while TMR2 or TMR4 contains the lsw.

#### 12.2 16-Bit Operation

To configure any of the timers for individual 16-bit operation:

- 1. Clear the T32 bit corresponding to that timer.
- 2. Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Load the timer period value into the PRx register.
- 5. If interrupts are required, set the Timerx Interrupt Enable bit, TxIE. Use the priority bits, TxIP<2:0>, to set the interrupt priority.
- 6. Set the TON bit.

| und       und       und       R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | U-0           | U-0           | U-0                                | U-0             | U-0              | U-0             | U-0             | U-0   |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------------------------------------|-----------------|------------------|-----------------|-----------------|-------|--|--|--|--|--|
| bit 15 bit 8<br>U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0<br>— — — DTS3A DTS3I DTS2A DTS2I DTS1A DTS11<br>bit 7 bit 0<br><b>Legend:</b><br>R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'<br>-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown<br>bit 15-6 <b>Unimplemented:</b> Read as '0'<br>bit 5 <b>DTS3A:</b> Dead-Time Select for PWM3 Signal Going Active bit<br>1 = Dead time provided from Unit B<br>0 = Dead time provided from Unit B<br>0 = Dead time provided from Unit B<br>0 = Dead time provided from Unit A<br>bit 3 <b>DTS2A:</b> Dead-Time Select for PWM2 Signal Going Active bit<br>1 = Dead time provided from Unit A<br>bit 3 <b>DTS2A:</b> Dead-Time Select for PWM2 Signal Going Active bit<br>1 = Dead time provided from Unit A<br>bit 3 <b>DTS2A:</b> Dead-Time Select for PWM2 Signal Going Active bit<br>1 = Dead time provided from Unit A<br>bit 2 <b>DTS2I:</b> Dead-Time Select for PWM2 Signal Going Inactive bit<br>1 = Dead time provided from Unit A<br>bit 2 <b>DTS2I:</b> Dead-Time Select for PWM2 Signal Going Inactive bit<br>1 = Dead time provided from Unit A<br>bit 2 <b>DTS2I:</b> Dead-Time Select for PWM2 Signal Going Inactive bit<br>1 = Dead time provided from Unit A<br>bit 2 <b>DTS2I:</b> Dead-Time Select for PWM1 Signal Going Inactive bit<br>1 = Dead time provided from Unit A<br>bit 0 <b>DTS1I:</b> Dead-Time Select for PWM1 Signal Going Active bit<br>1 = Dead time provided from Unit A<br>bit 0 <b>DTS1I:</b> Dead-Time Select for PWM1 Signal Going Inactive bit<br>1 = Dead time provided from Unit A<br>0 = Dead time provided from Unit A | _             | —             | —                                  | _               | —                |                 | _               | _     |  |  |  |  |  |
| U-0       U-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0         -       -       DTS3A       DTS3I       DTS2A       DTS2I       DTS1A       DTS1I         bit 7       -       -       DTS3A       DTS2A       DTS2I       DTS1A       DTS1I         bit 7       -       -       -       -       bit 0       -       bit 0         Legend:       R       Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'       -         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15-6       Unimplemented: Read as '0'       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | bit 15        |               |                                    |                 |                  |                 |                 | bit 8 |  |  |  |  |  |
| U-0       U-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0         -       -       DTS3A       DTS3I       DTS2A       DTS2I       DTS1A       DTS1I         bit 7       -       -       DTS3A       DTS3I       DTS2A       DTS2I       DTS1A       DTS1I         bit 7       -       -       -       -       bit 0       DTS1A       DTS1A       DTS1I         Legend:         R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |               |                                    |                 |                  |                 |                 |       |  |  |  |  |  |
| DTS3A     DTS3I     DTS2A     DTS2I     DTS1A     DTS1I       bit 7     bit 0       Legend:     R = Readable bit     W = Writable bit     U = Unimplemented bit, read as '0'       -n = Value at POR     '1' = Bit is set     '0' = Bit is cleared     x = Bit is unknown       bit 15-6     Unimplemented: Read as '0'     bit 15     DTS3A: Dead-Time Select for PWM3 Signal Going Active bit       1 = Dead time provided from Unit B     0 = Dead time provided from Unit A       bit 4     DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit       1 = Dead time provided from Unit B     0 = Dead time provided from Unit B       0 = Dead time provided from Unit B     0 = Dead time provided from Unit A       bit 3     DTS2A: Dead-Time Select for PWM2 Signal Going Inactive bit       1 = Dead time provided from Unit B     0 = Dead time provided from Unit B       0 = Dead time provided from Unit B     0 = Dead time provided from Unit A       bit 2     DTS2I: Dead-Time Select for PWM12 Signal Going Inactive bit       1 = Dead time provided from Unit B     0 = Dead time provided from Unit A       bit 1     DTS1A: Dead-Time Select for PWM13 Signal Going Active bit       1 = Dead time provided from Unit A       bit 1     DEad time provided from Unit A       0 = Dead time provided from Unit A       0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                       | U-0           | U-0           | R/W-0                              | R/W-0           | R/W-0            | R/W-0           | R/W-0           | R/W-0 |  |  |  |  |  |
| bit 7       bit 0         Legend:       W = Writable bit       U = Unimplemented bit, read as '0'         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15-6       Unimplemented: Read as '0'       bit 5       DTS3A: Dead-Time Select for PWM3 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A       bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit         1 = Dead time provided from Unit A       0 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit       1 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit A       Dead time provided from Unit B         0 = Dead time provided from Unit A       Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit A       D = Dead time provided from Unit A         0 = Dead time provided fro                                                                                                                                                                                                           | _             | <u> </u>      | DTS3A                              | DTS3I           | DTS2A            | DTS2I           | DTS1A           | DTS1I |  |  |  |  |  |
| Legend:         R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15-6       Unimplemented: Read as '0'       bit 15       DTS3A: Dead-Time Select for PWM3 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A       bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit       1 = Dead time provided from Unit A         bit 2       DTS2A: Dead-Time Select for PWM2 Signal Going Inactive bit       1 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit A       bit 2         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit       1 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit                                                                                                                                                                                   | bit 7         |               |                                    |                 |                  |                 |                 | bit 0 |  |  |  |  |  |
| Legend:         R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15-6       Unimplemented: Read as '0'       x = Bit is unknown         bit 15-6       DTS3A: Dead-Time Select for PWM3 Signal Going Active bit       1 = Dead time provided from Unit B         0 = Dead time provided from Unit A       0 = Dead time provided from Unit A       bit 4         bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit       1 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit       1 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit       1 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit       1 = Dead time provided fr                                                                                                                                                                                  |               |               |                                    |                 |                  |                 |                 |       |  |  |  |  |  |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15-6       Unimplemented: Read as '0'       in a set of the provided from Unit B       in a set of the provided from Unit B         bit 5       DTS3A: Dead-Time Select for PWM3 Signal Going Active bit       in a set of the provided from Unit B       in a set of the provided from Unit A         bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit       in a set of the provided from Unit A         bit 4       DTS3I: Dead-Time Select for PWM2 Signal Going Inactive bit       in a set of the provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Inactive bit       in a set of the provided from Unit A         bit 4       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit       in a set of the provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM1 Signal Going Inactive bit       in a set of the provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit       in a set of the provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit       in a set of the provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit       in a set of the provided from Unit A         <                                                                                                                                                    | Legend:       |               |                                    |                 |                  |                 |                 |       |  |  |  |  |  |
| -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15-6       Unimplemented: Read as '0'       bit 5       DTS3A: Dead-Time Select for PWM3 Signal Going Active bit         bit 5       DTS31: Dead-Time Select for PWM3 Signal Going Inactive bit       1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 4       DTS31: Dead-Time Select for PWM3 Signal Going Inactive bit       1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit       1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit       1 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit A       1 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit       1 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit       1 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit       1 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = De                                                                                                                                       | R = Readabl   | e bit         | W = Writable                       | bit             | U = Unimplen     | nented bit, rea | d as '0'        |       |  |  |  |  |  |
| bit 15-6       Unimplemented: Read as '0'         bit 5       DTS3A: Dead-Time Select for PWM3 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit         1 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit B         0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A                                                                                                                                                                                                                                         | -n = Value at | POR           | '1' = Bit is set                   |                 | '0' = Bit is cle | ared            | x = Bit is unkr | iown  |  |  |  |  |  |
| bit 15-6       Unimplemented: Read as '0'         bit 5       DTS3A: Dead-Time Select for PWM3 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit A       DtS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 2       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                             |               |               |                                    |                 |                  |                 |                 |       |  |  |  |  |  |
| bit 5       DTS3A: Dead-Time Select for PWM3 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit A       DTS2I: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead                                                                                                                                                                                                | bit 15-6      | Unimplemen    | ted: Read as '                     | )'              |                  |                 |                 |       |  |  |  |  |  |
| 1 = Dead time provided from Unit B         0 = Dead time provided from Unit A         bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit         1 = Dead time provided from Unit B         0 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit A       DtS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | bit 5         | DTS3A: Dead   | d-Time Select for                  | or PWM3 Sig     | nal Going Activ  | e bit           |                 |       |  |  |  |  |  |
| bit 4       DTS3I: Dead-Time Select for PWM3 Signal Going Inactive bit         1 = Dead time provided from Unit B         0 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit B         0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               | 1 = Dead time | 1 = Dead time provided from Unit B |                 |                  |                 |                 |       |  |  |  |  |  |
| bit 4       DTSSI: Dead-Time Select for PWMS signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit A       Dit 1 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit A       Dit 0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                 | bit /         |               |                                    |                 | ol Coing Inacti  | (a hit          |                 |       |  |  |  |  |  |
| bit 3 <b>DTS2A:</b> Dead time provided from Unit B<br>1 = Dead time provided from Unit A<br>bit 3 <b>DTS2A:</b> Dead-Time Select for PWM2 Signal Going Active bit<br>1 = Dead time provided from Unit B<br>0 = Dead time provided from Unit A<br>bit 2 <b>DTS2I:</b> Dead-Time Select for PWM2 Signal Going Inactive bit<br>1 = Dead time provided from Unit B<br>0 = Dead time provided from Unit A<br>bit 1 <b>DTS1A:</b> Dead-Time Select for PWM1 Signal Going Active bit<br>1 = Dead time provided from Unit B<br>0 = Dead time provided from Unit A<br>bit 0 <b>DTS1I:</b> Dead-Time Select for PWM1 Signal Going Inactive bit<br>1 = Dead time provided from Unit A<br>bit 0 <b>DTS1I:</b> Dead-Time Select for PWM1 Signal Going Inactive bit<br>1 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DIL 4         | 1 – Dood time | - Time Select To                   | l PVVIVIS SIGN  | al Going mactiv  | /e bit          |                 |       |  |  |  |  |  |
| bit 3       DTS2A: Dead-Time Select for PWM2 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit A       DtS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit A       DtS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit A       DtS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               | 0 = Dead time | 0 = Dead time provided from Unit A |                 |                  |                 |                 |       |  |  |  |  |  |
| <ul> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> <li>bit 2 DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit</li> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> <li>bit 1 DTS1A: Dead-Time Select for PWM1 Signal Going Active bit</li> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> <li>bit 0 DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit</li> <li>1 = Dead time provided from Unit A</li> <li>bit 0 DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit</li> <li>1 = Dead time provided from Unit A</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | bit 3         | DTS2A: Dead   | d-Time Select fo                   | or PWM2 Sig     | nal Going Activ  | e bit           |                 |       |  |  |  |  |  |
| 0 = Dead time provided from Unit A         bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               | 1 = Dead time | e provided from                    | Unit B          | 0                |                 |                 |       |  |  |  |  |  |
| bit 2       DTS2I: Dead-Time Select for PWM2 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               | 0 = Dead time | 0 = Dead time provided from Unit A |                 |                  |                 |                 |       |  |  |  |  |  |
| <ul> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> <li>bit 1</li> <li>DTS1A: Dead-Time Select for PWM1 Signal Going Active bit</li> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> <li>bit 0</li> <li>DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit</li> <li>1 = Dead time provided from Unit A</li> <li>bit 0</li> <li>DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit</li> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | bit 2         | DTS2I: Dead   | -Time Select fo                    | r PWM2 Sign     | al Going Inactiv | /e bit          |                 |       |  |  |  |  |  |
| 0 = Dead time provided from Unit A         bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit B       0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               | 1 = Dead time | 1 = Dead time provided from Unit B |                 |                  |                 |                 |       |  |  |  |  |  |
| bit 1       DTS1A: Dead-Time Select for PWM1 Signal Going Active bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit A         bit 0       DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit         1 = Dead time provided from Unit B       0 = Dead time provided from Unit B         0 = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               | 0 = Dead time | e provided from                    | Unit A          |                  |                 |                 |       |  |  |  |  |  |
| <ul> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> <li>bit 0 DTS1I: Dead-Time Select for PWM1 Signal Going Inactive bit</li> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | bit 1         | DTS1A: Dead   | d-Time Select for                  | or PWM1 Sig     | nal Going Activ  | e bit           |                 |       |  |  |  |  |  |
| bit 0 <b>DTS1I:</b> Dead time provided from Unit A<br>1 = Dead time provided from Unit B<br>0 = Dead time provided from Unit B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               | 1 = Dead time | 1 = Dead time provided from Unit B |                 |                  |                 |                 |       |  |  |  |  |  |
| 1 = Dead time provided from Unit B<br>D = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | h:4 0         |               | e provided from                    |                 |                  | h-14            |                 |       |  |  |  |  |  |
| $\perp$ = Dead time provided from Unit B<br>$\Omega$ = Dead time provided from Unit A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DIT U         |               | - I Ime Select to                  | r PVVIVI 1 Sign | ai Going Inactiv | /e dit          |                 |       |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               | ⊥ = Dead time | e provided from                    | Unit B          |                  |                 |                 |       |  |  |  |  |  |

#### REGISTER 15-8: PxDTCON2: PWMx DEAD-TIME CONTROL REGISTER 2

| REGISTER 2      | REGIS                                                                                                                               | STER                                                 |                                                          | X WASK G                                 |                                        | <b>NOL</b>                               |                                |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------|------------------------------------------|----------------------------------------|------------------------------------------|--------------------------------|
| R/W-0           | U-0                                                                                                                                 | R/W-0                                                | R/W-0                                                    | R/W-0                                    | R/W-0                                  | R/W-0                                    | R/W-0                          |
| HLMS            |                                                                                                                                     | OCEN                                                 | OCNEN                                                    | OBEN                                     | OBNEN                                  | OAEN                                     | OANEN                          |
| bit 15          |                                                                                                                                     |                                                      |                                                          |                                          |                                        |                                          | bit 8                          |
|                 |                                                                                                                                     |                                                      |                                                          |                                          |                                        |                                          |                                |
| R/W-0           | R/W-0                                                                                                                               | R/W-0                                                | R/W-0                                                    | R/W-0                                    | R/W-0                                  | R/W-0                                    | R/W-0                          |
| NAGS            | PAGS                                                                                                                                | ACEN                                                 | ACNEN                                                    | ABEN                                     | ABNEN                                  | AAEN                                     | AANEN                          |
| bit 7           |                                                                                                                                     |                                                      |                                                          |                                          |                                        |                                          | bit 0                          |
| l egend:        |                                                                                                                                     |                                                      |                                                          |                                          |                                        |                                          |                                |
| R = Readable    | bit                                                                                                                                 | W = Writable                                         | bit                                                      | U = Unimple                              | mented bit, read                       | l as '0'                                 |                                |
| -n = Value at I | POR                                                                                                                                 | '1' = Bit is set                                     | t                                                        | '0' = Bit is cl                          | eared                                  | x = Bit is unk                           | nown                           |
| bit 15          | HLMS: High<br>1 = The mask<br>0 = The mask                                                                                          | or Low Level M<br>king (blanking)<br>king (blanking) | Aasking Select<br>function will pre<br>function will pre | : bits<br>event any ass<br>event any ass | erted ('0') compa<br>erted ('1') compa | irator signal from<br>irator signal from | m propagating<br>m propagating |
| bit 14          | Unimplemer                                                                                                                          | nted: Read as                                        | '0'                                                      |                                          |                                        |                                          |                                |
| bit 13          | OCEN: OR 0<br>1 = MCI is co<br>0 = MCI is no                                                                                        | Gate C Input In<br>onnected to OF<br>ot connected to | verted Enable<br>8 gate<br>9 OR gate                     | bit                                      |                                        |                                          |                                |
| bit 12          | OCNEN: OR                                                                                                                           | Gate C Input                                         | Inverted Enable                                          | e bit                                    |                                        |                                          |                                |
|                 | 1 = Inverted<br>0 = Inverted                                                                                                        | MCI is connect<br>MCI is not con                     | ted to OR gate<br>nected to OR o                         | gate                                     |                                        |                                          |                                |
| bit 11          | OBEN: OR O                                                                                                                          | Sate B Input In                                      | verted Enable                                            | bit                                      |                                        |                                          |                                |
|                 | 1 = MBI is co<br>0 = MBI is no                                                                                                      | onnected to OR<br>ot connected to                    | gate<br>OR gate                                          |                                          |                                        |                                          |                                |
| bit 10          | OBNEN: OR                                                                                                                           | Gate B Input I                                       | nverted Enable                                           | e bit                                    |                                        |                                          |                                |
|                 | 1 = Inverted<br>0 = Inverted                                                                                                        | MBI is connect<br>MBI is not coni                    | ed to OR gate                                            | nate                                     |                                        |                                          |                                |
| bit 9           | OAEN: OR O                                                                                                                          | Gate A Input Er                                      | nable bit                                                | julo                                     |                                        |                                          |                                |
|                 | 1 = MAI is co<br>0 = MAI is no                                                                                                      | onnected to OR<br>of connected to                    | gate<br>OR gate                                          |                                          |                                        |                                          |                                |
| bit 8           | OANEN: OR                                                                                                                           | Gate A Input I                                       | nverted Enable                                           | e bit                                    |                                        |                                          |                                |
|                 | 1 = Inverted<br>0 = Inverted                                                                                                        | MAI is connect<br>MAI is not con                     | ed to OR gate                                            | gate                                     |                                        |                                          |                                |
| bit 7           | NAGS: Negative AND Gate Output Select<br>1 = Inverted ANDI is connected to OR gate<br>0 = Inverted ANDI is not connected to OR gate |                                                      |                                                          |                                          |                                        |                                          |                                |
| bit 6           | <b>PAGS:</b> Positi<br>1 = ANDI is c<br>0 = ANDI is r                                                                               | ive AND Gate<br>connected to O<br>not connected t    | Output Select<br>R gate<br>to OR gate                    |                                          |                                        |                                          |                                |
| bit 5           | ACEN: AND<br>1 = MCI is co<br>0 = MCI is no                                                                                         | Gate A1 C Inp<br>onnected to AN<br>ot connected to   | ut Inverted En<br>ID gate<br>AND gate                    | able bit                                 |                                        |                                          |                                |
| bit 4           | ACNEN: AN                                                                                                                           | D Gate A1 C Ir                                       | put Inverted E                                           | nable bit                                |                                        |                                          |                                |
|                 | 1 = Inverted<br>0 = Inverted                                                                                                        | MCI is connect<br>MCI is not con                     | ted to AND gat<br>nected to AND                          | te<br>gate                               |                                        |                                          |                                |

## DECISTED 20-4. CMYMERCON- COMPARATOR Y MASK GATING CONTROL

# 23.0 SPECIAL FEATURES

- Note 1: This data sheet summarizes the features of the dsPIC33FJ16(GP/ MC)101/102 and dsPIC33FJ32(GP/ MC)101/102/104 devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Programming (DS70207) and and Diagnostics" "Device Configuration" (DS70194) in the "dsPIC33/PIC24 Family Reference Manual", which are available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

dsPIC33FJ16(GP/MC)101/102 and dsPIC33FJ32(GP/ MC)101/102/104 devices include several features intended to maximize application flexibility and reliability, and minimize cost through elimination of external components. These are:

- Flexible Configuration
- Watchdog Timer (WDT)
- Code Protection
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- In-Circuit Emulation

### 23.1 Configuration Bits

The Configuration Shadow register bits can be configured (read as '0') or left unprogrammed (read as '1') to select various device configurations. These read-only bits are mapped starting at program memory location, 0xF80000. A detailed explanation of the various bit functions is provided in Table 23-4.

Note that address, 0xF80000, is beyond the user program memory space and belongs to the configuration memory space (0x800000-0xFFFFFF), which can only be accessed using Table Reads.

dsPIC33FJ16(GP/MC)101/102 In and dsPIC33FJ32(GP/MC)101/102/104 devices, the Configuration bytes are implemented as volatile memory. This means that configuration data must be programmed each time the device is powered up. Configuration data is stored in the two words at the top of the on-chip program memory space, known as the Flash Configuration Words. Their specific locations are shown in Table 23-2. These are packed representations of the actual device Configuration bits, whose actual locations are distributed among several locations in configuration space. The configuration data is automatically loaded from the Flash Configuration Words to the proper Configuration registers during device Resets.

| Note: | Configuration data is reloaded on all types |
|-------|---------------------------------------------|
|       | of device Resets.                           |

When creating applications for these devices, users should always specifically allocate the location of the Flash Configuration Word for configuration data. This is to make certain that program code is not stored in this address when the code is compiled.

The upper byte of all Flash Configuration Words in program memory should always be '1111 1111'. This makes them appear to be NOP instructions in the remote event that their locations are ever executed by accident. Since Configuration bits are not implemented in the corresponding locations, writing '1's to these locations has no effect on device operation.

**Note:** Performing a page erase operation on the last page of program memory clears the Flash Configuration Words, enabling code protection as a result. Therefore, users should avoid performing page erase operations on the last page of program memory.

#### 23.5 In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

Devices can be serially programmed while in the end application circuit. This is done with two lines for clock and data and three other lines for power, ground and the programming sequence. Serial programming allows customers to manufacture boards with unprogrammed devices and then program the Digital Signal Controller just before shipping the product. Serial programming also allows the most recent firmware or a custom firmware to be programmed. Refer to the *"dsPIC33F Flash Programming Specification for Devices with Volatile Configuration Bits"* (DS70659) for details about In-Circuit Serial Programming (ICSP).

Any of the three pairs of programming clock/data pins can be used:

- PGEC1 and PGED1
- PGEC2 and PGED2
- PGEC3 and PGED3

#### 23.6 In-Circuit Debugger

When MPLAB<sup>®</sup> ICD 3 is selected as a debugger, the incircuit debugging functionality is enabled. This function allows simple debugging functions when used with MPLAB IDE. Debugging functionality is controlled through the PGECx (Emulation/Debug Clock) and PGEDx (Emulation/Debug Data) pin functions.

Any of the three pairs of debugging clock/data pins can be used:

- PGEC1 and PGED1
- PGEC2 and PGED2
- PGEC3 and PGED3

To use the in-circuit debugger function of the device, the design must implement ICSP connections to  $\overline{MCLR}$ , VDD, Vss and the PGECx/PGEDx pin pair. In addition, when the feature is enabled, some of the resources are not available for general use. These resources include the first 80 bytes of data RAM and two I/O pins.

| DC CHARACTERISTICS |        |                                      | <b>Standa</b><br>(unless<br>Operati | rd Opera<br>s otherw<br>ng tempe | ating Co<br>ise state<br>erature | ondition<br>ed)<br>-40°C :<br>-40°C : | s: 3.0V to 3.6V<br>≤ TA ≤ +85°C for Industrial<br>≤ TA ≤ +125°C for Extended |
|--------------------|--------|--------------------------------------|-------------------------------------|----------------------------------|----------------------------------|---------------------------------------|------------------------------------------------------------------------------|
| Param<br>No.       | Symbol | Characteristic <sup>(3)</sup>        | Min                                 | Тур <sup>(1)</sup>               | Max                              | Units                                 | Conditions                                                                   |
| -                  |        | Program Flash Memory                 |                                     |                                  |                                  |                                       |                                                                              |
| D130a              | Eр     | Cell Endurance                       | 10,000                              | —                                | —                                | E/W                                   | -40°C to +125°C                                                              |
| D131               | Vpr    | VDD for Read                         | Vmin                                | _                                | 3.6                              | V                                     | VMIN = Minimum operating<br>voltage                                          |
| D132b              | Vpew   | VDD for Self-Timed Write             | VMIN                                | —                                | 3.6                              | V                                     | VMIN = Minimum operating voltage                                             |
| D134               | Tretd  | Characteristic Retention             | 20                                  | —                                | —                                | Year                                  | Provided no other specifications are violated                                |
| D135               | IDDP   | Supply Current during<br>Programming | —                                   | 10                               | —                                | mA                                    |                                                                              |
| D137a              | TPE    | Page Erase Time                      | 20.1                                | _                                | 26.5                             | ms                                    | TPE = 168517 FRC cycles,<br>TA = +85°C, See <b>Note 2</b>                    |
| D137b              | TPE    | Page Erase Time                      | 19.5                                | _                                | 27.3                             | ms                                    | TPE = 168517 FRC cycles,<br>TA = +125°C, See <b>Note 2</b>                   |
| D138a              | Tww    | Word Write Cycle Time                | 47.4                                | —                                | 49.3                             | μs                                    | Tww = 355 FRC cycles,<br>TA = +85°C, See <b>Note 2</b>                       |
| D138b              | Tww    | Word Write Cycle Time                | 47.4                                | —                                | 49.3                             | μs                                    | Tww = 355 FRC cycles,<br>Ta = +125°C, See <b>Note 2</b>                      |

#### TABLE 26-12: DC CHARACTERISTICS: PROGRAM MEMORY

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

2: Other conditions: FRC = 7.37 MHz, TUN<5:0> = b'011111 (for Min), TUN<5:0> = b'100000 (for Max). This parameter depends on the FRC accuracy (see Table 26-18) and the value of the FRC Oscillator Tuning register (see Register 8-3). For complete details on calculating the Minimum and Maximum time, see Section 5.3 "Programming Operations".

3: These parameters are ensured by design, but are not characterized or tested in manufacturing.

#### TABLE 26-13: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| DC CHA       | DC CHARACTERISTICS |                                                   |     | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |     |       |                                                          |  |  |
|--------------|--------------------|---------------------------------------------------|-----|-------------------------------------------------------|-----|-------|----------------------------------------------------------|--|--|
| Param<br>No. | Symbol             | Characteristics                                   | Min | Тур                                                   | Max | Units | Comments                                                 |  |  |
|              | Cefc               | External Filter Capacitor<br>Value <sup>(1)</sup> | 4.7 | 10                                                    | _   | μF    | Capacitor must be low<br>series resistance<br>(< 5 ohms) |  |  |

**Note 1:** Typical VCAP voltage = 2.5V when VDD  $\ge$  VDDMIN.





| AC CHARACTERISTICS |        |                                   | Standard Ope<br>(unless other<br>Operating temp | rating Co<br>wise state<br>perature | onditions<br>ed)<br>-40°C ≤<br>-40°C ≤ | : <b>3.0V to</b><br>TA ≤ +85<br>TA ≤ +12 | • <b>3.6V</b><br>•°C for In<br>•5°C for E | dustrial<br>Extended |
|--------------------|--------|-----------------------------------|-------------------------------------------------|-------------------------------------|----------------------------------------|------------------------------------------|-------------------------------------------|----------------------|
| Param<br>No.       | Symbol | Characteristic <sup>(2)</sup>     |                                                 | Min                                 | Typ <sup>(1)</sup>                     | Max                                      | Units                                     | Conditions           |
| DO31               | TIOR   | Port Output Rise Tim              | е                                               | _                                   | 10                                     | 25                                       | ns                                        |                      |
| DO32               | TIOF   | Port Output Fall Time             | Port Output Fall Time                           |                                     | 10                                     | 25                                       | ns                                        |                      |
| DI35               | TINP   | INTx Pin High or Low Time (input) |                                                 | 25                                  | _                                      | _                                        | ns                                        |                      |
| DI40               | Trbp   | CNx High or Low Tim               | ne (input)                                      | 2                                   |                                        |                                          | TCY                                       |                      |

#### TABLE 26-20: I/O TIMING REQUIREMENTS

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

2: These parameters are characterized, but are not tested in manufacturing.



#### FIGURE 26-26: SPIx SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING CHARACTERISTICS FOR dsPIC33FJ32(GP/MC)10X









#### 28.2 Package Details

#### 18-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units     | INCHES |          |      |  |  |
|----------------------------|-----------|--------|----------|------|--|--|
| Dimensio                   | on Limits | MIN    | NOM      | MAX  |  |  |
| Number of Pins             | Ν         |        | 18       |      |  |  |
| Pitch                      | е         |        | .100 BSC |      |  |  |
| Top to Seating Plane       | А         | -      | -        | .210 |  |  |
| Molded Package Thickness   | A2        | .115   | .130     | .195 |  |  |
| Base to Seating Plane      | A1        | .015   | -        | -    |  |  |
| Shoulder to Shoulder Width | Е         | .300   | .310     | .325 |  |  |
| Molded Package Width       | E1        | .240   | .250     | .280 |  |  |
| Overall Length             | D         | .880   | .900     | .920 |  |  |
| Tip to Seating Plane       | L         | .115   | .130     | .150 |  |  |
| Lead Thickness             | С         | .008   | .010     | .014 |  |  |
| Upper Lead Width           | b1        | .045   | .060     | .070 |  |  |
| Lower Lead Width           | b         | .014   | .018     | .022 |  |  |
| Overall Row Spacing §      | eВ        | _      | -        | .430 |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-007B

#### 20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units        | MILLIMETERS |      |      |
|--------------------------|--------------|-------------|------|------|
| Dime                     | nsion Limits | MIN         | NOM  | MAX  |
| Number of Pins           | Ν            |             | 20   |      |
| Pitch                    | е            | 0.65 BSC    |      |      |
| Overall Height           | А            | -           | -    | 2.00 |
| Molded Package Thickness | A2           | 1.65        | 1.75 | 1.85 |
| Standoff                 | A1           | 0.05        | -    | -    |
| Overall Width            | E            | 7.40        | 7.80 | 8.20 |
| Molded Package Width     | E1           | 5.00        | 5.30 | 5.60 |
| Overall Length           | D            | 6.90        | 7.20 | 7.50 |
| Foot Length              | L            | 0.55        | 0.75 | 0.95 |
| Footprint                | L1           | 1.25 REF    |      |      |
| Lead Thickness           | С            | 0.09        | -    | 0.25 |
| Foot Angle               | ø            | 0°          | 4°   | 8°   |
| Lead Width               | b            | 0.22        | _    | 0.38 |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-072B

NOTES:

## INDEX

| 1 | ١. |
|---|----|
| r | ١  |

| Absolute Maximum Ratings                       |
|------------------------------------------------|
| AC Characteristics                             |
| 10-Bit ADC Specifications                      |
| ADC Specifications                             |
| Internal Fast RC (FRC) Accuracy                |
| Internal Low-Power RC (LPRC) Accuracy 296, 342 |
| Load Conditions                                |
| PLL Clock                                      |
| Temperature and Voltage Specifications         |
| ADC                                            |
| Control Registers                              |
| Helpful Tips221                                |
| Initialization217                              |
| Key Features217                                |
| Resources                                      |
| Alternate Interrupt Vector Table (AIVT)95      |
| Analog-to-Digital Converter (ADC)217           |
| Arithmetic Logic Unit (ALU)                    |

## В

| Bit-Reversed Addressing                    | 76  |
|--------------------------------------------|-----|
| Example                                    | 77  |
| Implementation                             | 76  |
| Sequence Table (16-Entry)                  | 77  |
| Block Diagrams                             |     |
| 16-Bit Timer1 Module                       | 165 |
| 6-Channel PWM1 Module                      | 182 |
| ADC1 Conversion Clock Period               | 221 |
| ADC1 for dsPIC33FJ32(GP/MC)104 Devices     | 220 |
| ADC1 for dsPIC33FJXX(GP/MC)101 Devices     | 218 |
| ADC1 for dsPIC33FJXX(GP/MC)102 Devices     | 219 |
| Comparator I/O Operating Modes             | 231 |
| Comparator Voltage Reference               | 232 |
| Connections for On-Chip Voltage Regulator  | 266 |
| CTMU Module                                | 256 |
| Digital Filter Interconnect                | 233 |
| DSP Engine                                 | 44  |
| dsPIC33FJXX(GP/MC)10X CPU Core             | 38  |
| dsPIC33FJXX(GP/MC)10X Devices              | 28  |
| I <sup>2</sup> C Module                    | 204 |
| Input Capture x Module                     | 175 |
| MCLR Pin Connections                       | 34  |
| Multiplexing of Remappable Output for RPn  | 144 |
| Oscillator System                          | 125 |
| Output Compare x Module                    | 177 |
| Real-Time Clock and Calendar (RTCC) Module | 243 |
| Recommended Minimum Connection             | 34  |
| Remappable MUX Input for U1RX              | 142 |
| Reset System                               | 87  |
| Shared Port Structure                      | 140 |
| SPIx Module                                | 197 |
| Timer2 and Timer4 (16-Bit)                 | 169 |
| Timer2/3 and Timer4/5 (32-Bit)             | 168 |
| Timer3 and Timer5 (16-Bit)                 | 169 |
| UARTx Simplified                           | 211 |
| User-Programmable Blanking Function        | 232 |
| Watchdog Timer (WDT)                       | 267 |
| Brown-out Reset (BOR)                      | 266 |

# С

| Charge Time Measurement Unit. See CTMU.      |     |
|----------------------------------------------|-----|
| Clock Switching                              | 132 |
| Enabling                                     | 132 |
| Sequence                                     | 132 |
| Code Examples                                |     |
| Assembly Code for Write-Protected Register   |     |
| Unlock, Fault Clearing Sequence              | 184 |
| C Code for Write-Protected Register Unlock,  |     |
| Fault Clearing Sequence                      | 184 |
| Port Write/Read                              | 141 |
| PWRSAV Instruction Syntax                    | 133 |
| Setting the RTCWREN Bit                      | 244 |
| Comparator                                   | 231 |
| ,<br>Control Registers                       | 234 |
| Configuration Bits                           | 261 |
| Description                                  | 263 |
| CPU                                          |     |
| Control Registers                            | 40  |
| Data Addressing                              |     |
| Overview                                     | 37  |
| DSP Engine                                   | 43  |
| Adder/Subtracter                             | -   |
| Overflow and Saturation                      | 45  |
| Barrel Shifter                               | 47  |
| Data Accumulators                            |     |
| Write Back                                   | 46  |
| Data Accumulators and Adder/Subtracter.      | 45  |
| Multiplier                                   | 45  |
| Overview                                     |     |
| Special MCU Features                         |     |
| CPU Clocking System                          | 126 |
| Clock Selection                              | 126 |
| Clock Sources                                | 126 |
| Configuration Bit Values for Clock Selection | 127 |
| PLL Configuration                            | 127 |
| CTMU                                         |     |
| Control Registers                            | 257 |
| Customer Change Notification Service.        | 387 |
| Customer Notification Service                | 387 |
| Customer Support                             | 387 |
|                                              |     |

# D

| Data Address Space                           | . 52 |
|----------------------------------------------|------|
| Memory Map for dsPIC33FJ16(GP/MC)101/102     |      |
| Devices, 1-Kbyte RAM                         | . 53 |
| Memory Map for dsPIC33FJ32(GP/MC)101/102/104 |      |
| Devices, 2-Kbyte RAM                         | 54   |
| Near Data Space                              | . 52 |
| Organization and Alignment                   | . 52 |
| SFR Space                                    | . 52 |
| Software Stack                               | . 73 |
| Width                                        | . 52 |
| X and Y Spaces                               | . 55 |
|                                              |      |