



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                  |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 66MHz                                                                   |
| Co-Processors/DSP               | Communications; CPM                                                     |
| RAM Controllers                 | DRAM                                                                    |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10Mbps (2), 10/100Mbps (1)                                              |
| SATA                            | -                                                                       |
| USB                             | -                                                                       |
| Voltage - I/O                   | 3.3V                                                                    |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                         |
| Security Features               | -                                                                       |
| Package / Case                  | 357-BBGA                                                                |
| Supplier Device Package         | 357-PBGA (25x25)                                                        |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc860dpvr66d4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

# 1 Overview

The MPC860 power quad integrated communications controller (PowerQUICC<sup>TM</sup>) is a versatile one-chip integrated microprocessor and peripheral combination designed for a variety of controller applications. It particularly excels in communications and networking systems. The PowerQUICC unit is referred to as the MPC860 in this hardware specification.

The MPC860 implements Power Architecture<sup>TM</sup> technology and contains a superset of Freescale's MC68360 quad integrated communications controller (QUICC), referred to here as the QUICC, RISC communications proceessor module (CPM). The CPU on the MPC860 is a 32-bit core built on Power Architecture technology that incorporates memory management units (MMUs) and instruction and data caches.. The CPM from the MC68360 QUICC has been enhanced by the addition of the inter-integrated controller (I<sup>2</sup>C) channel. The memory controller has been enhanced, enabling the MPC860 to support any type of memory, including high-performance memories and new types of DRAMs. A PCMCIA socket controller supports up to two sockets. A real-time clock has also been integrated.

Table 1 shows the functionality supported by the MPC860 family.

|          | Cache (Kbytes)       |            | Ethernet |        |     |     |                        |
|----------|----------------------|------------|----------|--------|-----|-----|------------------------|
| Part     | Instruction<br>Cache | Data Cache | 10T      | 10/100 | ΑΤΜ | SCC | Reference <sup>1</sup> |
| MPC860DE | 4                    | 4          | Up to 2  | _      | _   | 2   | 1                      |
| MPC860DT | 4                    | 4          | Up to 2  | 1      | Yes | 2   | 1                      |
| MPC860DP | 16                   | 8          | Up to 2  | 1      | Yes | 2   | 1                      |
| MPC860EN | 4                    | 4          | Up to 4  | —      | —   | 4   | 1                      |
| MPC860SR | 4                    | 4          | Up to 4  | —      | Yes | 4   | 1                      |
| MPC860T  | 4                    | 4          | Up to 4  | 1      | Yes | 4   | 1                      |
| MPC860P  | 16                   | 8          | Up to 4  | 1      | Yes | 4   | 1                      |
| MPC855T  | 4                    | 4          | 1        | 1      | Yes | 1   | 2                      |

Table 1. MPC860 Family Functionality

Supporting documentation for these devices refers to the following:

1. MPC860 PowerQUICC Family User's Manual (MPC860UM, Rev. 3)

2. MPC855T User's Manual (MPC855TUM, Rev. 1)



Features

- Allows dynamic changes
- Can be internally connected to six serial channels (four SCCs and two SMCs)
- Parallel interface port (PIP)
  - Centronics interface support
  - Supports fast connection between compatible ports on the MPC860 or the MC68360
- PCMCIA interface
  - Master (socket) interface, release 2.1 compliant
  - Supports two independent PCMCIA sockets
  - Supports eight memory or I/O windows
- Low power support
  - Full on-all units fully powered
  - Doze—core functional units disabled except time base decrementer, PLL, memory controller, RTC, and CPM in low-power standby
  - Sleep-all units disabled except RTC and PIT, PLL active for fast wake up
  - Deep sleep—all units disabled including PLL except RTC and PIT
  - Power down mode—all units powered down except PLL, RTC, PIT, time base, and decrementer
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions: =  $\neq < >$
  - Each watchpoint can generate a break-point internally.
- 3.3-V operation with 5-V TTL compatibility except EXTAL and EXTCLK
- 357-pin ball grid array (BGA) package



## 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC860. Table 2 provides the maximum ratings.

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{DD}$ ).

(GND = 0 V)

### Table 2. Maximum Tolerated Ratings

| Rating                              | Symbol              | Value                         | Unit |
|-------------------------------------|---------------------|-------------------------------|------|
| Supply voltage <sup>1</sup>         | V <sub>DDH</sub>    | -0.3 to 4.0                   | V    |
|                                     | V <sub>DDL</sub>    | -0.3 to 4.0                   | V    |
|                                     | KAPWR               | -0.3 to 4.0                   | V    |
|                                     | V <sub>DDSYN</sub>  | -0.3 to 4.0                   | V    |
| Input voltage <sup>2</sup>          | V <sub>in</sub>     | GND – 0.3 to V <sub>DDH</sub> | V    |
| Temperature <sup>3</sup> (standard) | T <sub>A(min)</sub> | 0                             | °C   |
|                                     | T <sub>j(max)</sub> | 95                            | °C   |
| Temperature <sup>3</sup> (extended) | T <sub>A(min)</sub> | -40                           | °C   |
|                                     | T <sub>j(max)</sub> | 95                            | °C   |
| Storage temperature range           | T <sub>stg</sub>    | -55 to 150                    | °C   |

<sup>1</sup> The power supply of the device must start its ramp from 0.0 V.

<sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.

**Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction applies to power-up and normal operation (that is, if the MPC860 is unpowered, voltage greater than 2.5 V must not be applied to its inputs).

<sup>3</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>j</sub>.



#### Thermal Characteristics

Figure 1 shows the undershoot and overshoot voltages at the interface of the MPC860.



1. t<sub>interface</sub> refers to the clock period associated with the bus clock interface.

Figure 1. Undershoot/Overshoot Voltage for V<sub>DDH</sub> and V<sub>DDL</sub>

# 4 Thermal Characteristics

### Table 3. Package Description

| Package Designator | Package Code (Case No.) | Package Description     |
|--------------------|-------------------------|-------------------------|
| ZP                 | 5050 (1103-01)          | PBGA 357 25*25*0.9P1.27 |
| ZQ/VR              | 5058 (1103D-02)         | PBGA 357 25*25*1.2P1.27 |



**Bus Signal Timing** 

|      | Ohanashariatia                                                                                                                         | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       |      |
|------|----------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                         | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| B9   | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3),<br>TSIZ(0:1), REG, RSV, AT(0:3), PTR High-Z                        | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.04 | ns   |
| B11  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ assertion                                                                                  | 7.58   | 13.58 | 6.25   | 12.25 | 5.00   | 11.00 | 3.80   | 11.29 | ns   |
| B11a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ assertion (when driven by the memory controller or PCMCIA interface)                       | 2.50   | 9.25  | 2.50   | 9.25  | 2.50   | 9.25  | 2.50   | 9.75  | ns   |
| B12  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ negation                                                                                   | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 8.54  | ns   |
| B12a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ negation (when driven by the memory controller or PCMCIA interface)                        | 2.50   | 11.00 | 2.50   | 11.00 | 2.50   | 11.00 | 2.50   | 9.00  | ns   |
| B13  | CLKOUT to TS, BB High-Z                                                                                                                | 7.58   | 21.58 | 6.25   | 20.25 | 5.00   | 19.00 | 3.80   | 14.04 | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ High-Z (when driven by the memory controller or PCMCIA interface)                          | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B14  | CLKOUT to TEA assertion                                                                                                                | 2.50   | 10.00 | 2.50   | 10.00 | 2.50   | 10.00 | 2.50   | 9.00  | ns   |
| B15  | CLKOUT to TEA High-Z                                                                                                                   | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B16  | TA, BI valid to CLKOUT (setup time)                                                                                                    | 9.75   |       | 9.75   |       | 9.75   | _     | 6.00   | _     | ns   |
| B16a | TEA, KR, RETRY, CR valid to CLKOUT<br>(setup time)                                                                                     | 10.00  | _     | 10.00  | —     | 10.00  | —     | 4.50   | —     | ns   |
| B16b | $\overline{\text{BB}}, \overline{\text{BG}}, \overline{\text{BR}}, \text{ valid to CLKOUT (setup time)}^5$                             | 8.50   |       | 8.50   |       | 8.50   | _     | 4.00   | _     | ns   |
| B17  | CLKOUT to $\overline{TA}$ , $\overline{TEA}$ , $\overline{BI}$ , $\overline{BB}$ , $\overline{BG}$ , $\overline{BR}$ valid (hold time) | 1.00   | —     | 1.00   | —     | 1.00   | —     | 2.00   | —     | ns   |
| B17a | CLKOUT to KR, RETRY, CR valid (hold time)                                                                                              | 2.00   | —     | 2.00   | —     | 2.00   | —     | 2.00   | —     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) <sup>6</sup>                                                                 | 6.00   | —     | 6.00   | —     | 6.00   | —     | 6.00   | —     | ns   |
| B19  | CLKOUT rising edge to D(0:31), DP(0:3) valid (hold time) <sup>6</sup>                                                                  | 1.00   | —     | 1.00   | —     | 1.00   | —     | 2.00   | —     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT falling edge (setup time) <sup>7</sup>                                                                | 4.00   | —     | 4.00   | —     | 4.00   | —     | 4.00   | —     | ns   |
| B21  | CLKOUT falling edge to D(0:31), DP(0:3) valid (hold time) <sup>7</sup>                                                                 | 2.00   | —     | 2.00   | —     | 2.00   | —     | 2.00   | —     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted GPCM ACS = 00                                                                           | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.04 | ns   |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 10, TRLX = 0                                                             |        | 8.00  |        | 8.00  |        | 8.00  |        | 8.00  | ns   |
| B22b | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 0                                                   | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.54 | ns   |
| B22c | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 1                                                   | 10.86  | 17.99 | 8.88   | 16.00 | 7.00   | 14.13 | 5.18   | 12.31 | ns   |

### Table 7. Bus Operation Timings (continued)









Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)



Figure 18 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 19 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 19. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



1

Table 8 provides interrupt timing for the MPC860.

### Table 8. Interrupt Timing

| Num | Characteristic1                               | All Freq                | Frequencies |      |
|-----|-----------------------------------------------|-------------------------|-------------|------|
|     | Characteristic                                | Min                     | Мах         | Onit |
| 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00                    | _           | ns   |
| 140 | IRQx hold time after CLKOUT                   | 2.00                    | _           | ns   |
| 141 | IRQx pulse width low                          | 3.00                    | —           | ns   |
| 142 | IRQx pulse width high                         | 3.00                    | _           | ns   |
| 143 | IRQx edge-to-edge time                        | $4 \times T_{CLOCKOUT}$ | —           | —    |

The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level-sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry and have no direct relation with the total system interrupt latency that the MPC860 is able to support.

Figure 23 provides the interrupt detection timing for the external level-sensitive lines.



Figure 23. Interrupt Detection Timing for External Level Sensitive Lines

Figure 24 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 24. Interrupt Detection Timing for External Edge Sensitive Lines





Figure 34 provides the reset timing for the debug port configuration.

Figure 34. Reset Timing—Debug Port Configuration

### **10 IEEE 1149.1 Electrical Specifications**

Table 13 provides the JTAG timings for the MPC860 shown in Figure 35 through Figure 38.

| Num   | Characteristic                                         | All Freq | Unit  |      |
|-------|--------------------------------------------------------|----------|-------|------|
| Nulli | Characteristic                                         | Min      | Мах   | Onit |
| J82   | TCK cycle time                                         | 100.00   | —     | ns   |
| J83   | TCK clock pulse width measured at 1.5 V                | 40.00    | _     | ns   |
| J84   | TCK rise and fall times                                | 0.00     | 10.00 | ns   |
| J85   | TMS, TDI data setup time                               | 5.00     | —     | ns   |
| J86   | TMS, TDI data hold time                                | 25.00    | _     | ns   |
| J87   | TCK low to TDO data valid                              | —        | 27.00 | ns   |
| J88   | TCK low to TDO data invalid                            | 0.00     | —     | ns   |
| J89   | TCK low to TDO high impedance                          | —        | 20.00 | ns   |
| J90   | TRST assert time                                       | 100.00   | _     | ns   |
| J91   | TRST setup time to TCK low                             | 40.00    | —     | ns   |
| J92   | TCK falling edge to output valid                       | —        | 50.00 | ns   |
| J93   | TCK falling edge to output valid out of high impedance | —        | 50.00 | ns   |
| J94   | TCK falling edge to output high impedance              | —        | 50.00 | ns   |
| J95   | Boundary scan input valid to TCK rising edge           | 50.00    | —     | ns   |
| J96   | TCK rising edge to boundary scan input invalid         | 50.00    |       | ns   |

Table 13. JTAG Timing



### **IEEE 1149.1 Electrical Specifications**



### Figure 35. JTAG Test Clock Input Timing



Figure 36. JTAG Test Access Port Timing Diagram



Figure 37. JTAG TRST Timing Diagram







Figure 42. PIP TX (Pulse Mode) Timing Diagram





Figure 43. Parallel I/O Data-In/Data-Out Timing Diagram

### **11.2 Port C Interrupt AC Electrical Specifications**

Table 15 provides the timings for port C interrupts.

| Num | Characteristic                                         |     | $\geq$ 33.34 MHz <sup>1</sup> |    |  |
|-----|--------------------------------------------------------|-----|-------------------------------|----|--|
| Num |                                                        | Min | Max                           |    |  |
| 35  | Port C interrupt pulse width low (edge-triggered mode) | 55  | —                             | ns |  |
| 36  | Port C interrupt minimum time between active edges     | 55  |                               | ns |  |

<sup>1</sup> External bus frequency of greater than or equal to 33.34 MHz.

Figure 44 shows the port C interrupt detection timing.



Figure 44. Port C Interrupt Detection Timing

### **11.3 IDMA Controller AC Electrical Specifications**

Table 16 provides the IDMA controller timings as shown in Figure 45 through Figure 48.

### Table 16. IDMA Controller Timing

| Num | Charactariatia                 | All Freq | Unit |      |
|-----|--------------------------------|----------|------|------|
| Num | Characteristic                 | Min      | Max  | Unit |
| 40  | DREQ setup time to clock high  | 7        | _    | ns   |
| 41  | DREQ hold time from clock high | 3        | _    | ns   |



**CPM Electrical Characteristics** 







MPC860 PowerQUICC Family Hardware Specifications, Rev. 10



| Num | Chavastavistia                                 | All Freq | llmit |      |
|-----|------------------------------------------------|----------|-------|------|
|     | Characteristic                                 | Min      | Мах   | Unit |
| 135 | RSTRT active delay (from TCLK1 falling edge)   | 10       | 50    | ns   |
| 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10       | 50    | ns   |
| 137 | REJECT width low                               | 1        | —     | CLK  |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup>       |          | 20    | ns   |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>        | _        | 20    | ns   |

### Table 22. Ethernet Timing (continued)

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.



Figure 59. Ethernet Collision Timing Diagram



Figure 60. Ethernet Receive Timing Diagram







# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%.

Table 30 provides information on the MII transmit signal timing.

| Table 30. MI | Transmit | Signal | Timing |
|--------------|----------|--------|--------|
|--------------|----------|--------|--------|

| Num | Characteristic                                           | Min | Max | Unit                 |
|-----|----------------------------------------------------------|-----|-----|----------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns                   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   |     | 25  |                      |
| M7  | MII_TX_CLK pulse width high                              | 35  | 65% | MII_TX_CLK<br>period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK<br>period |

Figure 73 shows the MII transmit signal timing diagram.



Figure 73. MII Transmit Signal Timing Diagram



### 13.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL)

Table 31 provides information on the MII async inputs signal timing.

Table 31. MII Async Inputs Signal Timing

| Num | Characteristic                       | Min | Мах | Unit                 |
|-----|--------------------------------------|-----|-----|----------------------|
| M9  | MII_CRS, MII_COL minimum pulse width |     |     | MII_TX_CLK<br>period |

Figure 74 shows the MII asynchronous inputs signal timing diagram.



### 13.4 MII Serial Management Channel Timing (MII\_MDIO, MII\_MDC)

Table 32 provides information on the MII serial management channel signal timing. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation.

| Num | Characteristic                                                              | Min | Мах | Unit              |
|-----|-----------------------------------------------------------------------------|-----|-----|-------------------|
| M10 | MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) | 0   | _   | ns                |
| M11 | MII_MDC falling edge to MII_MDIO output valid (max prop delay)              | _   | 25  | ns                |
| M12 | MII_MDIO (input) to MII_MDC rising edge setup                               | 10  | —   | ns                |
| M13 | MII_MDIO (input) to MII_MDC rising edge hold                                | 0   | —   | ns                |
| M14 | MII_MDC pulse width high                                                    | 40% | 60% | MII_MDC<br>period |
| M15 | MII_MDC pulse width low                                                     | 40% | 60% | MII_MDC<br>period |

### Table 32. MII Serial Management Channel Timing



### Mechanical Data and Ordering Information

| Package Type                                                                                      | Freq. (MHz) /<br>Temp. (Tj) | Package            | Order Number                                                                                                                                                        |
|---------------------------------------------------------------------------------------------------|-----------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ball grid array <i>(continued)</i><br>ZP suffix—leaded<br>ZQ suffix—leaded<br>VR suffix—lead-free | 80<br>0° to 95°C            | ZP/ZQ <sup>1</sup> | MPC855TZQ80D4<br>MPC860DEZQ80D4<br>MPC860DTZQ80D4<br>MPC860ENZQ80D4<br>MPC860SRZQ80D4<br>MPC860TZQ80D4<br>MPC860DPZQ80D4<br>MPC860PZQ80D4                           |
|                                                                                                   |                             | Tape and Reel      | MPC860PZQ80D4R2<br>MPC860PVR80D4R2                                                                                                                                  |
|                                                                                                   |                             | VR                 | MPC855TVR80D4<br>MPC860DEVR80D4<br>MPC860DPVR80D4<br>MPC860ENVR80D4<br>MPC860PVR80D4<br>MPC860SRVR80D4<br>MPC860SRVR80D4                                            |
| Ball grid array (CZP suffix)<br>CZP suffix—leaded<br>CZQ suffix—leaded<br>CVR suffix—lead-free    | 50<br>–40° to 95°C          | ZP/ZQ <sup>1</sup> | MPC855TCZQ50D4<br>MPC855TCVR50D4<br>MPC860DECZQ50D4<br>MPC860DTCZQ50D4<br>MPC860ENCZQ50D4<br>MPC860SRCZQ50D4<br>MPC860TCZQ50D4<br>MPC860DPCZQ50D4<br>MPC860PCZQ50D4 |
|                                                                                                   |                             | Tape and Reel      | MPC855TCZQ50D4R2<br>MC860ENCVR50D4R2                                                                                                                                |
|                                                                                                   |                             | CVR                | MPC860DECVR50D4<br>MPC860DTCVR50D4<br>MPC860ENCVR50D4<br>MPC860PCVR50D4<br>MPC860SRCVR50D4<br>MPC860TCVR50D4                                                        |
|                                                                                                   | 66<br>–40° to 95°C          | ZP/ZQ <sup>1</sup> | MPC855TCZQ66D4<br>MPC855TCVR66D4<br>MPC860ENCZQ66D4<br>MPC860SRCZQ66D4<br>MPC860TCZQ66D4<br>MPC860DPCZQ66D4<br>MPC860PCZQ66D4                                       |
|                                                                                                   |                             | CVR                | MPC860DTCVR66D4<br>MPC860ENCVR66D4<br>MPC860PCVR66D4<br>MPC860SRCVR66D4<br>MPC860TCVR66D4                                                                           |

### Table 34. MPC860 Family Package/Frequency Availability (continued)

<sup>1</sup> The ZP package is no longer recommended for use. The ZQ package replaces the ZP package.



Document Revision History

# **15 Document Revision History**

Table 35 lists significant changes between revisions of this hardware specification.

| Revision | Date    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10       | 09/2015 | In Table 34, moved MPC855TCVR50D4 and MPC855TCVR66D4 under the extended temperature (–40° to 95°C) and removed MC860ENCVR50D4R2 from the normal temperature Tape and Reel.                                                                                                                                                                                                                                                                                                                               |
| 9        | 10/2011 | Updated orderable part numbers in Table 34, "MPC860 Family Package/Frequency Availability."                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8        | 08/2007 | <ul> <li>Updated template.</li> <li>On page 1, added a second paragraph.</li> <li>After Table 2, inserted a new figure showing the undershoot/overshoot voltage (Figure 1) and renumbered the rest of the figures.</li> <li>In Figure 3, changed all reference voltage measurement points from 0.2 and 0.8 V to 50% level.</li> <li>In Table 16, changed num 46 description to read, "TA assertion to rising edge"</li> <li>In Figure 46, changed TA to reflect the rising edge of the clock.</li> </ul> |
| 7.0      | 9/2004  | <ul> <li>Added a tablefootnote to Table 6 DC Electrical Specifications about meeting the VIL Max of the I2C Standard</li> <li>Replaced the thermal characteristics in Table 4 by the ZQ package</li> <li>Add the new parts to the Ordering and Availablity Chart in Table 34</li> <li>Added the mechanical spec of the ZQ package in Figure 78</li> <li>Removed all of the old revisions from Table 5</li> </ul>                                                                                         |
| 6.3      | 9/2003  | <ul> <li>Added Section 11.2 on the Port C interrupt pins</li> <li>Nontechnical reformatting</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6.2      | 8/2003  | <ul> <li>Changed B28a through B28d and B29d to show that TRLX can be 0 or 1</li> <li>Changed reference documentation to reflect the Rev 2 MPC860 PowerQUICC Family Users Manual</li> <li>Nontechnical reformatting</li> </ul>                                                                                                                                                                                                                                                                            |
| 6.1      | 11/2002 | <ul> <li>Corrected UTOPIA RXenb* and TXenb* timing values</li> <li>Changed incorrect usage of Vcc to Vdd</li> <li>Corrected dual port RAM to 8 Kbytes</li> </ul>                                                                                                                                                                                                                                                                                                                                         |
| 6        | 10/2002 | Added the MPC855T. Corrected Figure 26 on page -36.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5.1      | 11/2001 | Revised template format, removed references to MAC functionality, changed Table 7 B23 max value @ 66 MHz from 2ns to 8ns, added this revision history table                                                                                                                                                                                                                                                                                                                                              |

### Table 35. Document Revision History