



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Obsolete                                                                |
|-------------------------------------------------------------------------|
| MPC8xx                                                                  |
| 1 Core, 32-Bit                                                          |
| 66MHz                                                                   |
| Communications; CPM                                                     |
| DRAM                                                                    |
| No                                                                      |
| -                                                                       |
| 10Mbps (4)                                                              |
| -                                                                       |
| -                                                                       |
| 3.3V                                                                    |
| 0°C ~ 95°C (TA)                                                         |
| -                                                                       |
| 357-BBGA                                                                |
| 357-PBGA (25x25)                                                        |
| https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc860enzq66d4 |
|                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Features

- Allows dynamic changes
- Can be internally connected to six serial channels (four SCCs and two SMCs)
- Parallel interface port (PIP)
  - Centronics interface support
  - Supports fast connection between compatible ports on the MPC860 or the MC68360
- PCMCIA interface
  - Master (socket) interface, release 2.1 compliant
  - Supports two independent PCMCIA sockets
  - Supports eight memory or I/O windows
- Low power support
  - Full on-all units fully powered
  - Doze—core functional units disabled except time base decrementer, PLL, memory controller, RTC, and CPM in low-power standby
  - Sleep-all units disabled except RTC and PIT, PLL active for fast wake up
  - Deep sleep—all units disabled including PLL except RTC and PIT
  - Power down mode—all units powered down except PLL, RTC, PIT, time base, and decrementer
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions: =  $\neq < >$
  - Each watchpoint can generate a break-point internally.
- 3.3-V operation with 5-V TTL compatibility except EXTAL and EXTCLK
- 357-pin ball grid array (BGA) package



#### Thermal Characteristics

Figure 1 shows the undershoot and overshoot voltages at the interface of the MPC860.



1. t<sub>interface</sub> refers to the clock period associated with the bus clock interface.

Figure 1. Undershoot/Overshoot Voltage for V<sub>DDH</sub> and V<sub>DDL</sub>

# 4 Thermal Characteristics

### Table 3. Package Description

| Package Designator | Package Code (Case No.) | Package Description     |  |  |
|--------------------|-------------------------|-------------------------|--|--|
| ZP                 | 5050 (1103-01)          | PBGA 357 25*25*0.9P1.27 |  |  |
| ZQ/VR              | 5058 (1103D-02)         | PBGA 357 25*25*1.2P1.27 |  |  |



**Power Dissipation** 

# 5 **Power Dissipation**

Table 5 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1, where CPU frequency is twice the bus speed.

| Die Revision | Die Revision         Frequency (MHz)           50         66           66         66           80         80 | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|--------------|--------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| D.4          | 50                                                                                                           | 656                  | 735                  | mW   |
| (1:1 mode)   | 66                                                                                                           | TBD                  | TBD                  | mW   |
| D.4          | 66                                                                                                           | 722                  | 762                  | mW   |
| (2:1 mode)   | 80                                                                                                           | 851                  | 909                  | mW   |

## Table 5. Power Dissipation (PD)

<sup>1</sup> Typical power dissipation is measured at 3.3 V.

<sup>2</sup> Maximum power dissipation is measured at 3.5 V.

NOTE

Values in Table 5 represent  $V_{DDL}$ -based power dissipation and do not include I/O power dissipation over  $V_{DDH}$ . I/O power dissipation varies widely by application due to buffer current, depending on external circuitry.

# 6 DC Characteristics

Table 6 provides the DC electrical characteristics for the MPC860.

 Table 6. DC Electrical Specifications

| Characteristic                                                                          | Symbol                                                             | Min                    | Мах                    | Unit |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------|------------------------|------|
| Operating voltage at 40 MHz or less                                                     | V <sub>DDH</sub> , V <sub>DDL</sub> , V <sub>DDSYN</sub>           | 3.0                    | 3.6                    | V    |
|                                                                                         | KAPWR<br>(power-down mode)                                         | 2.0                    | 3.6                    | V    |
|                                                                                         | KAPWR<br>(all other operating modes)                               | V <sub>DDH</sub> – 0.4 | V <sub>DDH</sub>       | V    |
| Operating voltage greater than 40 MHz                                                   | V <sub>DDH</sub> , V <sub>DDL</sub> , KAPWR,<br>V <sub>DDSYN</sub> | 3.135                  | 3.465                  | V    |
|                                                                                         | KAPWR<br>(power-down mode)                                         | 2.0                    | 3.6                    | V    |
|                                                                                         | KAPWR<br>(all other operating modes)                               | V <sub>DDH</sub> – 0.4 | V <sub>DDH</sub>       | V    |
| Input high voltage (all inputs except EXTAL and EXTCLK)                                 | V <sub>IH</sub>                                                    | 2.0                    | 5.5                    | V    |
| Input low voltage <sup>1</sup>                                                          | V <sub>IL</sub>                                                    | GND                    | 0.8                    | V    |
| EXTAL, EXTCLK input high voltage                                                        | V <sub>IHC</sub>                                                   | $0.7 	imes (V_{DDH})$  | V <sub>DDH</sub> + 0.3 | V    |
| Input leakage current, $V_{in} = 5.5 \text{ V}$ (except TMS, TRST, DSCK, and DSDI pins) | l <sub>in</sub>                                                    | —                      | 100                    | μA   |



**Thermal Calculation and Measurement** 

# 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (V_{DD} \times I_{DD}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

# 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value which provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_J - T_A$ ) are possible.

# 7.2 Estimation with Junction-to-Case Thermal Resistance

Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta IC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the airflow around the device, add a heat sink, change the mounting arrangement on the printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required.

# 7.3 Estimation with Junction-to-Board Thermal Resistance

A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case thermal resistance covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board. It has been observed that the thermal performance of most plastic packages, especially PBGA packages, is strongly dependent on the board temperature; see Figure 2.



|      | Ohamata itili                                                                                                                          | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       |      |
|------|----------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                         | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| B9   | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3),<br>TSIZ(0:1), REG, RSV, AT(0:3), PTR High-Z                        | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.04 | ns   |
| B11  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ assertion                                                                                  | 7.58   | 13.58 | 6.25   | 12.25 | 5.00   | 11.00 | 3.80   | 11.29 | ns   |
| B11a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ assertion (when driven by the memory controller or PCMCIA interface)                       | 2.50   | 9.25  | 2.50   | 9.25  | 2.50   | 9.25  | 2.50   | 9.75  | ns   |
| B12  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ negation                                                                                   | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 8.54  | ns   |
| B12a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ negation (when driven by the memory controller or PCMCIA interface)                        | 2.50   | 11.00 | 2.50   | 11.00 | 2.50   | 11.00 | 2.50   | 9.00  | ns   |
| B13  | CLKOUT to TS, BB High-Z                                                                                                                | 7.58   | 21.58 | 6.25   | 20.25 | 5.00   | 19.00 | 3.80   | 14.04 | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ High-Z (when driven by the memory controller or PCMCIA interface)                          | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B14  | CLKOUT to TEA assertion                                                                                                                | 2.50   | 10.00 | 2.50   | 10.00 | 2.50   | 10.00 | 2.50   | 9.00  | ns   |
| B15  | CLKOUT to TEA High-Z                                                                                                                   | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B16  | TA, BI valid to CLKOUT (setup time)                                                                                                    | 9.75   |       | 9.75   |       | 9.75   | _     | 6.00   | _     | ns   |
| B16a | TEA, KR, RETRY, CR valid to CLKOUT<br>(setup time)                                                                                     | 10.00  | _     | 10.00  | —     | 10.00  | —     | 4.50   | —     | ns   |
| B16b | $\overline{\text{BB}}, \overline{\text{BG}}, \overline{\text{BR}}, \text{ valid to CLKOUT (setup time)}^5$                             | 8.50   |       | 8.50   |       | 8.50   | _     | 4.00   | _     | ns   |
| B17  | CLKOUT to $\overline{TA}$ , $\overline{TEA}$ , $\overline{BI}$ , $\overline{BB}$ , $\overline{BG}$ , $\overline{BR}$ valid (hold time) | 1.00   | —     | 1.00   | —     | 1.00   | —     | 2.00   | —     | ns   |
| B17a | CLKOUT to KR, RETRY, CR valid (hold time)                                                                                              | 2.00   | —     | 2.00   | —     | 2.00   | —     | 2.00   | —     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) <sup>6</sup>                                                                 | 6.00   | —     | 6.00   | —     | 6.00   | —     | 6.00   | —     | ns   |
| B19  | CLKOUT rising edge to D(0:31), DP(0:3) valid (hold time) <sup>6</sup>                                                                  | 1.00   | —     | 1.00   | —     | 1.00   | —     | 2.00   | —     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT falling edge (setup time) <sup>7</sup>                                                                | 4.00   | —     | 4.00   | _     | 4.00   | —     | 4.00   | —     | ns   |
| B21  | CLKOUT falling edge to D(0:31), DP(0:3) valid (hold time) <sup>7</sup>                                                                 | 2.00   | —     | 2.00   | —     | 2.00   | —     | 2.00   | —     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted GPCM ACS = 00                                                                           | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.04 | ns   |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 10, TRLX = 0                                                             |        | 8.00  |        | 8.00  |        | 8.00  |        | 8.00  | ns   |
| B22b | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 0                                                   | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.54 | ns   |
| B22c | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 1                                                   | 10.86  | 17.99 | 8.88   | 16.00 | 7.00   | 14.13 | 5.18   | 12.31 | ns   |

## Table 7. Bus Operation Timings (continued)



|      | Characteristic                                                                                                                                                                                                                                                                                                                                                                                         | 33 MHz |      | 40 MHz |      | 50 MHz |      | 66 MHz |      |      |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|--------|------|--------|------|--------|------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                         | Min    | Мах  | Min    | Мах  | Min    | Мах  | Min    | Max  | Unit |
| B29d | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 0                                                                                                                                                                                                                                                                                          | 43.45  |      | 35.5   | _    | 28.00  |      | 20.73  | _    | ns   |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                                                                                                                                 | 43.45  |      | 35.5   |      | 28.00  |      | 29.73  | _    | ns   |
| B29f | $\overline{WE}$ (0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                         | 8.86   | _    | 6.88   | _    | 5.00   | _    | 3.18   |      | ns   |
| B29g | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 8.86   | _    | 6.88   | —    | 5.00   | —    | 3.18   | _    | ns   |
| B29h | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                          | 38.67  | _    | 31.38  | —    | 24.50  | —    | 17.83  | _    | ns   |
| B29i | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 38.67  |      | 31.38  |      | 24.50  |      | 17.83  | _    | ns   |
| B30  | $\overline{CS}$ , $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access <sup>8</sup>                                                                                                                                                                                                                                                                                     | 5.58   | —    | 4.25   | —    | 3.00   | —    | 1.79   |      | ns   |
| B30a | $\overline{\text{WE}}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM, write access, TRLX = 0,<br>CSNT = 1, $\overline{\text{CS}}$ negated to A(0:31) invalid<br>GPCM write access, TRLX = 0, CSNT = 1<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                       | 13.15  | _    | 10.50  | _    | 8.00   | _    | 5.58   |      | ns   |
| B30b | $\label{eq:weighted} \hline WE(0:3) \ negated to \ A(0:31), \ invalid \ GPCM \\ BADDR(28:30) \ invalid \ GPCM \ write \ access, \\ TRLX = 1, \ CSNT = 1. \ \overline{CS} \ negated to \\ A(0:31), \ Invalid \ GPCM, \ write \ access, \\ TRLX = 1, \ CSNT = 1, \ ACS = 10, \ or \\ ACS = 11, \ EBDF = 0 \\ \hline \hline \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                            | 43.45  | _    | 35.50  | _    | 28.00  | _    | 20.73  | _    | ns   |
| B30c | $\label{eq:weighted} \begin{array}{ c c c c } \hline WE(0:3) \mbox{ negated to } A(0:31), \mbox{ BADDR}(28:30) \\ \hline \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline CSNT = 1. \end{cmathcelline CS} \mbox{ negated to } A(0:31) \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline GPCM \mbox{ write access, TRLX = 0, } \\ \hline ACS = 10, \mbox{ ACS = 11, EBDF = 1} \end{array}$ | 8.36   | _    | 6.38   | _    | 4.50   | _    | 2.68   |      | ns   |
| B30d | $\overline{WE}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM write access, TRLX = 1,<br>CSNT =1. $\overline{CS}$ negated to A(0:31) invalid<br>GPCM write access TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                       | 38.67  | _    | 31.38  | _    | 24.50  | _    | 17.83  |      | ns   |
| B31  | CLKOUT falling edge to CS valid—as<br>requested by control bit CST4 in the<br>corresponding word in UPM                                                                                                                                                                                                                                                                                                | 1.50   | 6.00 | 1.50   | 6.00 | 1.50   | 6.00 | 1.50   | 6.00 | ns   |

# Table 7. Bus Operation Timings (continued)



|      | Characteristic                                                                                                                       | 33 MHz |     | 40 MHz |     | 50 MHz |     | 66 MHz |     | 11   |
|------|--------------------------------------------------------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------|
| NUM  |                                                                                                                                      | Min    | Max | Min    | Max | Min    | Max | Min    | Max | Unit |
| B35  | A(0:31), BADDR(28:30) to $\overline{CS}$ valid—as requested by control bit BST4 in the corresponding word in UPM                     | 5.58   | _   | 4.25   | _   | 3.00   | _   | 1.79   | _   | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid—as requested by control bit BST1 in the corresponding word in UPM | 13.15  | —   | 10.50  | —   | 8.00   | —   | 5.58   | _   | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid—as requested by control bit BST2 in the corresponding word in UPM | 20.73  | —   | 16.75  | —   | 13.00  | —   | 9.36   |     | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31) to<br>GPL valid—as requested by control bit GxT4<br>in the corresponding word in UPM              | 5.58   | —   | 4.25   | —   | 3.00   | —   | 1.79   | _   | ns   |
| B37  | UPWAIT valid to CLKOUT falling edge <sup>9</sup>                                                                                     | 6.00   | —   | 6.00   | —   | 6.00   | —   | 6.00   |     | ns   |
| B38  | CLKOUT falling edge to UPWAIT valid <sup>9</sup>                                                                                     | 1.00   | —   | 1.00   | _   | 1.00   | _   | 1.00   | _   | ns   |
| B39  | AS valid to CLKOUT rising edge <sup>10</sup>                                                                                         | 7.00   | _   | 7.00   | _   | 7.00   | _   | 7.00   | _   | ns   |
| B40  | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge                                                                        | 7.00   | —   | 7.00   | —   | 7.00   | —   | 7.00   | _   | ns   |
| B41  | $\overline{\text{TS}}$ valid to CLKOUT rising edge (setup time)                                                                      | 7.00   | —   | 7.00   | _   | 7.00   | _   | 7.00   | _   | ns   |
| B42  | CLKOUT rising edge to $\overline{TS}$ valid (hold time)                                                                              | 2.00   | —   | 2.00   | —   | 2.00   | —   | 2.00   | _   | ns   |
| B43  | AS negation to memory controller signals negation                                                                                    | _      | TBD | _      | TBD | _      | TBD | _      | TBD | ns   |

<sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value.

<sup>2</sup> If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.

<sup>3</sup> The timings specified in B4 and B5 are based on full strength clock.

<sup>4</sup> The timing for BR output is relevant when the MPC860 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC860 is selected to work with internal bus arbiter.

<sup>5</sup> The timing required for BR input is relevant when the MPC860 is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC860 is selected to work with external bus arbiter.

<sup>6</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>7</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)

<sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.

<sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 18.

<sup>10</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 21.



Figure 3 is the control timing diagram.



Figure 4 provides the timing for the external clock.



Figure 4. External Clock Timing



Figure 5 provides the timing for the synchronous output signals.



Figure 5. Synchronous Output Signals Timing

Figure 6 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 6. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing



Figure 32 shows the reset timing for the data bus configuration.



Figure 32. Reset Timing—Configuration from Data Bus

Figure 33 provides the reset timing for the data bus weak drive during configuration.



Figure 33. Reset Timing—Data Bus Weak Drive During Configuration



#### **IEEE 1149.1 Electrical Specifications**



### Figure 35. JTAG Test Clock Input Timing



Figure 36. JTAG Test Access Port Timing Diagram



Figure 37. JTAG TRST Timing Diagram







Figure 43. Parallel I/O Data-In/Data-Out Timing Diagram

# **11.2 Port C Interrupt AC Electrical Specifications**

Table 15 provides the timings for port C interrupts.

| Num | Characteristic                                         | ≥ 33.34 | Unit |      |
|-----|--------------------------------------------------------|---------|------|------|
| Num | Characteristic                                         | Min     | Max  | Onit |
| 35  | Port C interrupt pulse width low (edge-triggered mode) | 55      | —    | ns   |
| 36  | Port C interrupt minimum time between active edges     | 55      |      | ns   |

<sup>1</sup> External bus frequency of greater than or equal to 33.34 MHz.

Figure 44 shows the port C interrupt detection timing.



Figure 44. Port C Interrupt Detection Timing

# **11.3 IDMA Controller AC Electrical Specifications**

Table 16 provides the IDMA controller timings as shown in Figure 45 through Figure 48.

### Table 16. IDMA Controller Timing

| Num | Charactariatia                 | All Freq | Unit |      |  |
|-----|--------------------------------|----------|------|------|--|
| Num | Characteristic                 | Min      | Max  | Onit |  |
| 40  | DREQ setup time to clock high  | 7        | _    | ns   |  |
| 41  | DREQ hold time from clock high | 3        | _    | ns   |  |





Figure 50. CPM General-Purpose Timers Timing Diagram

# **11.6 Serial Interface AC Electrical Specifications**

Table 19 provides the serial interface timings as shown in Figure 51 through Figure 55.

| Num | Obevectovictie                                           | All Frec | Unit                  |      |
|-----|----------------------------------------------------------|----------|-----------------------|------|
| NUM | Characteristic                                           | Min      | Max                   | Unit |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup>       | —        | SYNCCLK/2.5           | MHz  |
| 71  | L1RCLK, L1TCLK width low $(DSC = 0)^2$                   | P + 10   | —                     | ns   |
| 71a | L1RCLK, L1TCLK width high $(DSC = 0)^3$                  | P + 10   | —                     | ns   |
| 72  | L1TXD, L1ST(1–4), L1RQ, L1CLKO rise/fall time            | —        | 15.00                 | ns   |
| 73  | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time)   | 20.00    | —                     | ns   |
| 74  | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | 35.00    | —                     | ns   |
| 75  | L1RSYNC, L1TSYNC rise/fall time                          | —        | 15.00                 | ns   |
| 76  | L1RXD valid to L1CLK edge (L1RXD setup time)             | 17.00    | —                     | ns   |
| 77  | L1CLK edge to L1RXD invalid (L1RXD hold time)            | 13.00    | —                     | ns   |
| 78  | L1CLK edge to L1ST(1-4) valid <sup>4</sup>               | 10.00    | 45.00                 | ns   |
| 78A | L1SYNC valid to L1ST(1-4) valid                          | 10.00    | 45.00                 | ns   |
| 79  | L1CLK edge to L1ST(1-4) invalid                          | 10.00    | 45.00                 | ns   |
| 80  | L1CLK edge to L1TXD valid                                | 10.00    | 55.00                 | ns   |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                | 10.00    | 55.00                 | ns   |
| 81  | L1CLK edge to L1TXD high impedance                       | 0.00     | 42.00                 | ns   |
| 82  | L1RCLK, L1TCLK frequency (DSC =1)                        | —        | 16.00 or<br>SYNCCLK/2 | MHz  |
| 83  | L1RCLK, L1TCLK width low (DSC = 1)                       | P + 10   | _                     | ns   |
| 83a | L1RCLK, L1TCLK width high $(DSC = 1)^3$                  | P + 10   | —                     | ns   |

### Table 19. SI Timing



**CPM Electrical Characteristics** 



MPC860 PowerQUICC Family Hardware Specifications, Rev. 10



#### SCC in NMSI Mode Electrical Specifications 11.7

Table 20 provides the NMSI external clock timing.

| Num | Characteristic                                       | All Freq      | Unit  |      |
|-----|------------------------------------------------------|---------------|-------|------|
|     |                                                      | Min           | Мах   | Unit |
| 100 | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK     | _     | ns   |
| 101 | RCLK1 and TCLK1 width low                            | 1/SYNCCLK + 5 |       | ns   |
| 102 | RCLK1 and TCLK1 rise/fall time                       | —             | 15.00 | ns   |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00          | 50.00 | ns   |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00          | 50.00 | ns   |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 5.00          | —     | ns   |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 5.00          | _     | ns   |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00          | —     | ns   |
| 108 | CD1 setup Time to RCLK1 rising edge                  | 5.00          | _     | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2.25/1.
 <sup>2</sup> Also applies to CD and CTS hold time when they are used as external sync signals.

## Table 21 provides the NMSI internal clock timing.

## Table 21. NMSI Internal Clock Timing

| Num | Characteristic                                       | All Freq | Unit      |      |
|-----|------------------------------------------------------|----------|-----------|------|
|     |                                                      | Min      | Мах       | Unit |
| 100 | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3 | MHz  |
| 102 | RCLK1 and TCLK1 rise/fall time                       | —        | —         | ns   |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00     | 30.00     | ns   |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00     | 30.00     | ns   |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 40.00    | —         | ns   |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 40.00    | —         | ns   |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00     | —         | ns   |
| 108 | CD1 setup time to RCLK1 rising edge                  | 40.00    | _         | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{CD}$  and  $\overline{CTS}$  hold time when they are used as external sync signals.



**CPM Electrical Characteristics** 





**CPM Electrical Characteristics** 

# 11.10 SPI Master AC Electrical Specifications

Table 24 provides the SPI master timings as shown in Figure 65 and Figure 66.

### Table 24. SPI Master Timing

| Num | Characteristic                      | All Freq | llait |                  |
|-----|-------------------------------------|----------|-------|------------------|
|     |                                     | Min      | Мах   | Unit             |
| 160 | MASTER cycle time                   | 4        | 1024  | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2        | 512   | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 50       | _     | ns               |
| 163 | Master data hold time (inputs)      | 0        | —     | ns               |
| 164 | Master data valid (after SCK edge)  | —        | 20    | ns               |
| 165 | Master data hold time (outputs)     | 0        | —     | ns               |
| 166 | Rise time output                    | —        | 15    | ns               |
| 167 | Fall time output                    | —        | 15    | ns               |





**CPM Electrical Characteristics** 





Figure 69 shows the  $I^2C$  bus timing.



Figure 69. I<sup>2</sup>C Bus Timing Diagram

# **12 UTOPIA AC Electrical Specifications**

Table 28 shows the AC electrical specifications for the UTOPIA interface.

| Num | Signal Characteristic                                                  | Direction | Min | Max | Unit |
|-----|------------------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (Internal clock option)                          | Output    | —   | 3.5 | ns   |
|     | Duty cycle                                                             |           | 50  | 50  | %    |
|     | Frequency                                                              |           | —   | 50  | MHz  |
| U1a | UtpClk rise/fall time (external clock option)                          | Input     | —   | 3.5 | ns   |
|     | Duty cycle                                                             |           | 40  | 60  | %    |
|     | Frequency                                                              |           | —   | 50  | MHz  |
| U2  | RxEnb and TxEnb active delay                                           | Output    | 2   | 16  | ns   |
| U3  | UTPB, SOC, Rxclav and Txclav setup time                                | Input     | 8   | —   | ns   |
| U4  | UTPB, SOC, Rxclav and Txclav hold time                                 | Input     | 1   | —   | ns   |
| U5  | UTPB, SOC active delay (and PHREQ and PHSEL active delay in MPHY mode) | Output    | 2   | 16  | ns   |

## Table 28. UTOPIA AC Electrical Specifications



**FEC Electrical Characteristics** 

# 13.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL)

Table 31 provides information on the MII async inputs signal timing.

Table 31. MII Async Inputs Signal Timing

| Num | Characteristic                       | Min | Мах | Unit                 |
|-----|--------------------------------------|-----|-----|----------------------|
| M9  | MII_CRS, MII_COL minimum pulse width | 1.5 |     | MII_TX_CLK<br>period |

Figure 74 shows the MII asynchronous inputs signal timing diagram.



# 13.4 MII Serial Management Channel Timing (MII\_MDIO, MII\_MDC)

Table 32 provides information on the MII serial management channel signal timing. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation.

| Num | Characteristic                                                              | Min | Мах | Unit              |
|-----|-----------------------------------------------------------------------------|-----|-----|-------------------|
| M10 | MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) | 0   | _   | ns                |
| M11 | MII_MDC falling edge to MII_MDIO output valid (max prop delay)              | —   | 25  | ns                |
| M12 | MII_MDIO (input) to MII_MDC rising edge setup                               | 10  | —   | ns                |
| M13 | MII_MDIO (input) to MII_MDC rising edge hold                                | 0   | —   | ns                |
| M14 | MII_MDC pulse width high                                                    | 40% | 60% | MII_MDC<br>period |
| M15 | MII_MDC pulse width low                                                     | 40% | 60% | MII_MDC<br>period |

### Table 32. MII Serial Management Channel Timing