### NXP USA Inc. - KMPC860PZQ80D4 Datasheet



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 80MHz                                                                  |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (4), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc860pzq80d4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 2 Features

The following list summarizes the key MPC860 features:

- Embedded single-issue, 32-bit core (implementing the Power Architecture technology) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch without conditional execution.
  - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1)
    - 16-Kbyte instruction caches are four-way, set-associative with 256 sets; 4-Kbyte instruction caches are two-way, set-associative with 128 sets.
    - 8-Kbyte data caches are two-way, set-associative with 256 sets; 4-Kbyte data caches are two-way, set-associative with 128 sets.
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully-associative instruction, and data TLBs
  - MMUs support multiple page sizes of 4-, 16-, and 512-Kbytes, and 8-Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip-emulation debug mode
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Operates at up to 80 MHz
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank.
  - Up to 15 wait states programmable per memory bank
  - Glueless interface to DRAM, SIMMS, SRAM, EPROM, Flash EPROM, and other memory devices
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{\text{CAS}}$  lines, four  $\overline{\text{WE}}$  lines, and one  $\overline{\text{OE}}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbytes to 256 Mbytes)
  - Selectable write protection
  - On-chip bus arbitration logic
- General-purpose timers
  - Four 16-bit timers or two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture.



#### Thermal Characteristics

Figure 1 shows the undershoot and overshoot voltages at the interface of the MPC860.



1. t<sub>interface</sub> refers to the clock period associated with the bus clock interface.

Figure 1. Undershoot/Overshoot Voltage for V<sub>DDH</sub> and V<sub>DDL</sub>

# 4 Thermal Characteristics

### Table 3. Package Description

| Package Designator | Package Code (Case No.) | Package Description     |  |  |
|--------------------|-------------------------|-------------------------|--|--|
| ZP                 | 5050 (1103-01)          | PBGA 357 25*25*0.9P1.27 |  |  |
| ZQ/VR              | 5058 (1103D-02)         | PBGA 357 25*25*1.2P1.27 |  |  |



**Thermal Calculation and Measurement** 

# 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (V_{DD} \times I_{DD}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

## 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value which provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_J - T_A$ ) are possible.

## 7.2 Estimation with Junction-to-Case Thermal Resistance

Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta IC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the airflow around the device, add a heat sink, change the mounting arrangement on the printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required.

## 7.3 Estimation with Junction-to-Board Thermal Resistance

A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case thermal resistance covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board. It has been observed that the thermal performance of most plastic packages, especially PBGA packages, is strongly dependent on the board temperature; see Figure 2.



**Thermal Calculation and Measurement** 



Figure 2. Effect of Board Temperature Rise on Thermal Behavior

If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation:

$$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$

where:

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W)

 $T_B = board temperature (°C)$ 

 $P_D$  = power dissipation in package

If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and by attaching the thermal balls to the ground plane.

## 7.4 Estimation Using Simulation

When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation.

## 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$



|      | Chavastavistis                                                                                                                                                                                                                                                                                                                                                                                         | 33 MHz |      | 40 MHz |      | 50 MHz |      | 66 MHz |      |      |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|--------|------|--------|------|--------|------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                         | Min    | Мах  | Min    | Мах  | Min    | Мах  | Min    | Max  | Unit |
| B29d | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 0                                                                                                                                                                                                                                                                                          | 43.45  |      | 35.5   | _    | 28.00  | _    | 20.73  | _    | ns   |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                                                                                                                                 | 43.45  |      | 35.5   |      | 28.00  |      | 29.73  | _    | ns   |
| B29f | $\overline{WE}$ (0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                         | 8.86   |      | 6.88   | _    | 5.00   | _    | 3.18   |      | ns   |
| B29g | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 8.86   | _    | 6.88   | —    | 5.00   | —    | 3.18   | _    | ns   |
| B29h | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                          | 38.67  | _    | 31.38  | —    | 24.50  | —    | 17.83  | _    | ns   |
| B29i | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 38.67  |      | 31.38  |      | 24.50  |      | 17.83  | _    | ns   |
| B30  | $\overline{CS}$ , $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access <sup>8</sup>                                                                                                                                                                                                                                                                                     | 5.58   | —    | 4.25   | —    | 3.00   | —    | 1.79   |      | ns   |
| B30a | $\overline{WE}$ (0:3) negated to A(0:31), BADDR(28:30)<br>invalid GPCM, write access, TRLX = 0,<br>CSNT = 1, $\overline{CS}$ negated to A(0:31) invalid<br>GPCM write access, TRLX = 0, CSNT = 1<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                                    | 13.15  | _    | 10.50  | _    | 8.00   | _    | 5.58   |      | ns   |
| B30b | $\label{eq:weighted} \hline WE(0:3) \ negated to \ A(0:31), \ invalid \ GPCM \\ BADDR(28:30) \ invalid \ GPCM \ write \ access, \\ TRLX = 1, \ CSNT = 1. \ \overline{CS} \ negated to \\ A(0:31), \ Invalid \ GPCM, \ write \ access, \\ TRLX = 1, \ CSNT = 1, \ ACS = 10, \ or \\ ACS = 11, \ EBDF = 0 \\ \hline \hline \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                            | 43.45  | _    | 35.50  | _    | 28.00  | _    | 20.73  | _    | ns   |
| B30c | $\label{eq:weighted} \begin{array}{ c c c c } \hline WE(0:3) \mbox{ negated to } A(0:31), \mbox{ BADDR}(28:30) \\ \hline \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline CSNT = 1. \end{cmathcelline CS} \mbox{ negated to } A(0:31) \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline GPCM \mbox{ write access, TRLX = 0, } \\ \hline ACS = 10, \mbox{ ACS = 11, EBDF = 1} \end{array}$ | 8.36   | _    | 6.38   | _    | 4.50   | _    | 2.68   | _    | ns   |
| B30d | $\overline{WE}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM write access, TRLX = 1,<br>CSNT =1. $\overline{CS}$ negated to A(0:31) invalid<br>GPCM write access TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                       | 38.67  | _    | 31.38  | _    | 24.50  | _    | 17.83  |      | ns   |
| B31  | CLKOUT falling edge to CS valid—as<br>requested by control bit CST4 in the<br>corresponding word in UPM                                                                                                                                                                                                                                                                                                | 1.50   | 6.00 | 1.50   | 6.00 | 1.50   | 6.00 | 1.50   | 6.00 | ns   |

## Table 7. Bus Operation Timings (continued)



|      | Characteristic                                                                                                                       | 33 MHz |     | 40 MHz |     | 50 MHz |     | 66 MHz |     | 11   |
|------|--------------------------------------------------------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------|
| NUM  |                                                                                                                                      | Min    | Max | Min    | Max | Min    | Max | Min    | Max | Unit |
| B35  | A(0:31), BADDR(28:30) to $\overline{CS}$ valid—as requested by control bit BST4 in the corresponding word in UPM                     | 5.58   | _   | 4.25   | _   | 3.00   | _   | 1.79   | _   | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid—as requested by control bit BST1 in the corresponding word in UPM | 13.15  | —   | 10.50  | —   | 8.00   | —   | 5.58   | —   | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid—as requested by control bit BST2 in the corresponding word in UPM | 20.73  | —   | 16.75  | —   | 13.00  | —   | 9.36   | —   | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31) to<br>GPL valid—as requested by control bit GxT4<br>in the corresponding word in UPM              | 5.58   | —   | 4.25   | —   | 3.00   | —   | 1.79   | —   | ns   |
| B37  | UPWAIT valid to CLKOUT falling edge <sup>9</sup>                                                                                     | 6.00   | —   | 6.00   | —   | 6.00   | —   | 6.00   | —   | ns   |
| B38  | CLKOUT falling edge to UPWAIT valid <sup>9</sup>                                                                                     | 1.00   | —   | 1.00   | _   | 1.00   | _   | 1.00   | —   | ns   |
| B39  | AS valid to CLKOUT rising edge <sup>10</sup>                                                                                         | 7.00   | _   | 7.00   | _   | 7.00   | _   | 7.00   | _   | ns   |
| B40  | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge                                                                        | 7.00   | —   | 7.00   | —   | 7.00   | —   | 7.00   | —   | ns   |
| B41  | $\overline{\text{TS}}$ valid to CLKOUT rising edge (setup time)                                                                      | 7.00   | —   | 7.00   | _   | 7.00   | _   | 7.00   | —   | ns   |
| B42  | CLKOUT rising edge to $\overline{TS}$ valid (hold time)                                                                              | 2.00   | —   | 2.00   | —   | 2.00   | —   | 2.00   | —   | ns   |
| B43  | AS negation to memory controller signals negation                                                                                    | —      | TBD | —      | TBD | —      | TBD |        | TBD | ns   |

<sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value.

<sup>2</sup> If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.

<sup>3</sup> The timings specified in B4 and B5 are based on full strength clock.

<sup>4</sup> The timing for BR output is relevant when the MPC860 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC860 is selected to work with internal bus arbiter.

<sup>5</sup> The timing required for BR input is relevant when the MPC860 is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC860 is selected to work with external bus arbiter.

<sup>6</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>7</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)

<sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.

<sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 18.

<sup>10</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 21.



Figure 3 is the control timing diagram.



Figure 4 provides the timing for the external clock.



Figure 4. External Clock Timing









Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)





Figure 13. External Bus Read Timing (GPCM Controlled—TRLX = 0 or 1, ACS = 10, ACS = 11)



Figure 14 through Figure 16 provide the timing for the external bus write controlled by various GPCM factors.



Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0)





Figure 25 provides the PCMCIA access cycle timing for the external bus read.

Figure 25. PCMCIA Access Cycle Timing External Bus Read







### Figure 26. PCMCIA Access Cycle Timing External Bus Write

Figure 27 provides the PCMCIA  $\overline{WAIT}$  signal detection timing.



Figure 27. PCMCIA WAIT Signal Detection Timing



Table 12 shows the reset timing for the MPC860.

Table 12. Reset Timing

| Num | Characteristic                                                                             | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       | llmit |
|-----|--------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|-------|
| Num | Characteristic                                                                             | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit  |
| R69 | CLKOUT to HRESET high impedance                                                            | —      | 20.00 | —      | 20.00 | —      | 20.00 | —      | 20.00 | ns    |
| R70 | CLKOUT to SRESET high impedance                                                            | —      | 20.00 | —      | 20.00 | —      | 20.00 | —      | 20.00 | ns    |
| R71 | RSTCONF pulse width                                                                        | 515.15 | _     | 425.00 |       | 340.00 | _     | 257.58 | _     | ns    |
| R72 | _                                                                                          | _      | —     | —      | —     | —      | —     | —      | —     |       |
| R73 | Configuration data to HRESET rising edge setup time                                        | 504.55 | —     | 425.00 | —     | 350.00 | —     | 277.27 | —     | ns    |
| R74 | Configuration data to RSTCONF rising edge setup time                                       | 350.00 | _     | 350.00 | _     | 350.00 | _     | 350.00 | _     | ns    |
| R75 | Configuration data hold time after RSTCONF negation                                        | 0.00   | —     | 0.00   | —     | 0.00   | —     | 0.00   | —     | ns    |
| R76 | Configuration data hold time after<br>HRESET negation                                      | 0.00   | _     | 0.00   | _     | 0.00   | _     | 0.00   | _     | ns    |
| R77 | HRESET and RSTCONF asserted to data out drive                                              | _      | 25.00 |        | 25.00 | _      | 25.00 | _      | 25.00 | ns    |
| R78 | RSTCONF negated to data out high impedance                                                 | -      | 25.00 | —      | 25.00 | —      | 25.00 | —      | 25.00 | ns    |
| R79 | CLKOUT of last rising edge before chip<br>three-state HRESET to data out high<br>impedance | _      | 25.00 | —      | 25.00 | —      | 25.00 | —      | 25.00 | ns    |
| R80 | DSDI, DSCK setup                                                                           | 90.91  | —     | 75.00  | —     | 60.00  | —     | 45.45  | —     | ns    |
| R81 | DSDI, DSCK hold time                                                                       | 0.00   | _     | 0.00   | _     | 0.00   | _     | 0.00   | _     | ns    |
| R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample                              | 242.42 | _     | 200.00 | _     | 160.00 | _     | 121.21 | _     | ns    |





Figure 43. Parallel I/O Data-In/Data-Out Timing Diagram

## **11.2 Port C Interrupt AC Electrical Specifications**

Table 15 provides the timings for port C interrupts.

| Table 15 | . Port C | Interrupt | Timing |
|----------|----------|-----------|--------|
|----------|----------|-----------|--------|

| Num | Characteristic                                         |    | $\ge$ 33.34 MHz <sup>1</sup> |      |  |
|-----|--------------------------------------------------------|----|------------------------------|------|--|
| Num |                                                        |    | Max                          | Onit |  |
| 35  | Port C interrupt pulse width low (edge-triggered mode) | 55 | —                            | ns   |  |
| 36  | Port C interrupt minimum time between active edges     | 55 |                              | ns   |  |

<sup>1</sup> External bus frequency of greater than or equal to 33.34 MHz.

Figure 44 shows the port C interrupt detection timing.



Figure 44. Port C Interrupt Detection Timing

## **11.3 IDMA Controller AC Electrical Specifications**

Table 16 provides the IDMA controller timings as shown in Figure 45 through Figure 48.

### Table 16. IDMA Controller Timing

| Num | Charactoristic                 | All Freq | Unit |      |  |
|-----|--------------------------------|----------|------|------|--|
| Num | Characteristic                 | Min      | Max  | Unit |  |
| 40  | DREQ setup time to clock high  | 7        | _    | ns   |  |
| 41  | DREQ hold time from clock high | 3        | _    | ns   |  |



**CPM Electrical Characteristics** 

| Num | Characteristic                                                                                          |   | All Frequencies |      |  |
|-----|---------------------------------------------------------------------------------------------------------|---|-----------------|------|--|
|     |                                                                                                         |   | Мах             | Unit |  |
| 42  | SDACK assertion delay from clock high                                                                   | — | 12              | ns   |  |
| 43  | SDACK negation delay from clock low                                                                     | — | 12              | ns   |  |
| 44  | SDACK negation delay from TA low                                                                        | — | 20              | ns   |  |
| 45  | SDACK negation delay from clock high                                                                    | — | 15              | ns   |  |
| 46  | $\overline{TA}$ assertion to rising edge of the clock setup time (applies to external $\overline{TA}$ ) | 7 |                 | ns   |  |

### Table 16. IDMA Controller Timing (continued)



Figure 45. IDMA External Requests Timing Diagram



Figure 46. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA



**CPM Electrical Characteristics** 



MPC860 PowerQUICC Family Hardware Specifications, Rev. 10



**CPM Electrical Characteristics** 

Figure 56 through Figure 58 show the NMSI timings.





**CPM Electrical Characteristics** 

#### **SMC Transparent AC Electrical Specifications** 11.9

Table 23 provides the SMC transparent timings as shown in Figure 64.

### Table 23. SMC Transparent Timing

| Num  | Chavastavistia                               | All Freq | Unit |      |
|------|----------------------------------------------|----------|------|------|
|      | Characteristic                               | Min      | Мах  | Unit |
| 150  | SMCLK clock period <sup>1</sup>              | 100      | —    | ns   |
| 151  | SMCLK width low                              | 50       | —    | ns   |
| 151A | SMCLK width high                             | 50       | —    | ns   |
| 152  | SMCLK rise/fall time                         | —        | 15   | ns   |
| 153  | SMTXD active delay (from SMCLK falling edge) | 10       | 50   | ns   |
| 154  | SMRXD/SMSYNC setup time                      | 20       | —    | ns   |
| 155  | RXD1/SMSYNC hold time                        | 5        | —    | ns   |

<sup>1</sup> SYNCCLK must be at least twice as fast as SMCLK.



Note: 1. This delay is equal to an integer number of character-length clocks.





#### **UTOPIA AC Electrical Specifications**

Figure 70 shows signal timings during UTOPIA receive operations.



Figure 71 shows signal timings during UTOPIA transmit operations.



Figure 71. UTOPIA Transmit Timing



#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2007-2015 Freescale Semiconductor, Inc.



Document Number: MPC860EC Rev. 10 09/2015

