



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 66MHz                                                                    |
| Co-Processors/DSP               | Communications; CPM                                                      |
| RAM Controllers                 | DRAM                                                                     |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10Mbps (4)                                                               |
| SATA                            | -                                                                        |
| USB                             | -                                                                        |
| Voltage - I/O                   | 3.3V                                                                     |
| Operating Temperature           | -40°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                        |
| Package / Case                  | 357-BBGA                                                                 |
| Supplier Device Package         | 357-PBGA (25x25)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc860srczq66d4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC860. Table 2 provides the maximum ratings.

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{DD}$ ).

(GND = 0 V)

### Table 2. Maximum Tolerated Ratings

| Rating                              | Symbol              | Value                         | Unit |
|-------------------------------------|---------------------|-------------------------------|------|
| Supply voltage <sup>1</sup>         | V <sub>DDH</sub>    | -0.3 to 4.0                   | V    |
|                                     | V <sub>DDL</sub>    | -0.3 to 4.0                   | V    |
|                                     | KAPWR               | -0.3 to 4.0                   | V    |
|                                     | V <sub>DDSYN</sub>  | -0.3 to 4.0                   | V    |
| Input voltage <sup>2</sup>          | V <sub>in</sub>     | GND – 0.3 to V <sub>DDH</sub> | V    |
| Temperature <sup>3</sup> (standard) | T <sub>A(min)</sub> | 0                             | °C   |
|                                     | T <sub>j(max)</sub> | 95                            | °C   |
| Temperature <sup>3</sup> (extended) | T <sub>A(min)</sub> | -40                           | °C   |
|                                     | T <sub>j(max)</sub> | 95                            | °C   |
| Storage temperature range           | T <sub>stg</sub>    | -55 to 150                    | °C   |

<sup>1</sup> The power supply of the device must start its ramp from 0.0 V.

<sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.

**Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction applies to power-up and normal operation (that is, if the MPC860 is unpowered, voltage greater than 2.5 V must not be applied to its inputs).

<sup>3</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>j</sub>.



|      | Characteristic                                                                                                                                  | 33    | MHz   | 40 MHz |       | 50 I  | MHz   | 66 MHz |       |      |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|-------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                  | Min   | Мах   | Min    | Max   | Min   | Мах   | Min    | Max   | Unit |
| B23  | CLKOUT rising edge to $\overline{CS}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0, and CSNT = 0                              | 2.00  | 8.00  | 2.00   | 8.00  | 2.00  | 8.00  | 2.00   | 8.00  | ns   |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 0                                                                    | 5.58  | —     | 4.25   | _     | 3.00  | _     | 1.79   | —     | ns   |
| B24a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 0                                                                    | 13.15 | —     | 10.50  | —     | 8.00  | —     | 5.58   | —     | ns   |
| B25  | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}$ (0:3) asserted                                                                          | —     | 9.00  | —      | 9.00  | —     | 9.00  | —      | 9.00  | ns   |
| B26  | CLKOUT rising edge to OE negated                                                                                                                | 2.00  | 9.00  | 2.00   | 9.00  | 2.00  | 9.00  | 2.00   | 9.00  | ns   |
| B27  | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 1                                                                    | 35.88 | _     | 29.25  | _     | 23.00 | _     | 16.94  | _     | ns   |
| B27a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 1                                                                    | 43.45 | —     | 35.50  | —     | 28.00 | —     | 20.73  | —     | ns   |
| B28  | CLKOUT rising edge to $\overline{WE}(0:3)$ negated<br>GPCM write access CSNT = 0                                                                | —     | 9.00  | —      | 9.00  | —     | 9.00  | —      | 9.00  | ns   |
| B28a | CLKOUT falling edge to $\overline{WE}(0:3)$ negated<br>GPCM write access TRLX = 0, 1, CSNT = 1,<br>EBDF = 0                                     | 7.58  | 14.33 | 6.25   | 13.00 | 5.00  | 11.75 | 3.80   | 10.54 | ns   |
| B28b | CLKOUT falling edge to $\overline{CS}$ negated GPCM<br>write access TRLX = 0, 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                   | —     | 14.33 | —      | 13.00 |       | 11.75 |        | 10.54 | ns   |
| B28c | CLKOUT falling edge to $\overline{WE}$ (0:3) negated<br>GPCM write access TRLX = 0, 1, CSNT = 1<br>write access TRLX = 0, CSNT = 1,<br>EBDF = 1 | 10.86 | 17.99 | 8.88   | 16.00 | 7.00  | 14.13 | 5.18   | 12.31 | ns   |
| B28d | CLKOUT falling edge to $\overline{CS}$ negated GPCM<br>write access TRLX = 0, 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                   | _     | 17.99 | _      | 16.00 |       | 14.13 |        | 12.31 | ns   |
| B29  | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access CSNT = 0, EBDF = 0                                                 | 5.58  | —     | 4.25   | —     | 3.00  | —     | 1.79   | —     | ns   |
| B29a | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 0                                   | 13.15 | —     | 10.5   | —     | 8.00  |       | 5.58   | —     | ns   |
| B29b | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3), High-Z<br>GPCM write access, ACS = 00, TRLX = 0, 1,<br>and CSNT = 0                         | 5.58  |       | 4.25   |       | 3.00  |       | 1.79   |       | ns   |
| B29c | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0          | 13.15 |       | 10.5   |       | 8.00  |       | 5.58   |       | ns   |

### Table 7. Bus Operation Timings (continued)



|      | Characteristic                                                                                                                                                                                                                                                                                                                                                                                         | 33    | MHz  | 40 1  | MHz  | 50 I  | MHz  | 66 MHz |      |      |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|-------|------|--------|------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                         | Min   | Мах  | Min   | Мах  | Min   | Мах  | Min    | Max  | Unit |
| B29d | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 0                                                                                                                                                                                                                                                                                          | 43.45 |      | 35.5  | _    | 28.00 |      | 20.73  | _    | ns   |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                                                                                                                                 | 43.45 |      | 35.5  |      | 28.00 |      | 29.73  | _    | ns   |
| B29f | $\overline{WE}$ (0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                         | 8.86  |      | 6.88  | _    | 5.00  | _    | 3.18   |      | ns   |
| B29g | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 8.86  | _    | 6.88  | —    | 5.00  | —    | 3.18   | _    | ns   |
| B29h | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                          | 38.67 | —    | 31.38 | —    | 24.50 | —    | 17.83  | _    | ns   |
| B29i | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 38.67 |      | 31.38 |      | 24.50 |      | 17.83  | _    | ns   |
| B30  | $\overline{CS}$ , $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access <sup>8</sup>                                                                                                                                                                                                                                                                                     | 5.58  | —    | 4.25  | —    | 3.00  | —    | 1.79   |      | ns   |
| B30a | $\overline{\text{WE}}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM, write access, TRLX = 0,<br>CSNT = 1, $\overline{\text{CS}}$ negated to A(0:31) invalid<br>GPCM write access, TRLX = 0, CSNT = 1<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                       | 13.15 | _    | 10.50 | _    | 8.00  | _    | 5.58   |      | ns   |
| B30b | $\label{eq:weighted} \hline WE(0:3) \ negated to \ A(0:31), \ invalid \ GPCM \\ BADDR(28:30) \ invalid \ GPCM \ write \ access, \\ TRLX = 1, \ CSNT = 1. \ \overline{CS} \ negated to \\ A(0:31), \ Invalid \ GPCM, \ write \ access, \\ TRLX = 1, \ CSNT = 1, \ ACS = 10, \ or \\ ACS = 11, \ EBDF = 0 \\ \hline \hline \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                            | 43.45 | _    | 35.50 | _    | 28.00 | _    | 20.73  | _    | ns   |
| B30c | $\label{eq:weighted} \begin{array}{ c c c c } \hline WE(0:3) \mbox{ negated to } A(0:31), \mbox{ BADDR}(28:30) \\ \hline \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline CSNT = 1. \end{cmathcelline CS} \mbox{ negated to } A(0:31) \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline GPCM \mbox{ write access, TRLX = 0, } \\ \hline ACS = 10, \mbox{ ACS = 11, EBDF = 1} \end{array}$ | 8.36  | _    | 6.38  | _    | 4.50  |      | 2.68   |      | ns   |
| B30d | $\overline{WE}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM write access, TRLX = 1,<br>CSNT =1. $\overline{CS}$ negated to A(0:31) invalid<br>GPCM write access TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                       | 38.67 | _    | 31.38 | _    | 24.50 | _    | 17.83  |      | ns   |
| B31  | CLKOUT falling edge to CS valid—as<br>requested by control bit CST4 in the<br>corresponding word in UPM                                                                                                                                                                                                                                                                                                | 1.50  | 6.00 | 1.50  | 6.00 | 1.50  | 6.00 | 1.50   | 6.00 | ns   |

### Table 7. Bus Operation Timings (continued)



|      | Oh ann ata si a tia                                                                                                            | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       |      |
|------|--------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                 | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| B31a | CLKOUT falling edge to CS valid—as<br>requested by control bit CST1 in the<br>corresponding word in UPM                        | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.54 | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid—as requested by control bit CST2 in the corresponding word in UPM                  | 1.50   | 8.00  | 1.50   | 8.00  | 1.50   | 8.00  | 1.50   | 8.00  | ns   |
| B31c | CLKOUT rising edge to $\overline{\text{CS}}$ valid—as requested by control bit CST3 in the corresponding word in UPM           | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.04 | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$ valid—as<br>requested by control bit CST1 in the<br>corresponding word in UPM, EBDF = 1 | 13.26  | 17.99 | 11.28  | 16.00 | 9.40   | 14.13 | 7.58   | 12.31 | ns   |
| B32  | CLKOUT falling edge to BS valid—as<br>requested by control bit BST4 in the<br>corresponding word in UPM                        | 1.50   | 6.00  | 1.50   | 6.00  | 1.50   | 6.00  | 1.50   | 6.00  | ns   |
| B32a | CLKOUT falling edge to $\overline{BS}$ valid—as<br>requested by control bit BST1 in the<br>corresponding word in UPM, EBDF = 0 | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.54 | ns   |
| B32b | CLKOUT rising edge to $\overline{\text{BS}}$ valid—as requested by control bit BST2 in the corresponding word in UPM           | 1.50   | 8.00  | 1.50   | 8.00  | 1.50   | 8.00  | 1.50   | 8.00  | ns   |
| B32c | CLKOUT rising edge to $\overline{\text{BS}}$ valid—as requested by control bit BST3 in the corresponding word in UPM           | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.54 | ns   |
| B32d | CLKOUT falling edge to $\overline{BS}$ valid—as<br>requested by control bit BST1 in the<br>corresponding word in UPM, EBDF = 1 | 13.26  | 17.99 | 11.28  | 16.00 | 9.40   | 14.13 | 7.58   | 12.31 | ns   |
| B33  | CLKOUT falling edge to GPL valid—as<br>requested by control bit GxT4 in the<br>corresponding word in UPM                       | 1.50   | 6.00  | 1.50   | 6.00  | 1.50   | 6.00  | 1.50   | 6.00  | ns   |
| B33a | CLKOUT rising edge to GPL valid—as<br>requested by control bit GxT3 in the<br>corresponding word in UPM                        | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.54 | ns   |
| B34  | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid—as requested by control bit CST4 in the corresponding word in UPM  | 5.58   | —     | 4.25   | —     | 3.00   | —     | 1.79   | —     | ns   |
| B34a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid—as requested by control bit CST1 in the corresponding word in UPM  | 13.15  |       | 10.50  |       | 8.00   |       | 5.58   | _     | ns   |
| B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid—as requested by control bit CST2 in the corresponding word in UPM  | 20.73  | _     | 16.75  |       | 13.00  |       | 9.36   | _     | ns   |

### Table 7. Bus Operation Timings (continued)



Figure 9 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 9. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1

Figure 10 through Figure 13 provide the timing for the external bus read controlled by various GPCM factors.







Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1)







Figure 17. External Bus Timing (UPM Controlled Signals)



1

Table 8 provides interrupt timing for the MPC860.

### Table 8. Interrupt Timing

| Num | Characteristic1                               | All Freq                | Unit |      |
|-----|-----------------------------------------------|-------------------------|------|------|
|     | Undracteristic                                | Min                     | Мах  | Onit |
| 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00                    | _    | ns   |
| 140 | IRQx hold time after CLKOUT                   | 2.00                    | _    | ns   |
| 141 | IRQx pulse width low                          | 3.00                    | —    | ns   |
| 142 | IRQx pulse width high                         | 3.00                    | _    | ns   |
| 143 | IRQx edge-to-edge time                        | $4 \times T_{CLOCKOUT}$ | —    | —    |

The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level-sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry and have no direct relation with the total system interrupt latency that the MPC860 is able to support.

Figure 23 provides the interrupt detection timing for the external level-sensitive lines.



Figure 23. Interrupt Detection Timing for External Level Sensitive Lines

Figure 24 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 24. Interrupt Detection Timing for External Edge Sensitive Lines





Figure 25 provides the PCMCIA access cycle timing for the external bus read.

Figure 25. PCMCIA Access Cycle Timing External Bus Read



Table 11 shows the debug port timing for the MPC860.

Table 11. Debug Port Timing

| Num | Characteristic              | All Freq                   | Unit  |      |
|-----|-----------------------------|----------------------------|-------|------|
| Num | Characteristic              | Min                        | Мах   | Unit |
| P61 | DSCK cycle time             | $3 \times T_{CLOCKOUT}$    | _     |      |
| P62 | DSCK clock pulse width      | $1.25 \times T_{CLOCKOUT}$ | —     | —    |
| P63 | DSCK rise and fall times    | 0.00                       | 3.00  | ns   |
| P64 | DSDI input data setup time  | 8.00                       | —     | ns   |
| P65 | DSDI data hold time         | 5.00                       | —     | ns   |
| P66 | DSCK low to DSDO data valid | 0.00                       | 15.00 | ns   |
| P67 | DSCK low to DSDO invalid    | 0.00                       | 2.00  | ns   |

Figure 30 provides the input timing for the debug port clock.



Figure 30. Debug Port Clock Input Timing

Figure 31 provides the timing for the debug port.



Figure 31. Debug Port Timings





Figure 34 provides the reset timing for the debug port configuration.

Figure 34. Reset Timing—Debug Port Configuration

# **10 IEEE 1149.1 Electrical Specifications**

Table 13 provides the JTAG timings for the MPC860 shown in Figure 35 through Figure 38.

| Num   | Charactariatia                                         | All Freq | uencies | Unit |
|-------|--------------------------------------------------------|----------|---------|------|
| Nulli | Characteristic                                         | Min      | Мах     | Onit |
| J82   | TCK cycle time                                         | 100.00   | —       | ns   |
| J83   | TCK clock pulse width measured at 1.5 V                | 40.00    | _       | ns   |
| J84   | TCK rise and fall times                                | 0.00     | 10.00   | ns   |
| J85   | TMS, TDI data setup time                               | 5.00     | —       | ns   |
| J86   | TMS, TDI data hold time                                | 25.00    | _       | ns   |
| J87   | TCK low to TDO data valid                              | —        | 27.00   | ns   |
| J88   | TCK low to TDO data invalid                            | 0.00     | —       | ns   |
| J89   | TCK low to TDO high impedance                          | —        | 20.00   | ns   |
| J90   | TRST assert time                                       | 100.00   | _       | ns   |
| J91   | TRST setup time to TCK low                             | 40.00    | —       | ns   |
| J92   | TCK falling edge to output valid                       | —        | 50.00   | ns   |
| J93   | TCK falling edge to output valid out of high impedance | —        | 50.00   | ns   |
| J94   | TCK falling edge to output high impedance              | —        | 50.00   | ns   |
| J95   | Boundary scan input valid to TCK rising edge           | 50.00    | —       | ns   |
| J96   | TCK rising edge to boundary scan input invalid         | 50.00    |         | ns   |

Table 13. JTAG Timing



# **11 CPM Electrical Characteristics**

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC860.

### 11.1 PIP/PIO AC Electrical Specifications

Table 14 provides the PIP/PIO AC timings as shown in Figure 39 through Figure 43.

### Table 14. PIP/PIO Timing

| Num | Characteristic                                                       | All Freq              | uencies | Unit |
|-----|----------------------------------------------------------------------|-----------------------|---------|------|
| Num | Onardetensite                                                        | Min                   | Max     | Onit |
| 21  | Data-in setup time to STBI low                                       | 0                     | _       | ns   |
| 22  | Data-in hold time to STBI high                                       | 2.5 – t3 <sup>1</sup> | _       | CLK  |
| 23  | STBI pulse width                                                     | 1.5                   | _       | CLK  |
| 24  | STBO pulse width                                                     | 1 CLK – 5 ns          | _       | ns   |
| 25  | Data-out setup time to STBO low                                      | 2                     | _       | CLK  |
| 26  | Data-out hold time from STBO high                                    | 5                     | _       | CLK  |
| 27  | STBI low to STBO low (Rx interlock)                                  | _                     | 2       | CLK  |
| 28  | STBI low to STBO high (Tx interlock)                                 | 2                     | _       | CLK  |
| 29  | Data-in setup time to clock high                                     | 15                    | _       | ns   |
| 30  | Data-in hold time from clock high                                    | 7.5                   | _       | ns   |
| 31  | Clock low to data-out valid (CPU writes data, control, or direction) |                       | 25      | ns   |

<sup>1</sup> t3 = Specification 23.



Figure 39. PIP Rx (Interlock Mode) Timing Diagram



| Num | Charactariatia                                                                                          | All Freq | Unit |      |
|-----|---------------------------------------------------------------------------------------------------------|----------|------|------|
|     | Characteristic                                                                                          | Min      | Мах  | Unit |
| 42  | SDACK assertion delay from clock high                                                                   | —        | 12   | ns   |
| 43  | SDACK negation delay from clock low                                                                     | —        | 12   | ns   |
| 44  | SDACK negation delay from TA low                                                                        | —        | 20   | ns   |
| 45  | SDACK negation delay from clock high                                                                    | _        | 15   | ns   |
| 46  | $\overline{TA}$ assertion to rising edge of the clock setup time (applies to external $\overline{TA}$ ) | 7        |      | ns   |

### Table 16. IDMA Controller Timing (continued)



Figure 45. IDMA External Requests Timing Diagram



Figure 46. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA



**CPM Electrical Characteristics** 



MPC860 PowerQUICC Family Hardware Specifications, Rev. 10





MPC860 PowerQUICC Family Hardware Specifications, Rev. 10



Figure 56 through Figure 58 show the NMSI timings.





# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%.

Table 30 provides information on the MII transmit signal timing.

| Table 30. MI | Transmit | Signal | Timing |
|--------------|----------|--------|--------|
|--------------|----------|--------|--------|

| Num | Characteristic                                           | Min | Max | Unit                 |
|-----|----------------------------------------------------------|-----|-----|----------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns                   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   |     | 25  |                      |
| M7  | MII_TX_CLK pulse width high                              | 35  | 65% | MII_TX_CLK<br>period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK<br>period |

Figure 73 shows the MII transmit signal timing diagram.



Figure 73. MII Transmit Signal Timing Diagram



### 14.2 Pin Assignments

Figure 76 shows the top view pinout of the PBGA package. For additional information, see the MPC860 PowerQUICC User's Manual, or the MPC855T User's Manual.

|           | $\sim$       | ~         | $\sim$    | ~           | $\sim$              | ~          | ~          | ~          | ~          | ~          | ~          | ~          | ~          | ~         | ~                      | $\sim$    | $\sim$   |               |         |
|-----------|--------------|-----------|-----------|-------------|---------------------|------------|------------|------------|------------|------------|------------|------------|------------|-----------|------------------------|-----------|----------|---------------|---------|
|           | O<br>PD10    | O<br>PD8  | O<br>PD3  |             | O<br>D0             | O<br>D4    | ⊖<br>D1    | )<br>D2    | ()<br>D3   | O<br>D5    |            | O<br>D6    | 0<br>D7    | 0<br>D29  | O<br>DP2               |           | с IPA3   |               | W       |
| O<br>PD14 | O<br>PD13    | O<br>PD9  | O<br>PD6  | O<br>M_Tx_I |                     | O<br>D13   | ()<br>D27  | 〇<br>D10   | )<br>D14   | 〇<br>D18   | 〇<br>D20   | 〇<br>D24   | 0<br>D28   | O<br>DP1  | O<br>DP3               | O<br>DP0  | ⊖<br>N/C |               | V<br>1  |
| 0<br>PA0  | O<br>PB14    | O<br>PD15 | O<br>PD4  | O<br>PD5    |                     | ()<br>D8   | ()<br>D23  | )<br>D11   | )<br>D16   | )<br>D19   | 0<br>D21   | 〇<br>D26   | )<br>D30   | O<br>IPA5 | O<br>IPA4              | O<br>IPA2 | O<br>N/C | O<br>VSSSYN   | U<br>N  |
| O<br>PA1  | O<br>PC5     | O<br>PC4  | O<br>PD11 |             |                     | )<br>1 D12 | ()<br>D17  | )<br>D9    | )<br>D15   | )<br>D22   | )<br>D25   | 〇<br>D31   | O<br>IPA6  |           | O<br>IPA1              | O<br>IPA7 | ⊖<br>xfc |               | T<br>N  |
| O<br>PC6  | 0<br>PA2     | O<br>PB15 | O<br>PD12 | $\bigcirc$  |                     | 0          | 0          | $\bigcirc$ | $\bigcirc$ | 0          | 0          | 0          | 0          |           |                        |           |          |               | R<br>WR |
| O<br>PA4  | O<br>PB17    | O<br>PA3  |           | $\bigcirc$  | $\bigcap_{i=1}^{n}$ |            | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | GND        |           |                        |           |          | ET XTAL       | Ρ       |
| O<br>PB19 | O<br>PA5     | O<br>PB18 | O<br>PB16 | $\bigcirc$  | 0                   | $\bigcirc$ | 0         |                        |           |          |               | N       |
| O<br>PA7  | 0<br>PC8     | O<br>PA6  | O<br>PC7  | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         |                        |           |          | )<br>DR29 VDE | M       |
| O<br>PB22 | O<br>PC9     | O<br>PA8  | O<br>PB20 | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         | О<br>ОР0               |           | O<br>OP1 |               | L<br>1  |
| O<br>PC10 | O<br>PA9     | O<br>PB23 | O<br>PB21 | $\bigcirc$  | 0                   | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |            | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0         |                        |           |          |               | к       |
| O<br>PC11 | O<br>PB24    | O<br>PA10 | O<br>PB25 | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         | O<br>IPB5              | O<br>IPB1 |          |               | J       |
|           |              |           | О<br>тск  | $\bigcirc$  | 0                   | $\bigcirc$ | 0         | О со                   |           |          |               | н       |
|           | _<br>⊂<br>™S |           | O<br>PA11 | $\bigcirc$  | 0                   | $\bigcirc$ | 0         |                        |           |          |               | G       |
| O<br>PB26 | O<br>PC12    | O<br>PA12 |           | $\bigcirc$  |                     |            | 0          | 0          | 0          | 0          | 0          | $\bigcirc$ |            |           |                        |           |          |               | F       |
| O<br>PB27 | O<br>PC13    | O<br>PA13 | O<br>PB29 | $\bigcirc$  |                     | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          |           | $\frac{\bigcirc}{CS3}$ | O<br>BI   |          |               | E       |
| 0         | 0            | 0         | 0         | 0           | $\bigcirc$          | $\bigcirc$ | 0          | 0          | 0          | 0          | <u> </u>   | 0          | 0          | <u> </u>  | <u> </u>               | 0         | 0        | <u> </u>      | D       |
|           |              |           |           |             |                     |            |            |            | A25        |            |            |            |            |           | $\frac{0}{0}$          |           |          |               | С       |
|           |              |           |           | A9          |                     |            |            |            |            |            |            |            |            |           |                        |           |          |               | В       |
| AU        |              |           |           |             |                     |            |            | A23        | A22        |            |            |            |            |           |                        |           |          | GPLB4         | A       |
| 19        | А2<br>18     | н5<br>17  | А7<br>16  | ATT<br>15   | A14<br>14           | А27<br>13  | A29<br>12  | АЗО<br>11  | A28<br>10  | A31<br>9   | 8          | в5А2<br>7  | vv⊨1<br>6  | vv⊨3<br>5 | 4                      | 3<br>3    | 2        | 1             |         |

**NOTE:** This is the top view of the device.

Figure 76. Pinout of the PBGA Package



Mechanical Data and Ordering Information

## 14.3 Mechanical Dimensions of the PBGA Package

Figure 77 shows the mechanical dimensions of the ZP PBGA package.



- 1. Dimensions and tolerance per ASME Y14.5M, 1994.
- 2. Dimensions in millimeters.
- 3. Dimension b is the maximum solder ball diameter measured parallel to data C.



22.40

E2

22.60



#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2007-2015 Freescale Semiconductor, Inc.



Document Number: MPC860EC Rev. 10 09/2015

