#### NXP USA Inc. - MPC860DPZQ80D4 Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 80MHz                                                                  |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (2), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc860dpzq80d4 |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

# 1 Overview

The MPC860 power quad integrated communications controller (PowerQUICC<sup>TM</sup>) is a versatile one-chip integrated microprocessor and peripheral combination designed for a variety of controller applications. It particularly excels in communications and networking systems. The PowerQUICC unit is referred to as the MPC860 in this hardware specification.

The MPC860 implements Power Architecture<sup>TM</sup> technology and contains a superset of Freescale's MC68360 quad integrated communications controller (QUICC), referred to here as the QUICC, RISC communications proceessor module (CPM). The CPU on the MPC860 is a 32-bit core built on Power Architecture technology that incorporates memory management units (MMUs) and instruction and data caches.. The CPM from the MC68360 QUICC has been enhanced by the addition of the inter-integrated controller (I<sup>2</sup>C) channel. The memory controller has been enhanced, enabling the MPC860 to support any type of memory, including high-performance memories and new types of DRAMs. A PCMCIA socket controller supports up to two sockets. A real-time clock has also been integrated.

Table 1 shows the functionality supported by the MPC860 family.

| Part     | Cache (Kbytes)       |            | Ethernet |        |     |     |                        |
|----------|----------------------|------------|----------|--------|-----|-----|------------------------|
|          | Instruction<br>Cache | Data Cache | 10T      | 10/100 | ΑΤΜ | SCC | Reference <sup>1</sup> |
| MPC860DE | 4                    | 4          | Up to 2  | _      | _   | 2   | 1                      |
| MPC860DT | 4                    | 4          | Up to 2  | 1      | Yes | 2   | 1                      |
| MPC860DP | 16                   | 8          | Up to 2  | 1      | Yes | 2   | 1                      |
| MPC860EN | 4                    | 4          | Up to 4  | —      | —   | 4   | 1                      |
| MPC860SR | 4                    | 4          | Up to 4  | —      | Yes | 4   | 1                      |
| MPC860T  | 4                    | 4          | Up to 4  | 1      | Yes | 4   | 1                      |
| MPC860P  | 16                   | 8          | Up to 4  | 1      | Yes | 4   | 1                      |
| MPC855T  | 4                    | 4          | 1        | 1      | Yes | 1   | 2                      |

Table 1. MPC860 Family Functionality

Supporting documentation for these devices refers to the following:

1. MPC860 PowerQUICC Family User's Manual (MPC860UM, Rev. 3)

2. MPC855T User's Manual (MPC855TUM, Rev. 1)



## 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC860. Table 2 provides the maximum ratings.

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{DD}$ ).

(GND = 0 V)

#### Table 2. Maximum Tolerated Ratings

| Rating                              | Symbol              | Value                         | Unit |
|-------------------------------------|---------------------|-------------------------------|------|
| Supply voltage <sup>1</sup>         | V <sub>DDH</sub>    | -0.3 to 4.0                   | V    |
|                                     | V <sub>DDL</sub>    | -0.3 to 4.0                   | V    |
|                                     | KAPWR               | -0.3 to 4.0                   | V    |
|                                     | V <sub>DDSYN</sub>  | -0.3 to 4.0                   | V    |
| Input voltage <sup>2</sup>          | V <sub>in</sub>     | GND – 0.3 to V <sub>DDH</sub> | V    |
| Temperature <sup>3</sup> (standard) | T <sub>A(min)</sub> | 0                             | °C   |
|                                     | T <sub>j(max)</sub> | 95                            | °C   |
| Temperature <sup>3</sup> (extended) | T <sub>A(min)</sub> | -40                           | °C   |
|                                     | T <sub>j(max)</sub> | 95                            | °C   |
| Storage temperature range           | T <sub>stg</sub>    | -55 to 150                    | °C   |

<sup>1</sup> The power supply of the device must start its ramp from 0.0 V.

<sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.

**Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction applies to power-up and normal operation (that is, if the MPC860 is unpowered, voltage greater than 2.5 V must not be applied to its inputs).

<sup>3</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>j</sub>.



**Power Dissipation** 

# 5 **Power Dissipation**

Table 5 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1, where CPU frequency is twice the bus speed.

| Die Revision | Frequency (MHz) | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|--------------|-----------------|----------------------|----------------------|------|
| D.4          | 50              | 656                  | 735                  | mW   |
| (1:1 mode)   | 66              | TBD                  | TBD                  | mW   |
| D.4          | 66              | 722                  | 762                  | mW   |
| (2:1 mode)   | 80              | 851                  | 909                  | mW   |

#### Table 5. Power Dissipation (PD)

<sup>1</sup> Typical power dissipation is measured at 3.3 V.

<sup>2</sup> Maximum power dissipation is measured at 3.5 V.

NOTE

Values in Table 5 represent  $V_{DDL}$ -based power dissipation and do not include I/O power dissipation over  $V_{DDH}$ . I/O power dissipation varies widely by application due to buffer current, depending on external circuitry.

# 6 DC Characteristics

Table 6 provides the DC electrical characteristics for the MPC860.

 Table 6. DC Electrical Specifications

| Characteristic                                                                          | Symbol                                                             | Min                    | Мах                    | Unit |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------|------------------------|------|
| Operating voltage at 40 MHz or less                                                     | V <sub>DDH</sub> , V <sub>DDL</sub> , V <sub>DDSYN</sub>           | 3.0                    | 3.6                    | V    |
|                                                                                         | KAPWR<br>(power-down mode)                                         | 2.0                    | 3.6                    | V    |
|                                                                                         | KAPWR<br>(all other operating modes)                               | V <sub>DDH</sub> – 0.4 | V <sub>DDH</sub>       | V    |
| Operating voltage greater than 40 MHz                                                   | V <sub>DDH</sub> , V <sub>DDL</sub> , KAPWR,<br>V <sub>DDSYN</sub> | 3.135                  | 3.465                  | V    |
|                                                                                         | KAPWR<br>(power-down mode)                                         | 2.0                    | 3.6                    | V    |
|                                                                                         | KAPWR<br>(all other operating modes)                               | V <sub>DDH</sub> – 0.4 | V <sub>DDH</sub>       | V    |
| Input high voltage (all inputs except EXTAL and EXTCLK)                                 | V <sub>IH</sub>                                                    | 2.0                    | 5.5                    | V    |
| Input low voltage <sup>1</sup>                                                          | V <sub>IL</sub>                                                    | GND                    | 0.8                    | V    |
| EXTAL, EXTCLK input high voltage                                                        | V <sub>IHC</sub>                                                   | $0.7 	imes (V_{DDH})$  | V <sub>DDH</sub> + 0.3 | V    |
| Input leakage current, $V_{in} = 5.5 \text{ V}$ (except TMS, TRST, DSCK, and DSDI pins) | l <sub>in</sub>                                                    | —                      | 100                    | μA   |



| Characteristic                                                                                                                                                                                                                                                                                         | Symbol          | Min | Max | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Input leakage current, $V_{in}$ = 3.6 V (except TMS, TRST, DSCK, and DSDI pins)                                                                                                                                                                                                                        | l <sub>in</sub> | —   | 10  | μA   |
| Input leakage current, V <sub>in</sub> = 0 V (except TMS, TRST, DSCK, and DSDI pins)                                                                                                                                                                                                                   | l <sub>in</sub> | —   | 10  | μA   |
| Input capacitance <sup>2</sup>                                                                                                                                                                                                                                                                         | C <sub>in</sub> | —   | 20  | pF   |
| Output high voltage, $I_{OH} = -2.0$ mA, $V_{DDH} = 3.0$ V (except XTAL, XFC, and open-drain pins)                                                                                                                                                                                                     | V <sub>OH</sub> | 2.4 | —   | V    |
| $\label{eq:IDE_Interm} \begin{array}{ c c c c c } \hline Output low voltage \\ I_{OL} = 2.0 \text{ mA, CLKOUT} \\ I_{OL} = 3.2 \text{ mA}^3 \\ I_{OL} = 5.3 \text{ mA}^4 \\ I_{OL} = 7.0 \text{ mA, TXD1/PA14, TXD2/PA12} \\ I_{OL} = 8.9 \text{ mA, TS, TA, TEA, BI, BB, HRESET, SRESET} \end{array}$ | V <sub>OL</sub> |     | 0.5 | V    |

#### Table 6. DC Electrical Specifications (continued)

 $^{1}$  V<sub>IL</sub>(max) for the I<sup>2</sup>C interface is 0.8 V rather than the 1.5 V as specified in the I<sup>2</sup>C standard.

<sup>2</sup> Input capacitance is periodically sampled.

- <sup>3</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IP\_B(0:1)/IWP(0:1)/VFLS(0:1), IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PTR/AT3, RXD1/PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9, L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6, TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3, BRGCLK2/ L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0, REJCT1/SPISEL/PB31, SPICLK/ PB30,SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27, BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/ PB24, SMSYN1/SDACK1/PB23, SMSYN2/SDACK2/PB22, SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/ RTS1/PB19, L1ST2/RTS2/PB18, L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/ DREQ0/PC15, L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10, CTS2/PC9, TGATE2/CD2/PC8, SDACK2/L1TSYNCB/PC7, L1RSYNCB/PC6, SDACK1/L1TSYNCA/PC5, L1RSYNCA/PC4, PD15, PD14, PD13, PD12, PD11, PD10, PD9, PD8, PD5, PD6, PD7, PD4, PD3, MII\_MDC, MII\_TX\_ER, MII\_EN, MII\_MDIO, and MII\_TXD[0:3]
- <sup>4</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)\_B, CS(7)/CE(2)\_B, WE0/BS\_B0/IORD, WE1/BS\_B1/IOWR, WE2/BS\_B2/PCOE, WE3/BS\_B3/PCWE, BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/ CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, ALE\_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, and BADDR(28:30)



**Thermal Calculation and Measurement** 



Figure 2. Effect of Board Temperature Rise on Thermal Behavior

If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation:

$$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$

where:

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W)

 $T_B =$ board temperature (°C)

 $P_D$  = power dissipation in package

If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and by attaching the thermal balls to the ground plane.

### 7.4 Estimation Using Simulation

When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation.

## 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$



|      | Num                                                                                                                                             |       | 33 MHz |       | 40 MHz |       | MHz   | 66 MHz |       |      |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|--------|-------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                  | Min   | Мах    | Min   | Max    | Min   | Мах   | Min    | Max   | Unit |
| B23  | CLKOUT rising edge to $\overline{CS}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0, and CSNT = 0                              | 2.00  | 8.00   | 2.00  | 8.00   | 2.00  | 8.00  | 2.00   | 8.00  | ns   |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 0                                                                    | 5.58  | —      | 4.25  | _      | 3.00  | _     | 1.79   | —     | ns   |
| B24a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 0                                                                    | 13.15 | —      | 10.50 | —      | 8.00  | —     | 5.58   | —     | ns   |
| B25  | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}$ (0:3) asserted                                                                          | —     | 9.00   | —     | 9.00   | —     | 9.00  | —      | 9.00  | ns   |
| B26  | CLKOUT rising edge to OE negated                                                                                                                | 2.00  | 9.00   | 2.00  | 9.00   | 2.00  | 9.00  | 2.00   | 9.00  | ns   |
| B27  | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 1                                                                    | 35.88 | _      | 29.25 | _      | 23.00 | _     | 16.94  | _     | ns   |
| B27a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 1                                                                    | 43.45 | —      | 35.50 | —      | 28.00 | —     | 20.73  | —     | ns   |
| B28  | CLKOUT rising edge to $\overline{WE}(0:3)$ negated<br>GPCM write access CSNT = 0                                                                | —     | 9.00   | —     | 9.00   | —     | 9.00  | —      | 9.00  | ns   |
| B28a | CLKOUT falling edge to $\overline{WE}(0:3)$ negated<br>GPCM write access TRLX = 0, 1, CSNT = 1,<br>EBDF = 0                                     | 7.58  | 14.33  | 6.25  | 13.00  | 5.00  | 11.75 | 3.80   | 10.54 | ns   |
| B28b | CLKOUT falling edge to $\overline{CS}$ negated GPCM<br>write access TRLX = 0, 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                   | —     | 14.33  | —     | 13.00  |       | 11.75 |        | 10.54 | ns   |
| B28c | CLKOUT falling edge to $\overline{WE}$ (0:3) negated<br>GPCM write access TRLX = 0, 1, CSNT = 1<br>write access TRLX = 0, CSNT = 1,<br>EBDF = 1 | 10.86 | 17.99  | 8.88  | 16.00  | 7.00  | 14.13 | 5.18   | 12.31 | ns   |
| B28d | CLKOUT falling edge to $\overline{CS}$ negated GPCM<br>write access TRLX = 0, 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                   | _     | 17.99  | _     | 16.00  |       | 14.13 |        | 12.31 | ns   |
| B29  | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access CSNT = 0, EBDF = 0                                                 | 5.58  | _      | 4.25  | —      | 3.00  | —     | 1.79   | —     | ns   |
| B29a | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 0                                   | 13.15 | —      | 10.5  | —      | 8.00  |       | 5.58   | —     | ns   |
| B29b | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3), High-Z<br>GPCM write access, ACS = 00, TRLX = 0, 1,<br>and CSNT = 0                         | 5.58  |        | 4.25  |        | 3.00  |       | 1.79   |       | ns   |
| B29c | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0          | 13.15 |        | 10.5  |        | 8.00  |       | 5.58   |       | ns   |

#### Table 7. Bus Operation Timings (continued)



**Bus Signal Timing** 

|      |                                                                                                                                                                                                                                                                                                                                                                                                        |       | MHz  | 40 MHz |      | 50 MHz |      | 66 MHz |      |      |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|--------|------|--------|------|--------|------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                         | Min   | Мах  | Min    | Мах  | Min    | Мах  | Min    | Max  | Unit |
| B29d | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 0                                                                                                                                                                                                                                                                                          | 43.45 |      | 35.5   | _    | 28.00  |      | 20.73  | _    | ns   |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                                                                                                                                 | 43.45 |      | 35.5   |      | 28.00  |      | 29.73  | _    | ns   |
| B29f | $\overline{WE}$ (0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                         | 8.86  |      | 6.88   | _    | 5.00   | _    | 3.18   |      | ns   |
| B29g | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 8.86  | _    | 6.88   | —    | 5.00   | —    | 3.18   | _    | ns   |
| B29h | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                          | 38.67 | —    | 31.38  | —    | 24.50  | —    | 17.83  | _    | ns   |
| B29i | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 38.67 |      | 31.38  |      | 24.50  |      | 17.83  | _    | ns   |
| B30  | $\overline{CS}$ , $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access <sup>8</sup>                                                                                                                                                                                                                                                                                     | 5.58  | —    | 4.25   | —    | 3.00   | —    | 1.79   |      | ns   |
| B30a | $\overline{\text{WE}}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM, write access, TRLX = 0,<br>CSNT = 1, $\overline{\text{CS}}$ negated to A(0:31) invalid<br>GPCM write access, TRLX = 0, CSNT = 1<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                       | 13.15 | _    | 10.50  | _    | 8.00   | _    | 5.58   |      | ns   |
| B30b | $\label{eq:weighted} \hline WE(0:3) \ negated to \ A(0:31), \ invalid \ GPCM \\ BADDR(28:30) \ invalid \ GPCM \ write \ access, \\ TRLX = 1, \ CSNT = 1. \ \overline{CS} \ negated to \\ A(0:31), \ Invalid \ GPCM, \ write \ access, \\ TRLX = 1, \ CSNT = 1, \ ACS = 10, \ or \\ ACS = 11, \ EBDF = 0 \\ \hline \hline \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                            | 43.45 | _    | 35.50  | _    | 28.00  | _    | 20.73  | _    | ns   |
| B30c | $\label{eq:weighted} \begin{array}{ c c c c } \hline WE(0:3) \mbox{ negated to } A(0:31), \mbox{ BADDR}(28:30) \\ \hline \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline CSNT = 1. \end{cmathcelline CS} \mbox{ negated to } A(0:31) \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline GPCM \mbox{ write access, TRLX = 0, } \\ \hline ACS = 10, \mbox{ ACS = 11, EBDF = 1} \end{array}$ | 8.36  | _    | 6.38   | _    | 4.50   |      | 2.68   |      | ns   |
| B30d | $\overline{WE}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM write access, TRLX = 1,<br>CSNT =1. $\overline{CS}$ negated to A(0:31) invalid<br>GPCM write access TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                       | 38.67 | _    | 31.38  | _    | 24.50  | _    | 17.83  |      | ns   |
| B31  | CLKOUT falling edge to CS valid—as<br>requested by control bit CST4 in the<br>corresponding word in UPM                                                                                                                                                                                                                                                                                                | 1.50  | 6.00 | 1.50   | 6.00 | 1.50   | 6.00 | 1.50   | 6.00 | ns   |

#### Table 7. Bus Operation Timings (continued)





Figure 7 provides the timing for the synchronous input signals.



Figure 8 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller.



Figure 8. Input Data Timing in Normal Case



**Bus Signal Timing** 



Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1)



**Bus Signal Timing** 





Figure 17. External Bus Timing (UPM Controlled Signals)



# **11 CPM Electrical Characteristics**

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC860.

## 11.1 PIP/PIO AC Electrical Specifications

Table 14 provides the PIP/PIO AC timings as shown in Figure 39 through Figure 43.

#### Table 14. PIP/PIO Timing

| Num | Characteristic                                                       | All Freq              | uencies | s<br>Unit |
|-----|----------------------------------------------------------------------|-----------------------|---------|-----------|
| Num | Onardetensite                                                        | Min                   | Max     | Onit      |
| 21  | Data-in setup time to STBI low                                       | 0                     | _       | ns        |
| 22  | Data-in hold time to STBI high                                       | 2.5 – t3 <sup>1</sup> | _       | CLK       |
| 23  | STBI pulse width                                                     | 1.5                   | _       | CLK       |
| 24  | STBO pulse width                                                     | 1 CLK – 5 ns          | _       | ns        |
| 25  | Data-out setup time to STBO low                                      | 2                     | _       | CLK       |
| 26  | Data-out hold time from STBO high                                    | 5                     | _       | CLK       |
| 27  | STBI low to STBO low (Rx interlock)                                  | _                     | 2       | CLK       |
| 28  | STBI low to STBO high (Tx interlock)                                 | 2                     | _       | CLK       |
| 29  | Data-in setup time to clock high                                     | 15                    | _       | ns        |
| 30  | Data-in hold time from clock high                                    | 7.5                   | _       | ns        |
| 31  | Clock low to data-out valid (CPU writes data, control, or direction) |                       | 25      | ns        |

<sup>1</sup> t3 = Specification 23.



Figure 39. PIP Rx (Interlock Mode) Timing Diagram



**CPM Electrical Characteristics** 





**CPM Electrical Characteristics** 



MPC860 PowerQUICC Family Hardware Specifications, Rev. 10



#### SCC in NMSI Mode Electrical Specifications 11.7

Table 20 provides the NMSI external clock timing.

| Table 2 | 20. NMSI | External | Clock | Timing |
|---------|----------|----------|-------|--------|
|---------|----------|----------|-------|--------|

| Num   | Characteristic                                       | All Freq      | Unit  |      |
|-------|------------------------------------------------------|---------------|-------|------|
| Nulli | Characteristic                                       | Min           | Мах   | Unit |
| 100   | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK     | _     | ns   |
| 101   | RCLK1 and TCLK1 width low                            | 1/SYNCCLK + 5 |       | ns   |
| 102   | RCLK1 and TCLK1 rise/fall time                       | —             | 15.00 | ns   |
| 103   | TXD1 active delay (from TCLK1 falling edge)          | 0.00          | 50.00 | ns   |
| 104   | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00          | 50.00 | ns   |
| 105   | CTS1 setup time to TCLK1 rising edge                 | 5.00          | —     | ns   |
| 106   | RXD1 setup time to RCLK1 rising edge                 | 5.00          | _     | ns   |
| 107   | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00          | —     | ns   |
| 108   | CD1 setup Time to RCLK1 rising edge                  | 5.00          | _     | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2.25/1.
 <sup>2</sup> Also applies to CD and CTS hold time when they are used as external sync signals.

#### Table 21 provides the NMSI internal clock timing.

#### Table 21. NMSI Internal Clock Timing

| Num | Characteristic                                       | All Freq | Unit      |      |
|-----|------------------------------------------------------|----------|-----------|------|
| Num | Characteristic                                       | Min      | Мах       | Unit |
| 100 | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3 | MHz  |
| 102 | RCLK1 and TCLK1 rise/fall time                       | —        | —         | ns   |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00     | 30.00     | ns   |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00     | 30.00     | ns   |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 40.00    | —         | ns   |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 40.00    | —         | ns   |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00     | _         | ns   |
| 108 | CD1 setup time to RCLK1 rising edge                  | 40.00    | _         | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{CD}$  and  $\overline{CTS}$  hold time when they are used as external sync signals.



## 11.10 SPI Master AC Electrical Specifications

Table 24 provides the SPI master timings as shown in Figure 65 and Figure 66.

#### Table 24. SPI Master Timing

| Num | Characteristic                      | All Freq | 11   |                  |
|-----|-------------------------------------|----------|------|------------------|
|     | Characteristic                      | Min      | Мах  | Unit             |
| 160 | MASTER cycle time                   | 4        | 1024 | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2        | 512  | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 50       | _    | ns               |
| 163 | Master data hold time (inputs)      | 0        | —    | ns               |
| 164 | Master data valid (after SCK edge)  | —        | 20   | ns               |
| 165 | Master data hold time (outputs)     |          | —    | ns               |
| 166 | Rise time output                    | —        | 15   | ns               |
| 167 | Fall time output                    | —        | 15   | ns               |









## 11.12 I<sup>2</sup>C AC Electrical Specifications

Table 26 provides the  $I^2C$  (SCL < 100 kHz) timings.

#### Table 26. I<sup>2</sup>C Timing (SCL < 100 kHz)

| Num | Charaotorictio                            | All Freq | Unit |      |
|-----|-------------------------------------------|----------|------|------|
|     |                                           | Min Max  |      | Unit |
| 200 | SCL clock frequency (slave)               | 0        | 100  | kHz  |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.5      | 100  | kHz  |
| 202 | Bus free time between transmissions       | 4.7      | —    | μS   |
| 203 | Low period of SCL                         | 4.7      | —    | μS   |
| 204 | High period of SCL                        | 4.0      | —    | μS   |
| 205 | Start condition setup time                | 4.7      | —    | μS   |
| 206 | Start condition hold time                 | 4.0      | —    | μS   |
| 207 | Data hold time                            | 0        | —    | μS   |
| 208 | Data setup time                           | 250      | —    | ns   |
| 209 | SDL/SCL rise time                         | —        | 1    | μS   |
| 210 | SDL/SCL fall time                         | —        | 300  | ns   |
| 211 | Stop condition setup time                 | 4.7      | —    | μS   |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3 × pre\_scaler × 2). The ratio SYNCCLK/(BRGCLK/pre\_scaler) must be greater than or equal to 4/1.

#### Table 27 provides the $I^2C$ (SCL > 100 kHz) timings.

#### Table 27. . I<sup>2</sup>C Timing (SCL > 100 kHz)

| Num | Characteristic                            | Expression | All Freq        | Unit          |      |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
| Num |                                           |            | Min             | Мах           | Unit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       |            | 1/(2.2 * fSCL)  | —             | S    |
| 203 | Low period of SCL                         |            | 1/(2.2 * fSCL)  | —             | S    |
| 204 | High period of SCL                        |            | 1/(2.2 * fSCL)  | —             | S    |
| 205 | Start condition setup time                |            | 1/(2.2 * fSCL)  | —             | S    |
| 206 | Start condition hold time                 |            | 1/(2.2 * fSCL)  | —             | S    |
| 207 | Data hold time                            |            | 0               | —             | S    |
| 208 | Data setup time                           |            | 1/(40 * fSCL)   | —             | S    |
| 209 | SDL/SCL rise time                         |            | —               | 1/(10 * fSCL) | S    |
| 210 | SDL/SCL fall time                         |            | —               | 1/(33 * fSCL) | S    |
| 211 | Stop condition setup time                 |            | 1/2(2.2 * fSCL) | —             | s    |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) × pre\_scaler × 2). The ratio SYNCCLK/(BRGCLK / pre\_scaler) must be greater than or equal to 4/1.



This section provides the AC electrical specifications for the Fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Also, MII signals use TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V.

# 13.1 MII Receive Signal Timing (MII\_RXD[3:0], MII\_RX\_DV, MII\_RX\_ER, MII\_RX\_CLK)

The receiver functions correctly up to a MII\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_RX\_CLK frequency - 1%.

Table 29 provides information on the MII receive signal timing.

| Num | Characteristic                                         | Min | Max | Unit                 |
|-----|--------------------------------------------------------|-----|-----|----------------------|
| M1  | MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup | 5   |     | ns                   |
| M2  | MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold  | 5   |     | ns                   |
| M3  | MII_RX_CLK pulse width high                            | 35% | 65% | MII_RX_CLK<br>period |
| M4  | MII_RX_CLK pulse width low                             | 35% | 65% | MII_RX_CLK<br>period |

#### Table 29. Mll Receive Signal Timing

Figure 72 shows MII receive signal timing.



Figure 72. MII Receive Signal Timing Diagram



#### Table 34 identifies the packages and operating frequencies available for the MPC860.

| Package Type                                                                   | Freq. (MHz) /<br>Temp. (Tj) | Package            | Order Number                                                                                                                                                                                     |
|--------------------------------------------------------------------------------|-----------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ball grid array<br>ZP suffix—leaded<br>ZQ suffix—leaded<br>VR suffix—lead-free | 50<br>0° to 95°C            | ZP/ZQ <sup>1</sup> | MPC855TZQ50D4<br>MPC860DEZQ50D4<br>MPC860DTZQ50D4<br>MPC860ENZQ50D4<br>MPC860SRZQ50D4<br>MPC860TZQ50D4<br>MPC860DPZQ50D4<br>MPC860PZQ50D4                                                        |
|                                                                                |                             | Tape and Reel      | MPC855TZQ50D4R2<br>MPC860DEZQ50D4R2<br>MPC860ENZQ50D4R2<br>MPC860SRZQ50D4R2<br>MPC860TZQ50D4R2<br>MPC860DPZQ50D4R2<br>MPC855TVR50D4R2<br>MPC860ENVR50D4R2<br>MPC860SRVR50D4R2<br>MPC860TVR50D4R2 |
|                                                                                |                             | VR                 | MPC855TVR50D4<br>MPC860DEVR50D4<br>MPC860DPVR50D4<br>MPC860DTVR50D4<br>MPC860ENVR50D4<br>MPC860PVR50D4<br>MPC860SRVR50D4<br>MPC860SRVR50D4<br>MPC860TVR50D4                                      |
|                                                                                | 66<br>0° to 95°C            | ZP/ZQ <sup>1</sup> | MPC855TZQ66D4<br>MPC860DEZQ66D4<br>MPC860DTZQ66D4<br>MPC860ENZQ66D4<br>MPC860SRZQ66D4<br>MPC860TZQ66D4<br>MPC860DPZQ66D4<br>MPC860PZQ66D4                                                        |
|                                                                                |                             | Tape and Reel      | MPC860SRZQ66D4R2<br>MPC860PZQ66D4R2                                                                                                                                                              |
|                                                                                |                             | VR                 | MPC855TVR66D4<br>MPC860DEVR66D4<br>MPC860DPVR66D4<br>MPC860DTVR66D4<br>MPC860ENVR66D4<br>MPC860PVR66D4<br>MPC860SRVR66D4<br>MPC860TVR66D4                                                        |

#### Table 34. MPC860 Family Package/Frequency Availability



Document Revision History

# **15 Document Revision History**

Table 35 lists significant changes between revisions of this hardware specification.

| Revision | Date    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10       | 09/2015 | In Table 34, moved MPC855TCVR50D4 and MPC855TCVR66D4 under the extended temperature (–40° to 95°C) and removed MC860ENCVR50D4R2 from the normal temperature Tape and Reel.                                                                                                                                                                                                                                                                                                                               |
| 9        | 10/2011 | Updated orderable part numbers in Table 34, "MPC860 Family Package/Frequency Availability."                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8        | 08/2007 | <ul> <li>Updated template.</li> <li>On page 1, added a second paragraph.</li> <li>After Table 2, inserted a new figure showing the undershoot/overshoot voltage (Figure 1) and renumbered the rest of the figures.</li> <li>In Figure 3, changed all reference voltage measurement points from 0.2 and 0.8 V to 50% level.</li> <li>In Table 16, changed num 46 description to read, "TA assertion to rising edge"</li> <li>In Figure 46, changed TA to reflect the rising edge of the clock.</li> </ul> |
| 7.0      | 9/2004  | <ul> <li>Added a tablefootnote to Table 6 DC Electrical Specifications about meeting the VIL Max of the I2C Standard</li> <li>Replaced the thermal characteristics in Table 4 by the ZQ package</li> <li>Add the new parts to the Ordering and Availablity Chart in Table 34</li> <li>Added the mechanical spec of the ZQ package in Figure 78</li> <li>Removed all of the old revisions from Table 5</li> </ul>                                                                                         |
| 6.3      | 9/2003  | <ul> <li>Added Section 11.2 on the Port C interrupt pins</li> <li>Nontechnical reformatting</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6.2      | 8/2003  | <ul> <li>Changed B28a through B28d and B29d to show that TRLX can be 0 or 1</li> <li>Changed reference documentation to reflect the Rev 2 MPC860 PowerQUICC Family Users Manual</li> <li>Nontechnical reformatting</li> </ul>                                                                                                                                                                                                                                                                            |
| 6.1      | 11/2002 | <ul> <li>Corrected UTOPIA RXenb* and TXenb* timing values</li> <li>Changed incorrect usage of Vcc to Vdd</li> <li>Corrected dual port RAM to 8 Kbytes</li> </ul>                                                                                                                                                                                                                                                                                                                                         |
| 6        | 10/2002 | Added the MPC855T. Corrected Figure 26 on page -36.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5.1      | 11/2001 | Revised template format, removed references to MAC functionality, changed Table 7 B23 max value @ 66 MHz from 2ns to 8ns, added this revision history table                                                                                                                                                                                                                                                                                                                                              |

#### Table 35. Document Revision History