



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 50MHz                                                                    |
| Co-Processors/DSP               | Communications; CPM                                                      |
| RAM Controllers                 | DRAM                                                                     |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | · ·                                                                      |
| Ethernet                        | 10Mbps (4)                                                               |
| SATA                            | -                                                                        |
| USB                             | · ·                                                                      |
| Voltage - I/O                   | 3.3V                                                                     |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                          |
| Security Features               | -                                                                        |
| Package / Case                  | 357-BBGA                                                                 |
| Supplier Device Package         | 357-PBGA (25x25)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc860envr50d4r2 |
|                                 |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC860. Table 2 provides the maximum ratings.

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{DD}$ ).

(GND = 0 V)

## Table 2. Maximum Tolerated Ratings

| Rating                              | Symbol              | Value                         | Unit |
|-------------------------------------|---------------------|-------------------------------|------|
| Supply voltage <sup>1</sup>         | V <sub>DDH</sub>    | -0.3 to 4.0                   | V    |
|                                     | V <sub>DDL</sub>    | -0.3 to 4.0                   | V    |
|                                     | KAPWR               | -0.3 to 4.0                   | V    |
|                                     | V <sub>DDSYN</sub>  | -0.3 to 4.0                   | V    |
| Input voltage <sup>2</sup>          | V <sub>in</sub>     | GND – 0.3 to V <sub>DDH</sub> | V    |
| Temperature <sup>3</sup> (standard) | T <sub>A(min)</sub> | 0                             | °C   |
|                                     | T <sub>j(max)</sub> | 95                            | °C   |
| Temperature <sup>3</sup> (extended) | T <sub>A(min)</sub> | -40                           | °C   |
|                                     | T <sub>j(max)</sub> | 95                            | °C   |
| Storage temperature range           | T <sub>stg</sub>    | –55 to 150                    | °C   |

<sup>1</sup> The power supply of the device must start its ramp from 0.0 V.

<sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.

**Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction applies to power-up and normal operation (that is, if the MPC860 is unpowered, voltage greater than 2.5 V must not be applied to its inputs).

<sup>3</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>i</sub>.



| NI   | Obernetssistis                                                                                                   | 33 MHz 40 MH |       | MHz   | /Hz 50 MHz |       | 66 MHz |      | 11 12 |      |
|------|------------------------------------------------------------------------------------------------------------------|--------------|-------|-------|------------|-------|--------|------|-------|------|
| Num  | Characteristic                                                                                                   |              | Max   | Min   | Max        | Min   | Max    | Min  | Max   | Unit |
| B9   | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3),<br>TSIZ(0:1), REG, RSV, AT(0:3), PTR High-Z  | 7.58         | 14.33 | 6.25  | 13.00      | 5.00  | 11.75  | 3.80 | 10.04 | ns   |
| B11  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ assertion                                                            | 7.58         | 13.58 | 6.25  | 12.25      | 5.00  | 11.00  | 3.80 | 11.29 | ns   |
| B11a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ assertion (when driven by the memory controller or PCMCIA interface) | 2.50         | 9.25  | 2.50  | 9.25       | 2.50  | 9.25   | 2.50 | 9.75  | ns   |
| B12  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ negation                                                             | 7.58         | 14.33 | 6.25  | 13.00      | 5.00  | 11.75  | 3.80 | 8.54  | ns   |
| B12a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ negation (when driven by the memory controller or PCMCIA interface)  | 2.50         | 11.00 | 2.50  | 11.00      | 2.50  | 11.00  | 2.50 | 9.00  | ns   |
| B13  | CLKOUT to TS, BB High-Z                                                                                          | 7.58         | 21.58 | 6.25  | 20.25      | 5.00  | 19.00  | 3.80 | 14.04 | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ High-Z (when driven by the memory controller or PCMCIA interface)    | 2.50         | 15.00 | 2.50  | 15.00      | 2.50  | 15.00  | 2.50 | 15.00 | ns   |
| B14  | CLKOUT to TEA assertion                                                                                          | 2.50         | 10.00 | 2.50  | 10.00      | 2.50  | 10.00  | 2.50 | 9.00  | ns   |
| B15  | CLKOUT to TEA High-Z                                                                                             | 2.50         | 15.00 | 2.50  | 15.00      | 2.50  | 15.00  | 2.50 | 15.00 | ns   |
| B16  | TA, BI valid to CLKOUT (setup time)                                                                              | 9.75         | _     | 9.75  | —          | 9.75  | —      | 6.00 | —     | ns   |
| B16a | TEA, KR, RETRY, CR valid to CLKOUT (setup time)                                                                  | 10.00        | —     | 10.00 | —          | 10.00 | —      | 4.50 | —     | ns   |
| B16b | $\overline{\text{BB}}, \overline{\text{BG}}, \overline{\text{BR}}, \text{ valid to CLKOUT (setup time)}^5$       | 8.50         |       | 8.50  | _          | 8.50  |        | 4.00 | _     | ns   |
| B17  | CLKOUT to TA, TEA, BI, BB, BG, BR valid (hold time)                                                              | 1.00         | —     | 1.00  | _          | 1.00  | _      | 2.00 | _     | ns   |
| B17a | CLKOUT to KR, RETRY, CR valid (hold time)                                                                        | 2.00         | —     | 2.00  | _          | 2.00  | _      | 2.00 | _     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) <sup>6</sup>                                           | 6.00         | —     | 6.00  | —          | 6.00  | _      | 6.00 | _     | ns   |
| B19  | CLKOUT rising edge to D(0:31), DP(0:3) valid (hold time) <sup>6</sup>                                            | 1.00         | —     | 1.00  | _          | 1.00  | _      | 2.00 | _     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT falling edge (setup time) <sup>7</sup>                                          | 4.00         | —     | 4.00  | _          | 4.00  | _      | 4.00 | _     | ns   |
| B21  | CLKOUT falling edge to D(0:31), DP(0:3) valid (hold time) <sup>7</sup>                                           | 2.00         | —     | 2.00  | —          | 2.00  | —      | 2.00 | —     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted GPCM ACS = 00                                                     | 7.58         | 14.33 | 6.25  | 13.00      | 5.00  | 11.75  | 3.80 | 10.04 | ns   |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 10, TRLX = 0                                       | _            | 8.00  |       | 8.00       |       | 8.00   |      | 8.00  | ns   |
| B22b | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 0                             | 7.58         | 14.33 | 6.25  | 13.00      | 5.00  | 11.75  | 3.80 | 10.54 | ns   |
| B22c | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 1                             | 10.86        | 17.99 | 8.88  | 16.00      | 7.00  | 14.13  | 5.18 | 12.31 | ns   |

## Table 7. Bus Operation Timings (continued)



| NI   | Ohavaataviatia                                                                                                                       | 33 MHz |     | 40 MHz |     | 50 MHz |     | 66 MHz |     | 11   |
|------|--------------------------------------------------------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------|
| Num  | Characteristic                                                                                                                       |        | Мах | Min    | Мах | Min    | Max | Min    | Мах | Unit |
| B35  | A(0:31), BADDR(28:30) to CS valid—as<br>requested by control bit BST4 in the<br>corresponding word in UPM                            | 5.58   |     | 4.25   |     | 3.00   | _   | 1.79   |     | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid—as requested by control bit BST1 in the corresponding word in UPM | 13.15  |     | 10.50  | —   | 8.00   | _   | 5.58   |     | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid—as requested by control bit BST2 in the corresponding word in UPM | 20.73  |     | 16.75  | —   | 13.00  | _   | 9.36   |     | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31) to<br>GPL valid—as requested by control bit GxT4<br>in the corresponding word in UPM              | 5.58   |     | 4.25   |     | 3.00   | _   | 1.79   |     | ns   |
| B37  | UPWAIT valid to CLKOUT falling edge9                                                                                                 | 6.00   |     | 6.00   |     | 6.00   | _   | 6.00   |     | ns   |
| B38  | CLKOUT falling edge to UPWAIT valid <sup>9</sup>                                                                                     | 1.00   | _   | 1.00   | _   | 1.00   |     | 1.00   |     | ns   |
| B39  | AS valid to CLKOUT rising edge <sup>10</sup>                                                                                         | 7.00   |     | 7.00   |     | 7.00   | _   | 7.00   |     | ns   |
| B40  | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge                                                                        | 7.00   |     | 7.00   | _   | 7.00   |     | 7.00   | —   | ns   |
| B41  | $\overline{\text{TS}}$ valid to CLKOUT rising edge (setup time)                                                                      | 7.00   |     | 7.00   |     | 7.00   | _   | 7.00   |     | ns   |
| B42  | CLKOUT rising edge to $\overline{TS}$ valid (hold time)                                                                              | 2.00   | _   | 2.00   | _   | 2.00   | _   | 2.00   | _   | ns   |
| B43  | AS negation to memory controller signals negation                                                                                    | _      | TBD | _      | TBD | —      | TBD | _      | TBD | ns   |

| Table 7 | Bus O | neration | Timinas | (continued) |
|---------|-------|----------|---------|-------------|
|         | Du3 0 | peration | rinnigs | (continucu) |

<sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value.

<sup>2</sup> If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.

<sup>3</sup> The timings specified in B4 and B5 are based on full strength clock.

<sup>4</sup> The timing for BR output is relevant when the MPC860 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC860 is selected to work with internal bus arbiter.

<sup>5</sup> The timing required for BR input is relevant when the MPC860 is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC860 is selected to work with external bus arbiter.

<sup>6</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>7</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)

<sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.

<sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 18.

<sup>10</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 21.



Figure 3 is the control timing diagram.



Figure 4 provides the timing for the external clock.



Figure 4. External Clock Timing









Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)



Figure 14 through Figure 16 provide the timing for the external bus write controlled by various GPCM factors.



Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0)





Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1)







Figure 16. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1)







Figure 17. External Bus Timing (UPM Controlled Signals)





Figure 47. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA



Figure 48. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA











MPC860 PowerQUICC Family Hardware Specifications, Rev. 10



#### SCC in NMSI Mode Electrical Specifications 11.7

Table 20 provides the NMSI external clock timing.

| News | Ok ava stavistis                                     | All Freq      | uencies | 11   |
|------|------------------------------------------------------|---------------|---------|------|
| Num  | Characteristic                                       | Min           | Мах     | Unit |
| 100  | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK     | _       | ns   |
| 101  | RCLK1 and TCLK1 width low                            | 1/SYNCCLK + 5 | _       | ns   |
| 102  | RCLK1 and TCLK1 rise/fall time                       | —             | 15.00   | ns   |
| 103  | TXD1 active delay (from TCLK1 falling edge)          | 0.00          | 50.00   | ns   |
| 104  | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00          | 50.00   | ns   |
| 105  | CTS1 setup time to TCLK1 rising edge                 | 5.00          | —       | ns   |
| 106  | RXD1 setup time to RCLK1 rising edge                 | 5.00          | _       | ns   |
| 107  | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00          | —       | ns   |
| 108  | CD1 setup Time to RCLK1 rising edge                  | 5.00          | _       | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2.25/1.
 <sup>2</sup> Also applies to CD and CTS hold time when they are used as external sync signals.

## Table 21 provides the NMSI internal clock timing.

## Table 21. NMSI Internal Clock Timing

| Num | Characteristic                                       | All Freq | Unit      |      |
|-----|------------------------------------------------------|----------|-----------|------|
| num | Characteristic                                       | Min      | Мах       | Unit |
| 100 | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3 | MHz  |
| 102 | RCLK1 and TCLK1 rise/fall time                       | _        | —         | ns   |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00     | 30.00     | ns   |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00     | 30.00     | ns   |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 40.00    | —         | ns   |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 40.00    | —         | ns   |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00     | —         | ns   |
| 108 | CD1 setup time to RCLK1 rising edge                  | 40.00    | —         | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{CD}$  and  $\overline{CTS}$  hold time when they are used as external sync signals.



**CPM Electrical Characteristics** 









Figure 69 shows the  $I^2C$  bus timing.



Figure 69. I<sup>2</sup>C Bus Timing Diagram

# **12 UTOPIA AC Electrical Specifications**

Table 28 shows the AC electrical specifications for the UTOPIA interface.

| Num | Signal Characteristic                                                  | Direction | Min | Max | Unit |
|-----|------------------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (Internal clock option)                          | Output    | _   | 3.5 | ns   |
|     | Duty cycle                                                             |           | 50  | 50  | %    |
|     | Frequency                                                              |           | —   | 50  | MHz  |
| U1a | UtpClk rise/fall time (external clock option)                          | Input     | _   | 3.5 | ns   |
|     | Duty cycle                                                             |           | 40  | 60  | %    |
|     | Frequency                                                              |           | _   | 50  | MHz  |
| U2  | RxEnb and TxEnb active delay                                           | Output    | 2   | 16  | ns   |
| U3  | UTPB, SOC, Rxclav and Txclav setup time                                | Input     | 8   | —   | ns   |
| U4  | UTPB, SOC, Rxclav and Txclav hold time                                 | Input     | 1   | —   | ns   |
| U5  | UTPB, SOC active delay (and PHREQ and PHSEL active delay in MPHY mode) | Output    | 2   | 16  | ns   |

## Table 28. UTOPIA AC Electrical Specifications



# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%.

Table 30 provides information on the MII transmit signal timing.

| Table 30. M | MII | Transmit | Signal | Timing |
|-------------|-----|----------|--------|--------|
|-------------|-----|----------|--------|--------|

| Num | Characteristic                                           | Min | Max | Unit                 |
|-----|----------------------------------------------------------|-----|-----|----------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns                   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   | _   | 25  |                      |
| M7  | MII_TX_CLK pulse width high                              | 35  | 65% | MII_TX_CLK<br>period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK<br>period |

Figure 73 shows the MII transmit signal timing diagram.



Figure 73. MII Transmit Signal Timing Diagram



### Mechanical Data and Ordering Information

| Package Type                                                                                      | Freq. (MHz) /<br>Temp. (Tj) | Package            | Order Number                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------|-----------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ball grid array <i>(continued)</i><br>ZP suffix—leaded<br>ZQ suffix—leaded<br>VR suffix—lead-free | 80<br>0° to 95°C            | ZP/ZQ <sup>1</sup> | MPC855TZQ80D4<br>MPC860DEZQ80D4<br>MPC860DTZQ80D4<br>MPC860ENZQ80D4<br>MPC860SRZQ80D4<br>MPC860TZQ80D4<br>MPC860DPZQ80D4<br>MPC860PZQ80D4                            |
|                                                                                                   |                             | Tape and Reel      | MPC860PZQ80D4R2<br>MPC860PVR80D4R2                                                                                                                                   |
|                                                                                                   |                             | VR                 | MPC855TVR80D4<br>MPC860DEVR80D4<br>MPC860DPVR80D4<br>MPC860ENVR80D4<br>MPC860PVR80D4<br>MPC860SRVR80D4<br>MPC860SRVR80D4<br>MPC860TVR80D4                            |
| Ball grid array (CZP suffix)<br>CZP suffix—leaded<br>CZQ suffix—leaded<br>CVR suffix—lead-free    | 50<br>–40° to 95°C          | ZP/ZQ <sup>1</sup> | MPC855TCZQ50D4<br>MPC855TCVR50D4<br>MPC860DECZQ50D4<br>MPC860DTCZQ50D4<br>MPC860ENCZQ50D4<br>MPC860ENCZQ50D4<br>MPC860SRCZQ50D4<br>MPC860DPCZQ50D4<br>MPC860PCZQ50D4 |
|                                                                                                   |                             | Tape and Reel      | MPC855TCZQ50D4R2<br>MC860ENCVR50D4R2                                                                                                                                 |
|                                                                                                   |                             | CVR                | MPC860DECVR50D4<br>MPC860DTCVR50D4<br>MPC860ENCVR50D4<br>MPC860PCVR50D4<br>MPC860SRCVR50D4<br>MPC860SRCVR50D4<br>MPC860TCVR50D4                                      |
|                                                                                                   | 66<br>–40° to 95°C          | ZP/ZQ <sup>1</sup> | MPC855TCZQ66D4<br>MPC855TCVR66D4<br>MPC860ENCZQ66D4<br>MPC860SRCZQ66D4<br>MPC860TCZQ66D4<br>MPC860DPCZQ66D4<br>MPC860PCZQ66D4                                        |
|                                                                                                   |                             | CVR                | MPC860DTCVR66D4<br>MPC860ENCVR66D4<br>MPC860PCVR66D4<br>MPC860SRCVR66D4<br>MPC860TCVR66D4                                                                            |

## Table 34. MPC860 Family Package/Frequency Availability (continued)

<sup>1</sup> The ZP package is no longer recommended for use. The ZQ package replaces the ZP package.



Mechanical Data and Ordering Information

## 14.3 Mechanical Dimensions of the PBGA Package

Figure 77 shows the mechanical dimensions of the ZP PBGA package.



- 1. Dimensions and tolerance per ASME Y14.5M, 1994.
- 2. Dimensions in millimeters.
- 3. Dimension b is the maximum solder ball diameter measured parallel to data C.



22.40

E2

22.60



#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2007-2015 Freescale Semiconductor, Inc.

Power

Document Number: MPC860EC Rev. 10 09/2015

