Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | MPC8xx | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 66MHz | | Co-Processors/DSP | Communications; CPM | | RAM Controllers | DRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10Mbps (4) | | SATA | - | | USB | - | | Voltage - I/O | 3.3V | | Operating Temperature | 0°C ~ 95°C (TA) | | Security Features | - | | Package / Case | 357-BBGA | | Supplier Device Package | 357-PBGA (25x25) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc860envr66d4 | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Features** - System integration unit (SIU) - Bus monitor - Software watchdog - Periodic interrupt timer (PIT) - Low-power stop mode - Clock synthesizer - Decrementer, time base, and real-time clock (RTC) - Reset controller - IEEE 1149.1<sup>TM</sup> Std. test access port (JTAG) - Interrupts - Seven external interrupt request (IRQ) lines - 12 port pins with interrupt capability - 23 internal interrupt sources - Programmable priority between SCCs - Programmable highest priority request - 10/100 Mbps Ethernet support, fully compliant with the IEEE 802.3u® Standard (not available when using ATM over UTOPIA interface) - ATM support compliant with ATM forum UNI 4.0 specification - Cell processing up to 50–70 Mbps at 50-MHz system clock - Cell multiplexing/demultiplexing - Support of AAL5 and AAL0 protocols on a per-VC basis. AAL0 support enables OAM and software implementation of other protocols. - ATM pace control (APC) scheduler, providing direct support for constant bit rate (CBR) and unspecified bit rate (UBR) and providing control mechanisms enabling software support of available bit rate (ABR) - Physical interface support for UTOPIA (10/100-Mbps is not supported with this interface) and byte-aligned serial (for example, T1/E1/ADSL) - UTOPIA-mode ATM supports level-1 master with cell-level handshake, multi-PHY (up to four physical layer devices), connection to 25-, 51-, or 155-Mbps framers, and UTOPIA/system clock ratios of 1/2 or 1/3. - Serial-mode ATM connection supports transmission convergence (TC) function for T1/E1/ADSL lines, cell delineation, cell payload scrambling/descrambling, automatic idle/unassigned cell insertion/stripping, header error control (HEC) generation, checking, and statistics. - Communications processor module (CPM) - RISC communications processor (CP) - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT) - Supports continuous mode transmission and reception on all serial channels Figure 2. Effect of Board Temperature Rise on Thermal Behavior If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation: $$T_I = T_B + (R_{\theta IB} \times P_D)$$ where: $R_{\theta JB}$ = junction-to-board thermal resistance (°C/W) $T_B$ = board temperature (°C) $P_D$ = power dissipation in package If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and by attaching the thermal balls to the ground plane. ## 7.4 Estimation Using Simulation When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation. ## 7.5 Experimental Determination To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter $(\Psi_{JT})$ can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$ #### **Layout Practices** where: $\Psi_{IT}$ = thermal characterization parameter $T_T$ = thermocouple temperature on top of package $P_D$ = power dissipation in package The thermal characterization parameter is measured per JEDEC JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. ## 7.6 References Semiconductor Equipment and Materials International (415) 964-5111 805 East Middlefield Rd. Mountain View, CA 94043 MIL-SPEC and EIA/JESD (JEDEC) Specifications 800-854-7179 or (Available from Global Engineering Documents) 303-397-7956 JEDEC Specifications http://www.jedec.org - 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54. - 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220. # 8 Layout Practices Each $V_{DD}$ pin on the MPC860 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on the chip. The $V_{DD}$ power supply should be bypassed to ground using at least four 0.1 $\mu$ F-bypass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip $V_{DD}$ and GND should be kept to less than half an inch per capacitor lead. A four-layer board employing two inner layers as $V_{CC}$ and GND planes is recommended. All output pins on the MPC860 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of 6 inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the $V_{\rm CC}$ and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. ## **Table 7. Bus Operation Timings (continued)** | N | Observatoristis | 33 | MHz | 40 I | MHz | 50 1 | MHz | 66 | MHz | 11!4 | |------|--------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B31a | CLKOUT falling edge to CS valid—as requested by control bit CST1 in the corresponding word in UPM | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B31b | CLKOUT rising edge to CS valid—as requested by control bit CST2 in the corresponding word in UPM | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | ns | | B31c | CLKOUT rising edge to CS valid—as requested by control bit CST3 in the corresponding word in UPM | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | | B31d | CLKOUT falling edge to $\overline{\text{CS}}$ valid—as requested by control bit CST1 in the corresponding word in UPM, EBDF = 1 | 13.26 | 17.99 | 11.28 | 16.00 | 9.40 | 14.13 | 7.58 | 12.31 | ns | | B32 | CLKOUT falling edge to BS valid—as requested by control bit BST4 in the corresponding word in UPM | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B32a | CLKOUT falling edge to $\overline{\text{BS}}$ valid—as requested by control bit BST1 in the corresponding word in UPM, EBDF = 0 | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B32b | CLKOUT rising edge to BS valid—as requested by control bit BST2 in the corresponding word in UPM | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | ns | | B32c | CLKOUT rising edge to BS valid—as requested by control bit BST3 in the corresponding word in UPM | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B32d | CLKOUT falling edge to BS valid—as requested by control bit BST1 in the corresponding word in UPM, EBDF = 1 | 13.26 | 17.99 | 11.28 | 16.00 | 9.40 | 14.13 | 7.58 | 12.31 | ns | | B33 | CLKOUT falling edge to GPL valid—as requested by control bit GxT4 in the corresponding word in UPM | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B33a | CLKOUT rising edge to GPL valid—as requested by control bit GxT3 in the corresponding word in UPM | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B34 | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid—as requested by control bit CST4 in the corresponding word in UPM | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B34a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid—as requested by control bit CST1 in the corresponding word in UPM | 13.15 | _ | 10.50 | _ | 8.00 | _ | 5.58 | _ | ns | | B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid—as requested by control bit CST2 in the corresponding word in UPM | 20.73 | _ | 16.75 | _ | 13.00 | _ | 9.36 | _ | ns | Figure 3 is the control timing diagram. - (B) Minimum output hold time. - C Minimum input setup time specification. - (D) Minimum input hold time specification. Figure 3. Control Timing Figure 4 provides the timing for the external clock. Figure 4. External Clock Timing Figure 11. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 10) Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11) Figure 14 through Figure 16 provide the timing for the external bus write controlled by various GPCM factors. Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0) Figure 25 provides the PCMCIA access cycle timing for the external bus read. Figure 25. PCMCIA Access Cycle Timing External Bus Read Table 12 shows the reset timing for the MPC860. ## **Table 12. Reset Timing** | | Observato tatta | 33 N | ИHz | 40 N | ИHz | 50 N | 1Hz | 66 N | ЛНz | | |-----|--------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | R69 | CLKOUT to HRESET high impedance | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R70 | CLKOUT to SRESET high impedance | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R71 | RSTCONF pulse width | 515.15 | _ | 425.00 | | 340.00 | _ | 257.58 | _ | ns | | R72 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R73 | Configuration data to HRESET rising edge setup time | 504.55 | _ | 425.00 | _ | 350.00 | _ | 277.27 | _ | ns | | R74 | Configuration data to RSTCONF rising edge setup time | 350.00 | _ | 350.00 | _ | 350.00 | _ | 350.00 | _ | ns | | R75 | Configuration data hold time after RSTCONF negation | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R76 | Configuration data hold time after HRESET negation | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R77 | HRESET and RSTCONF asserted to data out drive | _ | 25.00 | | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R78 | RSTCONF negated to data out high impedance | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R79 | CLKOUT of last rising edge before chip three-state HRESET to data out high impedance | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R80 | DSDI, DSCK setup | 90.91 | _ | 75.00 | _ | 60.00 | _ | 45.45 | _ | ns | | R81 | DSDI, DSCK hold time | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample | 242.42 | _ | 200.00 | _ | 160.00 | _ | 121.21 | _ | ns | This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC860. # 11.1 PIP/PIO AC Electrical Specifications Table 14 provides the PIP/PIO AC timings as shown in Figure 39 through Figure 43. Table 14. PIP/PIO Timing | Num | Characteristic | All Freq | uencies | Unit | |-------|----------------------------------------------------------------------|-----------------------|---------|-------| | Nulli | | Min | Max | Oille | | 21 | Data-in setup time to STBI low | 0 | _ | ns | | 22 | Data-in hold time to STBI high | 2.5 – t3 <sup>1</sup> | _ | CLK | | 23 | STBI pulse width | 1.5 | _ | CLK | | 24 | STBO pulse width | 1 CLK – 5 ns | _ | ns | | 25 | Data-out setup time to STBO low | 2 | _ | CLK | | 26 | Data-out hold time from STBO high | 5 | _ | CLK | | 27 | STBI low to STBO low (Rx interlock) | _ | 2 | CLK | | 28 | STBI low to STBO high (Tx interlock) | 2 | _ | CLK | | 29 | Data-in setup time to clock high | 15 | _ | ns | | 30 | Data-in hold time from clock high | 7.5 | _ | ns | | 31 | Clock low to data-out valid (CPU writes data, control, or direction) | _ | 25 | ns | <sup>1</sup> t3 = Specification 23. Figure 39. PIP Rx (Interlock Mode) Timing Diagram Figure 40. PIP Tx (Interlock Mode) Timing Diagram Figure 41. PIP Rx (Pulse Mode) Timing Diagram Figure 42. PIP TX (Pulse Mode) Timing Diagram ## **Table 16. IDMA Controller Timing (continued)** | Niver | Characteristic | All Freq | Heit | | |-------|-----------------------------------------------------------------------------------------------------------------------|----------|------|------| | Num | | Min | Max | Unit | | 42 | SDACK assertion delay from clock high | _ | 12 | ns | | 43 | SDACK negation delay from clock low | _ | 12 | ns | | 44 | SDACK negation delay from TA low | _ | 20 | ns | | 45 | SDACK negation delay from clock high | _ | 15 | ns | | 46 | $\overline{\text{TA}}$ assertion to rising edge of the clock setup time (applies to external $\overline{\text{TA}}$ ) | 7 | _ | ns | Figure 45. IDMA External Requests Timing Diagram Figure 46. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA Figure 58. HDLC Bus Timing Diagram # 11.8 Ethernet Electrical Specifications Table 22 provides the Ethernet timings as shown in Figure 59 through Figure 63. **Table 22. Ethernet Timing** | N | Characteristic | All Freq | uencies | I I an i A | |-----|-----------------------------------------------------------------|----------|---------|------------| | Num | | Min | Max | Unit | | 120 | CLSN width high | 40 | _ | ns | | 121 | RCLK1 rise/fall time | _ | 15 | ns | | 122 | RCLK1 width low | 40 | _ | ns | | 123 | RCLK1 clock period <sup>1</sup> | 80 | 120 | ns | | 124 | RXD1 setup time | 20 | _ | ns | | 125 | RXD1 hold time | 5 | _ | ns | | 126 | RENA active delay (from RCLK1 rising edge of the last data bit) | 10 | _ | ns | | 127 | RENA width low | 100 | _ | ns | | 128 | TCLK1 rise/fall time | | 15 | ns | | 129 | TCLK1 width low | 40 | _ | ns | | 130 | TCLK1 clock period <sup>1</sup> | 99 | 101 | ns | | 131 | TXD1 active delay (from TCLK1 rising edge) | 10 | 50 | ns | | 132 | TXD1 inactive delay (from TCLK1 rising edge) | 10 | 50 | ns | | 133 | TENA active delay (from TCLK1 rising edge) | 10 | 50 | ns | | 134 | TENA inactive delay (from TCLK1 rising edge) | 10 | 50 | ns | **Table 22. Ethernet Timing (continued)** | Num | Characteristic | All Freq | Unit | | |-----|------------------------------------------------|----------|------|------| | Num | | Min | Max | Unit | | 135 | RSTRT active delay (from TCLK1 falling edge) | 10 | 50 | ns | | 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10 | 50 | ns | | 137 | REJECT width low | 1 | _ | CLK | | 138 | CLKO1 low to SDACK asserted <sup>2</sup> | _ | 20 | ns | | 139 | CLKO1 low to SDACK negated <sup>2</sup> | _ | 20 | ns | <sup>&</sup>lt;sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2/1. <sup>&</sup>lt;sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory. Figure 59. Ethernet Collision Timing Diagram Figure 60. Ethernet Receive Timing Diagram #### **SMC Transparent AC Electrical Specifications** 11.9 Table 23 provides the SMC transparent timings as shown in Figure 64. **Table 23. SMC Transparent Timing** | News | Characteristic | All Freq | I I m id | | |------|----------------------------------------------|----------|----------|------| | Num | | Min | Max | Unit | | 150 | SMCLK clock period <sup>1</sup> | 100 | _ | ns | | 151 | SMCLK width low | 50 | _ | ns | | 151A | SMCLK width high | 50 | _ | ns | | 152 | SMCLK rise/fall time | _ | 15 | ns | | 153 | SMTXD active delay (from SMCLK falling edge) | 10 | 50 | ns | | 154 | SMRXD/SMSYNC setup time | 20 | _ | ns | | 155 | RXD1/SMSYNC hold time | 5 | _ | ns | <sup>&</sup>lt;sup>1</sup> SYNCCLK must be at least twice as fast as SMCLK. Note: 1. This delay is equal to an integer number of character-length clocks. Figure 64. SMC Transparent Timing Diagram # 11.10 SPI Master AC Electrical Specifications Table 24 provides the SPI master timings as shown in Figure 65 and Figure 66. **Table 24. SPI Master Timing** | Num | Characteristic | All Freq | Unit | | |-----|-------------------------------------|----------|------|------------------| | Num | | Min | Max | Unit | | 160 | MASTER cycle time | 4 | 1024 | t <sub>cyc</sub> | | 161 | MASTER clock (SCK) high or low time | 2 | 512 | t <sub>cyc</sub> | | 162 | MASTER data setup time (inputs) | 50 | _ | ns | | 163 | Master data hold time (inputs) | 0 | _ | ns | | 164 | Master data valid (after SCK edge) | _ | 20 | ns | | 165 | Master data hold time (outputs) | 0 | _ | ns | | 166 | Rise time output | _ | 15 | ns | | 167 | Fall time output | _ | 15 | ns | Figure 65. SPI Master (CP = 0) Timing Diagram Figure 67. SPI Slave (CP = 0) Timing Diagram Figure 68. SPI Slave (CP = 1) Timing Diagram MPC860 PowerQUICC Family Hardware Specifications, Rev. 10 #### **UTOPIA AC Electrical Specifications** Figure 70 shows signal timings during UTOPIA receive operations. Figure 70. UTOPIA Receive Timing Figure 71 shows signal timings during UTOPIA transmit operations. Figure 71. UTOPIA Transmit Timing Freescale Semiconductor MPC860 PowerQUICC Family Hardware Specifications, Rev. 10 Figure 78 shows the mechanical dimensions of the ZQ PBGA package. - 1. All Dimensions in millimeters. - 2. Dimensions and tolerance per ASME Y14.5M, 1994. - 3. Maximum Solder Ball Diameter measured parallel to Datum A. - 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls. Figure 78. Mechanical Dimensions and Bottom Surface Nomenclature of the ZQ PBGA Package How to Reach Us: Home Page: www.freescale.com Web Support: http://www.freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2007-2015 Freescale Semiconductor, Inc. Document Number: MPC860EC Rev. 10 09/2015