Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | MPC8xx | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 66MHz | | Co-Processors/DSP | Communications; CPM | | RAM Controllers | DRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10Mbps (4), 10/100Mbps (1) | | SATA | - | | USB | - | | Voltage - I/O | 3.3V | | Operating Temperature | 0°C ~ 95°C (TJ) | | Security Features | - | | Package / Case | 357-BBGA | | Supplier Device Package | 357-PBGA (25x25) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc860pvr66d4 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Features** - System integration unit (SIU) - Bus monitor - Software watchdog - Periodic interrupt timer (PIT) - Low-power stop mode - Clock synthesizer - Decrementer, time base, and real-time clock (RTC) - Reset controller - IEEE 1149.1<sup>TM</sup> Std. test access port (JTAG) - Interrupts - Seven external interrupt request (IRQ) lines - 12 port pins with interrupt capability - 23 internal interrupt sources - Programmable priority between SCCs - Programmable highest priority request - 10/100 Mbps Ethernet support, fully compliant with the IEEE 802.3u® Standard (not available when using ATM over UTOPIA interface) - ATM support compliant with ATM forum UNI 4.0 specification - Cell processing up to 50–70 Mbps at 50-MHz system clock - Cell multiplexing/demultiplexing - Support of AAL5 and AAL0 protocols on a per-VC basis. AAL0 support enables OAM and software implementation of other protocols. - ATM pace control (APC) scheduler, providing direct support for constant bit rate (CBR) and unspecified bit rate (UBR) and providing control mechanisms enabling software support of available bit rate (ABR) - Physical interface support for UTOPIA (10/100-Mbps is not supported with this interface) and byte-aligned serial (for example, T1/E1/ADSL) - UTOPIA-mode ATM supports level-1 master with cell-level handshake, multi-PHY (up to four physical layer devices), connection to 25-, 51-, or 155-Mbps framers, and UTOPIA/system clock ratios of 1/2 or 1/3. - Serial-mode ATM connection supports transmission convergence (TC) function for T1/E1/ADSL lines, cell delineation, cell payload scrambling/descrambling, automatic idle/unassigned cell insertion/stripping, header error control (HEC) generation, checking, and statistics. - Communications processor module (CPM) - RISC communications processor (CP) - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT) - Supports continuous mode transmission and reception on all serial channels #### **Features** - Allows dynamic changes - Can be internally connected to six serial channels (four SCCs and two SMCs) - Parallel interface port (PIP) - Centronics interface support - Supports fast connection between compatible ports on the MPC860 or the MC68360 - PCMCIA interface - Master (socket) interface, release 2.1 compliant - Supports two independent PCMCIA sockets - Supports eight memory or I/O windows - Low power support - Full on—all units fully powered - Doze—core functional units disabled except time base decrementer, PLL, memory controller, RTC, and CPM in low-power standby - Sleep—all units disabled except RTC and PIT, PLL active for fast wake up - Deep sleep—all units disabled including PLL except RTC and PIT - Power down mode—all units powered down except PLL, RTC, PIT, time base, and decrementer - Debug interface - Eight comparators: four operate on instruction address, two operate on data address, and two operate on data - Supports conditions: $= \neq < >$ - Each watchpoint can generate a break-point internally. - 3.3-V operation with 5-V TTL compatibility except EXTAL and EXTCLK - 357-pin ball grid array (BGA) package #### **Thermal Characteristics** Figure 1 shows the undershoot and overshoot voltages at the interface of the MPC860. <sup>1.</sup> $t_{\text{interface}}$ refers to the clock period associated with the bus clock interface. Figure 1. Undershoot/Overshoot Voltage for V<sub>DDH</sub> and V<sub>DDL</sub> # 4 Thermal Characteristics **Table 3. Package Description** | Package Designator | Package Code (Case No.) | Package Description | |--------------------|-------------------------|-------------------------| | ZP | 5050 (1103-01) | PBGA 357 25*25*0.9P1.27 | | ZQ/VR | 5058 (1103D-02) | PBGA 357 25*25*1.2P1.27 | #### Table 6. DC Electrical Specifications (continued) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------| | Input leakage current, $V_{in}$ = 3.6 V (except TMS, $\overline{TRST}$ , DSCK, and DSDI pins) | I <sub>In</sub> | _ | 10 | μΑ | | Input leakage current, V <sub>in</sub> = 0 V (except TMS, TRST, DSCK, and DSDI pins) | I <sub>In</sub> | _ | 10 | μΑ | | Input capacitance <sup>2</sup> | C <sub>in</sub> | _ | 20 | pF | | Output high voltage, $I_{OH} = -2.0$ mA, $V_{DDH} = 3.0$ V (except XTAL, XFC, and open-drain pins) | V <sub>OH</sub> | 2.4 | _ | V | | Output low voltage $I_{OL}$ = 2.0 mA, CLKOUT $I_{OL}$ = 3.2 mA $^3$ $I_{OL}$ = 5.3 mA $^4$ $I_{OL}$ = 7.0 mA, TXD1/PA14, TXD2/PA12 $I_{OL}$ = 8.9 mA, TS, TA, TEA, BI, BB, HRESET, SRESET | V <sub>OL</sub> | _ | 0.5 | V | $<sup>^{1}</sup>$ V<sub>II</sub> (max) for the I<sup>2</sup>C interface is 0.8 V rather than the 1.5 V as specified in the I<sup>2</sup>C standard. <sup>&</sup>lt;sup>2</sup> Input capacitance is periodically sampled. <sup>3</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IP\_B(0:1)/IWP(0:1)/VFLS(0:1), IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PTR/AT3, RXD1/PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9, L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6, TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3, BRGCLK2/L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0, REJCT1/SPISEL/PB31, SPICLK/PB30,SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27, BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/PB24, SMSYN1/SDACK1/PB23, SMSYN2/SDACK2/PB22, SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/RTS1/PB19, L1ST2/RTS2/PB18, L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/DREQ0/PC15, L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10, CTS2/PC9, TGATE2/CD2/PC8, SDACK2/L1TSYNCB/PC7, L1RSYNCB/PC6, SDACK1/L1TSYNCA/PC5, L1RSYNCA/PC4, PD15, PD14, PD13, PD12, PD11, PD10, PD9, PD8, PD5, PD6, PD7, PD4, PD3, MII\_MDC, MII\_TX\_ER, MII\_EN, MII\_MDIO, and MII\_TXD[0:3] <sup>4</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)\_B, CS(7)/CE(2)\_B, WE0/BS\_B0/IORD, WE1/BS\_B1/IOWR, WE2/BS\_B2/PCOE, WE3/BS\_B3/PCWE, BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, ALE\_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, and BADDR(28:30) Table 7 provides the bus operation timing for the MPC860 at 33, 40, 50, and 66 MHz. The maximum bus speed supported by the MPC860 is 66 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC860 used at 80 MHz must be configured for a 40-MHz bus). The timing for the MPC860 bus shown assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays. **Table 7. Bus Operation Timings** | N | Observatoristis | 33 1 | ИНz | 40 [ | MHz | 50 [ | ИНz | 66 1 | MHz | Unit | |------------------|-------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B1 | CLKOUT period | 30.30 | 30.30 | 25.00 | 30.30 | 20.00 | 30.30 | 15.15 | 30.30 | ns | | B1a | EXTCLK to CLKOUT phase skew (EXTCLK > 15 MHz and MF <= 2) | -0.90 | 0.90 | -0.90 | 0.90 | -0.90 | 0.90 | -0.90 | 0.90 | ns | | B1b | EXTCLK to CLKOUT phase skew (EXTCLK > 10 MHz and MF < 10) | -2.30 | 2.30 | -2.30 | 2.30 | -2.30 | 2.30 | -2.30 | 2.30 | ns | | B1c | CLKOUT phase jitter (EXTCLK > 15 MHz and MF <= 2) <sup>1</sup> | -0.60 | 0.60 | -0.60 | 0.60 | -0.60 | 0.60 | -0.60 | 0.60 | ns | | B1d | CLKOUT phase jitter <sup>1</sup> | -2.00 | 2.00 | -2.00 | 2.00 | -2.00 | 2.00 | -2.00 | 2.00 | ns | | B1e | CLKOUT frequency jitter (MF < 10) <sup>1</sup> | _ | 0.50 | _ | 0.50 | _ | 0.50 | _ | 0.50 | % | | B1f | CLKOUT frequency jitter (10 < MF < 500) <sup>1</sup> | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | % | | B1g | CLKOUT frequency jitter (MF > 500) <sup>1</sup> | _ | 3.00 | _ | 3.00 | _ | 3.00 | _ | 3.00 | % | | B1h | Frequency jitter on EXTCLK <sup>2</sup> | _ | 0.50 | _ | 0.50 | _ | 0.50 | _ | 0.50 | % | | B2 | CLKOUT pulse width low | 12.12 | _ | 10.00 | _ | 8.00 | _ | 6.06 | _ | ns | | В3 | CLKOUT width high | 12.12 | _ | 10.00 | _ | 8.00 | _ | 6.06 | _ | ns | | B4 | CLKOUT rise time <sup>3</sup> | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | ns | | B5 <sup>33</sup> | CLKOUT fall time <sup>3</sup> | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | ns | | В7 | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3) invalid | 7.58 | _ | 6.25 | _ | 5.00 | _ | 3.80 | _ | ns | | В7а | CLKOUT to TSIZ(0:1), REG, RSV, AT(0:3), BDIP, PTR invalid | 7.58 | _ | 6.25 | _ | 5.00 | _ | 3.80 | _ | ns | | B7b | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , FRZ, VFLS(0:1), VF(0:2) IWP(0:2), LWP(0:1), $\overline{STS}$ invalid $^4$ | 7.58 | _ | 6.25 | _ | 5.00 | _ | 3.80 | _ | ns | | B8 | CLKOUT to A(0:31), BADDR(28:30)<br>RD/WR, BURST, D(0:31), DP(0:3) valid | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | | B8a | CLKOUT to TSIZ(0:1), REG, RSV, AT(0:3) BDIP, PTR valid | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | | B8b | CLKOUT to BR, BG, VFLS(0:1), VF(0:2), IWP(0:2), FRZ, LWP(0:1), STS valid <sup>4</sup> | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | # **Table 7. Bus Operation Timings (continued)** | Nivers | Charactaristic | 33 1 | ИНz | 40 I | ИНz | 50 1 | MHz | 66 1 | ИHz | 11:4 | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|-------|------|-------|------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B29d | WE(0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 0 | 43.45 | _ | 35.5 | _ | 28.00 | _ | 20.73 | | ns | | B29e | CS negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0 | 43.45 | _ | 35.5 | _ | 28.00 | _ | 29.73 | | ns | | B29f | WE(0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 1 | 8.86 | _ | 6.88 | _ | 5.00 | _ | 3.18 | | ns | | B29g | CS negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1 | 8.86 | _ | 6.88 | _ | 5.00 | _ | 3.18 | | ns | | B29h | WE(0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 1 | 38.67 | | 31.38 | | 24.50 | _ | 17.83 | 1 | ns | | B29i | CS negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1 | 38.67 | _ | 31.38 | _ | 24.50 | _ | 17.83 | | ns | | B30 | CS, WE(0:3) negated to A(0:31), BADDR(28:30) invalid GPCM write access <sup>8</sup> | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B30a | WE(0:3) negated to A(0:31), BADDR(28:30) invalid GPCM, write access, TRLX = 0, CSNT = 1, CS negated to A(0:31) invalid GPCM write access, TRLX = 0, CSNT = 1 ACS = 10, or ACS = 11, EBDF = 0 | 13.15 | _ | 10.50 | _ | 8.00 | _ | 5.58 | _ | ns | | B30b | WE(0:3) negated to A(0:31), invalid GPCM BADDR(28:30) invalid GPCM write access, TRLX = 1, CSNT = 1. CS negated to A(0:31), Invalid GPCM, write access, TRLX = 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 0 | 43.45 | _ | 35.50 | _ | 28.00 | _ | 20.73 | ı | ns | | B30c | WE(0:3) negated to A(0:31), BADDR(28:30) invalid GPCM write access, TRLX = 0, CSNT = 1. $\overline{\text{CS}}$ negated to A(0:31) invalid GPCM write access, TRLX = 0, CSNT = 1, ACS = 10, ACS = 11, EBDF = 1 | 8.36 | _ | 6.38 | _ | 4.50 | _ | 2.68 | | ns | | B30d | WE(0:3) negated to A(0:31), BADDR(28:30) invalid GPCM write access, TRLX = 1, CSNT =1. $\overline{CS}$ negated to A(0:31) invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 1 | 38.67 | _ | 31.38 | _ | 24.50 | _ | 17.83 | _ | ns | | B31 | CLKOUT falling edge to CS valid—as requested by control bit CST4 in the corresponding word in UPM | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | ### **Table 7. Bus Operation Timings (continued)** | Nivers | Obava ataviatia | 33 1 | ИНz | 40 I | ИНz | 50 1 | ИНz | 66 MHz | | Unit | |--------|-------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|-------|-----|--------|-----|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B35 | A(0:31), BADDR(28:30) to $\overline{\text{CS}}$ valid—as requested by control bit BST4 in the corresponding word in UPM | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B35a | A(0:31), BADDR(28:30), and D(0:31) to BS valid—as requested by control bit BST1 in the corresponding word in UPM | 13.15 | _ | 10.50 | _ | 8.00 | | 5.58 | _ | ns | | B35b | A(0:31), BADDR(28:30), and D(0:31) to BS valid—as requested by control bit BST2 in the corresponding word in UPM | 20.73 | _ | 16.75 | _ | 13.00 | | 9.36 | _ | ns | | B36 | A(0:31), BADDR(28:30), and D(0:31) to GPL valid—as requested by control bit GxT4 in the corresponding word in UPM | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B37 | UPWAIT valid to CLKOUT falling edge <sup>9</sup> | 6.00 | _ | 6.00 | _ | 6.00 | _ | 6.00 | _ | ns | | B38 | CLKOUT falling edge to UPWAIT valid <sup>9</sup> | 1.00 | _ | 1.00 | _ | 1.00 | _ | 1.00 | _ | ns | | B39 | AS valid to CLKOUT rising edge <sup>10</sup> | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B40 | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B41 | TS valid to CLKOUT rising edge (setup time) | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B42 | CLKOUT rising edge to TS valid (hold time) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B43 | AS negation to memory controller signals negation | _ | TBD | _ | TBD | _ | TBD | _ | TBD | ns | <sup>&</sup>lt;sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value. <sup>&</sup>lt;sup>2</sup> If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%. <sup>&</sup>lt;sup>3</sup> The timings specified in B4 and B5 are based on full strength clock. <sup>&</sup>lt;sup>4</sup> The timing for $\overline{BR}$ output is relevant when the MPC860 is selected to work with external bus arbiter. The timing for $\overline{BG}$ output is relevant when the MPC860 is selected to work with internal bus arbiter. <sup>&</sup>lt;sup>5</sup> The timing required for $\overline{BR}$ input is relevant when the MPC860 is selected to work with internal bus arbiter. The timing for $\overline{BG}$ input is relevant when the MPC860 is selected to work with external bus arbiter. <sup>&</sup>lt;sup>6</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted. <sup>&</sup>lt;sup>7</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.) <sup>&</sup>lt;sup>8</sup> The timing B30 refers to $\overline{CS}$ when ACS = 00 and to $\overline{WE}$ (0:3) when CSNT = 0. <sup>&</sup>lt;sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 18. <sup>&</sup>lt;sup>10</sup> The $\overline{\text{AS}}$ signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 21. Figure 7 provides the timing for the synchronous input signals. Figure 7. Synchronous Input Signals Timing Figure 8 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller. Figure 8. Input Data Timing in Normal Case Figure 14 through Figure 16 provide the timing for the external bus write controlled by various GPCM factors. Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0) Table 9 shows the PCMCIA timing for the MPC860. ## **Table 9. PCMCIA Timing** | Norma | Chavastavistis | 33 I | ИНz | 40 I | ИНz | 50 I | ИНz | 66 MHz | | Unit | |-------|------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | P44 | A(0:31), REG valid to PCMCIA Strobe asserted <sup>1</sup> | 20.73 | _ | 16.75 | _ | 13.00 | _ | 9.36 | _ | ns | | P45 | A(0:31), REG valid to ALE negation <sup>1</sup> | 28.30 | _ | 23.00 | _ | 18.00 | _ | 13.15 | _ | ns | | P46 | CLKOUT to REG valid | 7.58 | 15.58 | 6.25 | 14.25 | 5.00 | 13.00 | 3.79 | 11.84 | ns | | P47 | CLKOUT to REG invalid | 8.58 | _ | 7.25 | _ | 6.00 | _ | 4.84 | _ | ns | | P48 | CLKOUT to CE1, CE2 asserted | 7.58 | 15.58 | 6.25 | 14.25 | 5.00 | 13.00 | 3.79 | 11.84 | ns | | P49 | CLKOUT to CE1, CE2 negated | 7.58 | 15.58 | 6.25 | 14.25 | 5.00 | 13.00 | 3.79 | 11.84 | ns | | P50 | CLKOUT to PCOE, IORD, PCWE, IOWR assert time | _ | 11.00 | | 11.00 | _ | 11.00 | _ | 11.00 | ns | | P51 | CLKOUT to PCOE, IORD, PCWE, IOWR negate time | 2.00 | 11.00 | 2.00 | 11.00 | 2.00 | 11.00 | 2.00 | 11.00 | ns | | P52 | CLKOUT to ALE assert time | 7.58 | 15.58 | 6.25 | 14.25 | 5.00 | 13.00 | 3.79 | 10.04 | ns | | P53 | CLKOUT to ALE negate time | _ | 15.58 | | 14.25 | _ | 13.00 | _ | 11.84 | ns | | P54 | PCWE, IOWR negated to D(0:31) invalid <sup>1</sup> | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | P55 | WAITA and WAITB valid to CLKOUT rising edge <sup>1</sup> | 8.00 | _ | 8.00 | _ | 8.00 | _ | 8.00 | _ | ns | | P56 | CLKOUT rising edge to WAITA and WAITB invalid <sup>1</sup> | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | PSST = 1. Otherwise add PSST times cycle time. PSHT = 0. Otherwise add PSHT times cycle time. These synchronous timings define when the WAITx signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The WAITx assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See Chapter 16, "PCMCIA Interface," in the MPC860 PowerQUICC<sup>TM</sup> Family User's Manual. Figure 25 provides the PCMCIA access cycle timing for the external bus read. Figure 25. PCMCIA Access Cycle Timing External Bus Read Figure 26 provides the PCMCIA access cycle timing for the external bus write. Figure 26. PCMCIA Access Cycle Timing External Bus Write Figure 27 provides the PCMCIA WAIT signal detection timing. Figure 27. PCMCIA WAIT Signal Detection Timing Table 12 shows the reset timing for the MPC860. # **Table 12. Reset Timing** | None | Observatoristis | 33 N | ИHz | 40 N | ИHz | 50 N | ИНZ | 66 MHz | | 11 !4 | |------|--------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|-------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | R69 | CLKOUT to HRESET high impedance | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R70 | CLKOUT to SRESET high impedance | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R71 | RSTCONF pulse width | 515.15 | _ | 425.00 | | 340.00 | _ | 257.58 | _ | ns | | R72 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R73 | Configuration data to HRESET rising edge setup time | 504.55 | _ | 425.00 | _ | 350.00 | _ | 277.27 | _ | ns | | R74 | Configuration data to RSTCONF rising edge setup time | 350.00 | _ | 350.00 | _ | 350.00 | _ | 350.00 | _ | ns | | R75 | Configuration data hold time after RSTCONF negation | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R76 | Configuration data hold time after HRESET negation | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R77 | HRESET and RSTCONF asserted to data out drive | _ | 25.00 | | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R78 | RSTCONF negated to data out high impedance | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R79 | CLKOUT of last rising edge before chip three-state HRESET to data out high impedance | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R80 | DSDI, DSCK setup | 90.91 | _ | 75.00 | _ | 60.00 | _ | 45.45 | _ | ns | | R81 | DSDI, DSCK hold time | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample | 242.42 | _ | 200.00 | _ | 160.00 | _ | 121.21 | _ | ns | Figure 32 shows the reset timing for the data bus configuration. Figure 32. Reset Timing—Configuration from Data Bus Figure 33 provides the reset timing for the data bus weak drive during configuration. Figure 33. Reset Timing—Data Bus Weak Drive During Configuration 40 Freescale Semiconductor MPC860 PowerQUICC Family Hardware Specifications, Rev. 10 **CPM Electrical Characteristics** # 11.4 Baud Rate Generator AC Electrical Specifications Table 17 provides the baud rate generator timings as shown in Figure 49. **Table 17. Baud Rate Generator Timing** | Num | Characteristic | All Freq | Unit | | |-----|-------------------------|----------|------|-------| | | Characteristic | Min | Max | Oilit | | 50 | BRGO rise and fall time | _ | 10 | ns | | 51 | BRGO duty cycle | 40 | 60 | % | | 52 | BRGO cycle | 40 | _ | ns | Figure 49. Baud Rate Generator Timing Diagram # 11.5 Timer AC Electrical Specifications Table 18 provides the general-purpose timer timings as shown in Figure 50. **Table 18. Timer Timing** | Num | Characteristic | All Freq | Unit | | |-------|------------------------------|----------|------|-------| | Nulli | Characteristic | Min | Max | Offic | | 61 | TIN/TGATE rise and fall time | 10 | _ | ns | | 62 | TIN/TGATE low time | 1 | _ | CLK | | 63 | TIN/TGATE high time | 2 | _ | CLK | | 64 | TIN/TGATE cycle time | 3 | _ | CLK | | 65 | CLKO low to TOUT valid | 3 | 25 | ns | Figure 50. CPM General-Purpose Timers Timing Diagram # 11.6 Serial Interface AC Electrical Specifications Table 19 provides the serial interface timings as shown in Figure 51 through Figure 55. **Table 19. SI Timing** | Num | Characteristic | All Freq | luencies | Unit | |-----|----------------------------------------------------------|----------|-----------------------|------| | Num | Characteristic | Min | Max | Unit | | 70 | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup> | _ | SYNCCLK/2.5 | MHz | | 71 | L1RCLK, L1TCLK width low (DSC = 0) <sup>2</sup> | P + 10 | _ | ns | | 71a | L1RCLK, L1TCLK width high (DSC = 0) <sup>3</sup> | P + 10 | _ | ns | | 72 | L1TXD, L1ST(1-4), L1RQ, L1CLKO rise/fall time | _ | 15.00 | ns | | 73 | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time) | 20.00 | _ | ns | | 74 | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | | _ | ns | | 75 | L1RSYNC, L1TSYNC rise/fall time | _ | 15.00 | ns | | 76 | L1RXD valid to L1CLK edge (L1RXD setup time) | 17.00 | _ | ns | | 77 | L1CLK edge to L1RXD invalid (L1RXD hold time) | 13.00 | _ | ns | | 78 | L1CLK edge to L1ST(1-4) valid <sup>4</sup> | 10.00 | 45.00 | ns | | 78A | L1SYNC valid to L1ST(1-4) valid | 10.00 | 45.00 | ns | | 79 | L1CLK edge to L1ST(1-4) invalid | 10.00 | 45.00 | ns | | 80 | L1CLK edge to L1TXD valid | 10.00 | 55.00 | ns | | 80A | L1TSYNC valid to L1TXD valid <sup>4</sup> | 10.00 | 55.00 | ns | | 81 | L1CLK edge to L1TXD high impedance | 0.00 | 42.00 | ns | | 82 | L1RCLK, L1TCLK frequency (DSC =1 ) | _ | 16.00 or<br>SYNCCLK/2 | MHz | | 83 | L1RCLK, L1TCLK width low (DSC = 1) | P + 10 | _ | ns | | 83a | L1RCLK, L1TCLK width high (DSC = 1) <sup>3</sup> | P + 10 | _ | ns | #### Notes: - 1. Transmit clock invert (TCI) bit in GSMR is set. - 2. If RENA is deasserted before TENA, or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission. Figure 61. Ethernet Transmit Timing Diagram Figure 62. CAM Interface Receive Start Timing Diagram Figure 63. CAM Interface REJECT Timing Diagram Figure 67. SPI Slave (CP = 0) Timing Diagram Figure 68. SPI Slave (CP = 1) Timing Diagram MPC860 PowerQUICC Family Hardware Specifications, Rev. 10 ### **Mechanical Data and Ordering Information** Figure 75 shows the MII serial management channel timing diagram. Figure 75. MII Serial Management Channel Timing Diagram # 14 Mechanical Data and Ordering Information # 14.1 Ordering Information Table 33 provides information on the MPC860 Revision D.4 derivative devices. Table 33. MPC860 Family Revision D.4 Derivatives | Device | Number of SCCs <sup>1</sup> | Ethernet Support <sup>2</sup> (Mbps) | Multichannel<br>HDLC Support | ATM<br>Support | |----------|-----------------------------|--------------------------------------|------------------------------|----------------| | MPC855T | 1 | 10/100 | Yes | Yes | | MPC860DE | 2 | 10 | N/A | N/A | | MPC860DT | | 10/100 | Yes | Yes | | MPC860DP | | 10/100 | Yes | Yes | | MPC860EN | 4 | 10 | N/A | N/A | | MPC860SR | | 10 | Yes | Yes | | MPC860T | | 10/100 | Yes | Yes | | MPC860P | | 10/100 | Yes | Yes | <sup>&</sup>lt;sup>1</sup> Serial communications controller (SCC) <sup>&</sup>lt;sup>2</sup> Up to 4 channels at 40 MHz or 2 channels at 25 MHz Figure 78 shows the mechanical dimensions of the ZQ PBGA package. - 1. All Dimensions in millimeters. - 2. Dimensions and tolerance per ASME Y14.5M, 1994. - 3. Maximum Solder Ball Diameter measured parallel to Datum A. - 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls. Figure 78. Mechanical Dimensions and Bottom Surface Nomenclature of the ZQ PBGA Package