

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Active                                                     |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                     |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 50MHz                                                      |
| Co-Processors/DSP               | Communications; CPM                                        |
| RAM Controllers                 | DRAM                                                       |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | 10Mbps (4), 10/100Mbps (1)                                 |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | 3.3V                                                       |
| Operating Temperature           | 0°C ~ 95°C (TA)                                            |
| Security Features               | -                                                          |
| Package / Case                  | 357-BBGA                                                   |
| Supplier Device Package         | 357-PBGA (25x25)                                           |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc860pzq50d4 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 2 Features

The following list summarizes the key MPC860 features:

- Embedded single-issue, 32-bit core (implementing the Power Architecture technology) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch without conditional execution.
  - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1)
    - 16-Kbyte instruction caches are four-way, set-associative with 256 sets; 4-Kbyte instruction caches are two-way, set-associative with 128 sets.
    - 8-Kbyte data caches are two-way, set-associative with 256 sets; 4-Kbyte data caches are two-way, set-associative with 128 sets.
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully-associative instruction, and data TLBs
  - MMUs support multiple page sizes of 4-, 16-, and 512-Kbytes, and 8-Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip-emulation debug mode
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Operates at up to 80 MHz
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank.
  - Up to 15 wait states programmable per memory bank
  - Glueless interface to DRAM, SIMMS, SRAM, EPROM, Flash EPROM, and other memory devices
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{\text{CAS}}$  lines, four  $\overline{\text{WE}}$  lines, and one  $\overline{\text{OE}}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbytes to 256 Mbytes)
  - Selectable write protection
  - On-chip bus arbitration logic
- General-purpose timers
  - Four 16-bit timers or two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture.



Features

- Allows dynamic changes
- Can be internally connected to six serial channels (four SCCs and two SMCs)
- Parallel interface port (PIP)
  - Centronics interface support
  - Supports fast connection between compatible ports on the MPC860 or the MC68360
- PCMCIA interface
  - Master (socket) interface, release 2.1 compliant
  - Supports two independent PCMCIA sockets
  - Supports eight memory or I/O windows
- Low power support
  - Full on-all units fully powered
  - Doze—core functional units disabled except time base decrementer, PLL, memory controller, RTC, and CPM in low-power standby
  - Sleep-all units disabled except RTC and PIT, PLL active for fast wake up
  - Deep sleep—all units disabled including PLL except RTC and PIT
  - Power down mode—all units powered down except PLL, RTC, PIT, time base, and decrementer
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions: =  $\neq < >$
  - Each watchpoint can generate a break-point internally.
- 3.3-V operation with 5-V TTL compatibility except EXTAL and EXTCLK
- 357-pin ball grid array (BGA) package



**Thermal Calculation and Measurement** 



Figure 2. Effect of Board Temperature Rise on Thermal Behavior

If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation:

$$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$

where:

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W)

 $T_B =$ board temperature (°C)

 $P_D$  = power dissipation in package

If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and by attaching the thermal balls to the ground plane.

## 7.4 Estimation Using Simulation

When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation.

## 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$



**Bus Signal Timing** 

|      | Ohannah initi                                                                                                                          | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       |      |
|------|----------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                         | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| B9   | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3),<br>TSIZ(0:1), REG, RSV, AT(0:3), PTR High-Z                        | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.04 | ns   |
| B11  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ assertion                                                                                  | 7.58   | 13.58 | 6.25   | 12.25 | 5.00   | 11.00 | 3.80   | 11.29 | ns   |
| B11a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ assertion (when driven by the memory controller or PCMCIA interface)                       | 2.50   | 9.25  | 2.50   | 9.25  | 2.50   | 9.25  | 2.50   | 9.75  | ns   |
| B12  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ negation                                                                                   | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 8.54  | ns   |
| B12a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ negation (when driven by the memory controller or PCMCIA interface)                        | 2.50   | 11.00 | 2.50   | 11.00 | 2.50   | 11.00 | 2.50   | 9.00  | ns   |
| B13  | CLKOUT to TS, BB High-Z                                                                                                                | 7.58   | 21.58 | 6.25   | 20.25 | 5.00   | 19.00 | 3.80   | 14.04 | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ High-Z (when driven by the memory controller or PCMCIA interface)                          | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B14  | CLKOUT to TEA assertion                                                                                                                | 2.50   | 10.00 | 2.50   | 10.00 | 2.50   | 10.00 | 2.50   | 9.00  | ns   |
| B15  | CLKOUT to TEA High-Z                                                                                                                   | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B16  | TA, BI valid to CLKOUT (setup time)                                                                                                    | 9.75   |       | 9.75   |       | 9.75   | _     | 6.00   | _     | ns   |
| B16a | TEA, KR, RETRY, CR valid to CLKOUT<br>(setup time)                                                                                     | 10.00  | _     | 10.00  | —     | 10.00  | —     | 4.50   | —     | ns   |
| B16b | $\overline{\text{BB}}, \overline{\text{BG}}, \overline{\text{BR}}, \text{ valid to CLKOUT (setup time)}^5$                             | 8.50   |       | 8.50   |       | 8.50   | _     | 4.00   | _     | ns   |
| B17  | CLKOUT to $\overline{TA}$ , $\overline{TEA}$ , $\overline{BI}$ , $\overline{BB}$ , $\overline{BG}$ , $\overline{BR}$ valid (hold time) | 1.00   | —     | 1.00   | —     | 1.00   | —     | 2.00   | —     | ns   |
| B17a | CLKOUT to KR, RETRY, CR valid (hold time)                                                                                              | 2.00   | —     | 2.00   | —     | 2.00   | —     | 2.00   | —     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) <sup>6</sup>                                                                 | 6.00   | —     | 6.00   | —     | 6.00   | —     | 6.00   | —     | ns   |
| B19  | CLKOUT rising edge to D(0:31), DP(0:3) valid (hold time) <sup>6</sup>                                                                  | 1.00   | —     | 1.00   | —     | 1.00   | —     | 2.00   | —     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT falling edge (setup time) <sup>7</sup>                                                                | 4.00   | —     | 4.00   | —     | 4.00   | —     | 4.00   | —     | ns   |
| B21  | CLKOUT falling edge to D(0:31), DP(0:3) valid (hold time) <sup>7</sup>                                                                 | 2.00   | —     | 2.00   | —     | 2.00   | —     | 2.00   | —     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted GPCM ACS = 00                                                                           | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.04 | ns   |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 10, TRLX = 0                                                             |        | 8.00  |        | 8.00  |        | 8.00  |        | 8.00  | ns   |
| B22b | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 0                                                   | 7.58   | 14.33 | 6.25   | 13.00 | 5.00   | 11.75 | 3.80   | 10.54 | ns   |
| B22c | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 1                                                   | 10.86  | 17.99 | 8.88   | 16.00 | 7.00   | 14.13 | 5.18   | 12.31 | ns   |

## Table 7. Bus Operation Timings (continued)









Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)



**Bus Signal Timing** 



Figure 13. External Bus Read Timing (GPCM Controlled—TRLX = 0 or 1, ACS = 10, ACS = 11)



**Bus Signal Timing** 





Figure 17. External Bus Timing (UPM Controlled Signals)



Table 10 shows the PCMCIA port timing for the MPC860.

Table 10. PCMCIA Port Timing

| Num | Characteristic                           | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|-----|------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
|     |                                          | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| P57 | CLKOUT to OPx valid                      | —      | 19.00 | _      | 19.00 | _      | 19.00 | _      | 19.00 | ns   |
| P58 | HRESET negated to OPx drive <sup>1</sup> | 25.73  |       | 21.75  |       | 18.00  |       | 14.36  | _     | ns   |
| P59 | IP_Xx valid to CLKOUT rising edge        | 5.00   |       | 5.00   |       | 5.00   |       | 5.00   | _     | ns   |
| P60 | CLKOUT rising edge to IP_Xx invalid      | 1.00   |       | 1.00   |       | 1.00   |       | 1.00   | -     | ns   |

<sup>1</sup> OP2 and OP3 only.

Figure 28 provides the PCMCIA output port timing for the MPC860.



Figure 28. PCMCIA Output Port Timing

Figure 29 provides the PCMCIA output port timing for the MPC860.



Figure 29. PCMCIA Input Port Timing



Table 12 shows the reset timing for the MPC860.

Table 12. Reset Timing

| Num | Characteristic                                                                             | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       | llmit |
|-----|--------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|-------|
| Num |                                                                                            | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit  |
| R69 | CLKOUT to HRESET high impedance                                                            | —      | 20.00 | —      | 20.00 | —      | 20.00 | —      | 20.00 | ns    |
| R70 | CLKOUT to SRESET high impedance                                                            | —      | 20.00 | —      | 20.00 | —      | 20.00 | —      | 20.00 | ns    |
| R71 | RSTCONF pulse width                                                                        | 515.15 | _     | 425.00 |       | 340.00 | _     | 257.58 | _     | ns    |
| R72 | _                                                                                          |        | _     | _      | _     | _      | _     |        | _     |       |
| R73 | Configuration data to HRESET rising edge setup time                                        | 504.55 | _     | 425.00 |       | 350.00 | _     | 277.27 | _     | ns    |
| R74 | Configuration data to RSTCONF rising edge setup time                                       | 350.00 | —     | 350.00 | —     | 350.00 | —     | 350.00 | —     | ns    |
| R75 | Configuration data hold time after RSTCONF negation                                        | 0.00   | —     | 0.00   | —     | 0.00   | —     | 0.00   | —     | ns    |
| R76 | Configuration data hold time after<br>HRESET negation                                      | 0.00   | —     | 0.00   | —     | 0.00   | —     | 0.00   | —     | ns    |
| R77 | HRESET and RSTCONF asserted to data out drive                                              | -      | 25.00 |        | 25.00 | —      | 25.00 | —      | 25.00 | ns    |
| R78 | RSTCONF negated to data out high impedance                                                 | —      | 25.00 | _      | 25.00 | _      | 25.00 | _      | 25.00 | ns    |
| R79 | CLKOUT of last rising edge before chip<br>three-state HRESET to data out high<br>impedance | _      | 25.00 | —      | 25.00 | _      | 25.00 | _      | 25.00 | ns    |
| R80 | DSDI, DSCK setup                                                                           | 90.91  | —     | 75.00  | —     | 60.00  | —     | 45.45  | —     | ns    |
| R81 | DSDI, DSCK hold time                                                                       | 0.00   | —     | 0.00   | _     | 0.00   | _     | 0.00   | —     | ns    |
| R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample                              | 242.42 | _     | 200.00 |       | 160.00 |       | 121.21 | _     | ns    |





Figure 34 provides the reset timing for the debug port configuration.

Figure 34. Reset Timing—Debug Port Configuration

# **10 IEEE 1149.1 Electrical Specifications**

Table 13 provides the JTAG timings for the MPC860 shown in Figure 35 through Figure 38.

| Num   | Characteristic                                         | All Freq | Unit  |      |
|-------|--------------------------------------------------------|----------|-------|------|
| Nulli |                                                        | Min      | Мах   | Onit |
| J82   | TCK cycle time                                         | 100.00   | —     | ns   |
| J83   | TCK clock pulse width measured at 1.5 V                | 40.00    | _     | ns   |
| J84   | TCK rise and fall times                                | 0.00     | 10.00 | ns   |
| J85   | TMS, TDI data setup time                               | 5.00     | —     | ns   |
| J86   | TMS, TDI data hold time                                | 25.00    | _     | ns   |
| J87   | TCK low to TDO data valid                              | —        | 27.00 | ns   |
| J88   | TCK low to TDO data invalid                            | 0.00     | —     | ns   |
| J89   | TCK low to TDO high impedance                          | —        | 20.00 | ns   |
| J90   | TRST assert time                                       | 100.00   | _     | ns   |
| J91   | TRST setup time to TCK low                             | 40.00    | —     | ns   |
| J92   | TCK falling edge to output valid                       | —        | 50.00 | ns   |
| J93   | TCK falling edge to output valid out of high impedance | —        | 50.00 | ns   |
| J94   | TCK falling edge to output high impedance              | —        | 50.00 | ns   |
| J95   | Boundary scan input valid to TCK rising edge           | 50.00    | —     | ns   |
| J96   | TCK rising edge to boundary scan input invalid         | 50.00    |       | ns   |

Table 13. JTAG Timing





Figure 43. Parallel I/O Data-In/Data-Out Timing Diagram

## **11.2 Port C Interrupt AC Electrical Specifications**

Table 15 provides the timings for port C interrupts.

| Num | Characteristic                                         |    | $\geq$ 33.34 MHz <sup>1</sup> |      |  |
|-----|--------------------------------------------------------|----|-------------------------------|------|--|
|     |                                                        |    | Max                           | Onic |  |
| 35  | Port C interrupt pulse width low (edge-triggered mode) | 55 | —                             | ns   |  |
| 36  | Port C interrupt minimum time between active edges     | 55 |                               | ns   |  |

<sup>1</sup> External bus frequency of greater than or equal to 33.34 MHz.

Figure 44 shows the port C interrupt detection timing.



Figure 44. Port C Interrupt Detection Timing

## **11.3 IDMA Controller AC Electrical Specifications**

Table 16 provides the IDMA controller timings as shown in Figure 45 through Figure 48.

### Table 16. IDMA Controller Timing

| Num | Charactoristic                 | All Freq | Unit |      |
|-----|--------------------------------|----------|------|------|
|     | Characteristic                 | Min      | Max  | Unit |
| 40  | DREQ setup time to clock high  | 7        | _    | ns   |
| 41  | DREQ hold time from clock high | 3        | _    | ns   |





Figure 47. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA



Figure 48. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA



# 11.4 Baud Rate Generator AC Electrical Specifications

Table 17 provides the baud rate generator timings as shown in Figure 49.

### Table 17. Baud Rate Generator Timing

| Num | Characteristic          | All Freq | Unit |      |
|-----|-------------------------|----------|------|------|
|     |                         | Min      | Мах  | Unit |
| 50  | BRGO rise and fall time | —        | 10   | ns   |
| 51  | BRGO duty cycle         | 40       | 60   | %    |
| 52  | BRGO cycle              | 40       | —    | ns   |



## Figure 49. Baud Rate Generator Timing Diagram

## **11.5 Timer AC Electrical Specifications**

Table 18 provides the general-purpose timer timings as shown in Figure 50.

### Table 18. Timer Timing

| Num | Characteristic               | All Freq | Unit |      |
|-----|------------------------------|----------|------|------|
|     |                              | Min      | Мах  | Unit |
| 61  | TIN/TGATE rise and fall time | 10       | —    | ns   |
| 62  | TIN/TGATE low time           | 1        | —    | CLK  |
| 63  | TIN/TGATE high time          | 2        | —    | CLK  |
| 64  | TIN/TGATE cycle time         | 3        | —    | CLK  |
| 65  | CLKO low to TOUT valid       | 3        | 25   | ns   |





MPC860 PowerQUICC Family Hardware Specifications, Rev. 10







Figure 58. HDLC Bus Timing Diagram

# **11.8 Ethernet Electrical Specifications**

Table 22 provides the Ethernet timings as shown in Figure 59 through Figure 63.

| Num |                                                                 | All Freq | uencies | l lucit |
|-----|-----------------------------------------------------------------|----------|---------|---------|
|     | Characteristic                                                  | Min      | Мах     | Unit    |
| 120 | CLSN width high                                                 | 40       |         | ns      |
| 121 | RCLK1 rise/fall time                                            | —        | 15      | ns      |
| 122 | RCLK1 width low                                                 | 40       | —       | ns      |
| 123 | RCLK1 clock period <sup>1</sup>                                 | 80       | 120     | ns      |
| 124 | RXD1 setup time                                                 | 20       | —       | ns      |
| 125 | RXD1 hold time                                                  | 5        | —       | ns      |
| 126 | RENA active delay (from RCLK1 rising edge of the last data bit) | 10       | —       | ns      |
| 127 | RENA width low                                                  | 100      | —       | ns      |
| 128 | TCLK1 rise/fall time                                            | —        | 15      | ns      |
| 129 | TCLK1 width low                                                 | 40       | —       | ns      |
| 130 | TCLK1 clock period <sup>1</sup>                                 | 99       | 101     | ns      |
| 131 | TXD1 active delay (from TCLK1 rising edge)                      | 10       | 50      | ns      |
| 132 | TXD1 inactive delay (from TCLK1 rising edge)                    | 10       | 50      | ns      |
| 133 | TENA active delay (from TCLK1 rising edge)                      | 10       | 50      | ns      |
| 134 | TENA inactive delay (from TCLK1 rising edge)                    | 10       | 50      | ns      |



| Num | Characteristic                                 | All Frequencies |     | Unit |
|-----|------------------------------------------------|-----------------|-----|------|
|     |                                                | Min             | Мах | Unit |
| 135 | RSTRT active delay (from TCLK1 falling edge)   | 10              | 50  | ns   |
| 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10              | 50  | ns   |
| 137 | REJECT width low                               | 1               | —   | CLK  |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup>       | _               | 20  | ns   |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>        | —               | 20  | ns   |

### Table 22. Ethernet Timing (continued)

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.



Figure 59. Ethernet Collision Timing Diagram



Figure 60. Ethernet Receive Timing Diagram



**CPM Electrical Characteristics** 





# 11.10 SPI Master AC Electrical Specifications

Table 24 provides the SPI master timings as shown in Figure 65 and Figure 66.

#### Table 24. SPI Master Timing

| Num | Characteristic                      | All Frequencies |      | 11               |
|-----|-------------------------------------|-----------------|------|------------------|
|     |                                     | Min             | Мах  | Unit             |
| 160 | MASTER cycle time                   | 4               | 1024 | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2               | 512  | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 50              | _    | ns               |
| 163 | Master data hold time (inputs)      | 0               | —    | ns               |
| 164 | Master data valid (after SCK edge)  | —               | 20   | ns               |
| 165 | Master data hold time (outputs)     | 0               | _    | ns               |
| 166 | Rise time output                    | —               | 15   | ns               |
| 167 | Fall time output                    | —               | 15   | ns               |





Figure 69 shows the  $I^2C$  bus timing.



Figure 69. I<sup>2</sup>C Bus Timing Diagram

# **12 UTOPIA AC Electrical Specifications**

Table 28 shows the AC electrical specifications for the UTOPIA interface.

| Num | Signal Characteristic                                                  | Direction | Min | Max | Unit |
|-----|------------------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (Internal clock option)                          | Output    | —   | 3.5 | ns   |
|     | Duty cycle                                                             |           | 50  | 50  | %    |
|     | Frequency                                                              |           | —   | 50  | MHz  |
| U1a | UtpClk rise/fall time (external clock option)                          | Input     | —   | 3.5 | ns   |
|     | Duty cycle                                                             |           | 40  | 60  | %    |
|     | Frequency                                                              |           | —   | 50  | MHz  |
| U2  | RxEnb and TxEnb active delay                                           | Output    | 2   | 16  | ns   |
| U3  | UTPB, SOC, Rxclav and Txclav setup time                                | Input     | 8   | —   | ns   |
| U4  | UTPB, SOC, Rxclav and Txclav hold time                                 | Input     | 1   | —   | ns   |
| U5  | UTPB, SOC active delay (and PHREQ and PHSEL active delay in MPHY mode) | Output    | 2   | 16  | ns   |

### Table 28. UTOPIA AC Electrical Specifications



Figure 78 shows the mechanical dimensions of the ZQ PBGA package.



- 1. All Dimensions in millimeters.
- 2. Dimensions and tolerance per ASME Y14.5M, 1994.
- 3. Maximum Solder Ball Diameter measured parallel to Datum A.
- 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls.

Figure 78. Mechanical Dimensions and Bottom Surface Nomenclature of the ZQ PBGA Package