

#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Active                                                      |
|---------------------------------|-------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                      |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                              |
| Speed                           | 50MHz                                                       |
| Co-Processors/DSP               | Communications; CPM                                         |
| RAM Controllers                 | DRAM                                                        |
| Graphics Acceleration           | No                                                          |
| Display & Interface Controllers |                                                             |
| Ethernet                        | 10Mbps (4)                                                  |
| SATA                            | -                                                           |
| USB                             |                                                             |
| Voltage - I/O                   | 3.3V                                                        |
| Operating Temperature           | 0°C ~ 95°C (TA)                                             |
| Security Features               | -                                                           |
| Package / Case                  | 357-BBGA                                                    |
| Supplier Device Package         | 357-PBGA (25x25)                                            |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc860srvr50d4 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

# 1 Overview

The MPC860 power quad integrated communications controller (PowerQUICC<sup>TM</sup>) is a versatile one-chip integrated microprocessor and peripheral combination designed for a variety of controller applications. It particularly excels in communications and networking systems. The PowerQUICC unit is referred to as the MPC860 in this hardware specification.

The MPC860 implements Power Architecture<sup>TM</sup> technology and contains a superset of Freescale's MC68360 quad integrated communications controller (QUICC), referred to here as the QUICC, RISC communications proceessor module (CPM). The CPU on the MPC860 is a 32-bit core built on Power Architecture technology that incorporates memory management units (MMUs) and instruction and data caches.. The CPM from the MC68360 QUICC has been enhanced by the addition of the inter-integrated controller (I<sup>2</sup>C) channel. The memory controller has been enhanced, enabling the MPC860 to support any type of memory, including high-performance memories and new types of DRAMs. A PCMCIA socket controller supports up to two sockets. A real-time clock has also been integrated.

Table 1 shows the functionality supported by the MPC860 family.

|          | Cache (              | Kbytes)    | Ethe    | ernet  |     |     |                        |  |
|----------|----------------------|------------|---------|--------|-----|-----|------------------------|--|
| Part     | Instruction<br>Cache | Data Cache | 10T     | 10/100 | ΑΤΜ | SCC | Reference <sup>1</sup> |  |
| MPC860DE | 4                    | 4          | Up to 2 | _      | _   | 2   | 1                      |  |
| MPC860DT | 4                    | 4          | Up to 2 | 1      | Yes | 2   | 1                      |  |
| MPC860DP | 16                   | 8          | Up to 2 | 1      | Yes | 2   | 1                      |  |
| MPC860EN | 4                    | 4          | Up to 4 | —      | —   | 4   | 1                      |  |
| MPC860SR | 4                    | 4          | Up to 4 | —      | Yes | 4   | 1                      |  |
| MPC860T  | 4                    | 4          | Up to 4 | 1      | Yes | 4   | 1                      |  |
| MPC860P  | 16                   | 8          | Up to 4 | 1      | Yes | 4   | 1                      |  |
| MPC855T  | 4                    | 4          | 1       | 1      | Yes | 1   | 2                      |  |

Table 1. MPC860 Family Functionality

Supporting documentation for these devices refers to the following:

1. MPC860 PowerQUICC Family User's Manual (MPC860UM, Rev. 3)

2. MPC855T User's Manual (MPC855TUM, Rev. 1)



- Up to 8 Kbytes of dual-port RAM
- 16 serial DMA (SDMA) channels
- Three parallel I/O registers with open-drain capability
- Four baud-rate generators (BRGs)
  - Independent (can be tied to any SCC or SMC)
  - Allows changes during operation
  - Autobaud support option
- Four serial communications controllers (SCCs)
  - Ethernet/IEEE 802.3<sup>®</sup> standard optional on SCC1–4, supporting full 10-Mbps operation (available only on specially programmed devices)
  - HDLC/SDLC (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support point-to-point protocol (PPP)
  - AppleTalk
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Binary synchronous communication (BISYNC)
  - Totally transparent (bit streams)
  - Totally transparent (frame-based with optional cyclic redundancy check (CRC))
- Two SMCs (serial management channels)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division multiplexed (TDM) channels
- One SPI (serial peripheral interface)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- One I<sup>2</sup>C (inter-integrated circuit) port
  - Supports master and slave modes
  - Multiple-master environment support
- Time-slot assigner (TSA)
  - Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking



|      |                                                                                                                                                                                                                                                                                                                                                                                                               | 33    | MHz  | 40 1  | MHz  | 50 I  | MHz  | 66 I  | ИНz  |      |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|-------|------|-------|------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                | Min   | Мах  | Min   | Мах  | Min   | Мах  | Min   | Max  | Unit |
| B29d | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 0                                                                                                                                                                                                                                                                                                 | 43.45 |      | 35.5  | _    | 28.00 | _    | 20.73 | _    | ns   |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                                                                                                                                        | 43.45 |      | 35.5  |      | 28.00 |      | 29.73 | _    | ns   |
| B29f | $\overline{WE}$ (0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                                | 8.86  | _    | 6.88  | _    | 5.00  | _    | 3.18  |      | ns   |
| B29g | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                        | 8.86  | _    | 6.88  | —    | 5.00  | —    | 3.18  | _    | ns   |
| B29h | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                                 | 38.67 | _    | 31.38 | —    | 24.50 | —    | 17.83 | _    | ns   |
| B29i | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                        | 38.67 |      | 31.38 |      | 24.50 |      | 17.83 | _    | ns   |
| B30  | $\overline{CS}$ , $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access <sup>8</sup>                                                                                                                                                                                                                                                                                            | 5.58  | —    | 4.25  | —    | 3.00  | —    | 1.79  |      | ns   |
| B30a | $\overline{\text{WE}}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM, write access, TRLX = 0,<br>CSNT = 1, $\overline{\text{CS}}$ negated to A(0:31) invalid<br>GPCM write access, TRLX = 0, CSNT = 1<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                              | 13.15 | _    | 10.50 | _    | 8.00  | _    | 5.58  |      | ns   |
| B30b | $\label{eq:weighted} \hline WE(0:3) \ negated to \ A(0:31), \ invalid \ GPCM \\ BADDR(28:30) \ invalid \ GPCM \ write \ access, \\ TRLX = 1, \ CSNT = 1. \ \overline{CS} \ negated to \\ A(0:31), \ Invalid \ GPCM, \ write \ access, \\ TRLX = 1, \ CSNT = 1, \ ACS = 10, \ or \\ ACS = 11, \ EBDF = 0 \\ \hline \hline \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                                   | 43.45 | _    | 35.50 | _    | 28.00 | _    | 20.73 | _    | ns   |
| B30c | $\label{eq:weighted} \begin{array}{ c c c c } \hline \hline WE(0:3) \mbox{ negated to } A(0:31), \mbox{ BADDR}(28:30) \\ \hline \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline CSNT = 1. \end{cmathcelline CS} \mbox{ negated to } A(0:31) \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline GPCM \mbox{ write access, TRLX = 0, } \\ \hline ACS = 10, \mbox{ ACS = 11, EBDF = 1} \end{array}$ | 8.36  | _    | 6.38  | _    | 4.50  | _    | 2.68  | _    | ns   |
| B30d | $\overline{WE}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM write access, TRLX = 1,<br>CSNT =1. $\overline{CS}$ negated to A(0:31) invalid<br>GPCM write access TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                              | 38.67 | _    | 31.38 | _    | 24.50 | _    | 17.83 |      | ns   |
| B31  | CLKOUT falling edge to CS valid—as<br>requested by control bit CST4 in the<br>corresponding word in UPM                                                                                                                                                                                                                                                                                                       | 1.50  | 6.00 | 1.50  | 6.00 | 1.50  | 6.00 | 1.50  | 6.00 | ns   |

#### Table 7. Bus Operation Timings (continued)



Figure 3 is the control timing diagram.



Figure 4 provides the timing for the external clock.



Figure 4. External Clock Timing



Figure 5 provides the timing for the synchronous output signals.



Figure 5. Synchronous Output Signals Timing

Figure 6 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 6. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing









Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)







Figure 17. External Bus Timing (UPM Controlled Signals)



1

Table 8 provides interrupt timing for the MPC860.

#### Table 8. Interrupt Timing

| Num   Characteristic <sup>1</sup> Min     I39   IRQx valid to CLKOUT rising edge (setup time)   6.00     I40   IRQx hold time after CLKOUT   2.00     I41   IRQx pulse width low   3.00     I42   IRQx pulse width high   3.00     I43   IRQx edge-to-edge time   4 × T <sub>CLOC</sub> | All Freq                                      | All Frequencies         |     |      |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------|-----|------|--|
| Num                                                                                                                                                                                                                                                                                     | Characteristic                                | Min                     | Мах | Onit |  |
| 139                                                                                                                                                                                                                                                                                     | IRQx valid to CLKOUT rising edge (setup time) | 6.00                    | —   | ns   |  |
| 140                                                                                                                                                                                                                                                                                     | IRQx hold time after CLKOUT                   | 2.00                    | —   | ns   |  |
| 141                                                                                                                                                                                                                                                                                     | IRQx pulse width low                          | 3.00                    | —   | ns   |  |
| 142                                                                                                                                                                                                                                                                                     | IRQx pulse width high                         | 3.00                    | —   | ns   |  |
| 143                                                                                                                                                                                                                                                                                     | IRQx edge-to-edge time                        | $4 \times T_{CLOCKOUT}$ | —   | —    |  |

The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level-sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry and have no direct relation with the total system interrupt latency that the MPC860 is able to support.

Figure 23 provides the interrupt detection timing for the external level-sensitive lines.



Figure 23. Interrupt Detection Timing for External Level Sensitive Lines

Figure 24 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 24. Interrupt Detection Timing for External Edge Sensitive Lines



#### Table 9 shows the PCMCIA timing for the MPC860.

Table 9. PCMCIA Timing

| Num | Obevectoristic                                                      | 33    | MHz   | 40 I  | MHz   | 50 I  | MHz   | 66 I  | Unit  |      |
|-----|---------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Num | Characteristic                                                      | Min   | Max   | Min   | Max   | Min   | Max   | Min   | Max   | Unit |
| P44 | A(0:31), REG valid to PCMCIA Strobe asserted <sup>1</sup>           | 20.73 | —     | 16.75 | —     | 13.00 | —     | 9.36  | —     | ns   |
| P45 | A(0:31), $\overline{\text{REG}}$ valid to ALE negation <sup>1</sup> | 28.30 | —     | 23.00 | —     | 18.00 | —     | 13.15 | _     | ns   |
| P46 | CLKOUT to REG valid                                                 | 7.58  | 15.58 | 6.25  | 14.25 | 5.00  | 13.00 | 3.79  | 11.84 | ns   |
| P47 | CLKOUT to REG invalid                                               | 8.58  | —     | 7.25  | —     | 6.00  | —     | 4.84  | _     | ns   |
| P48 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ asserted              | 7.58  | 15.58 | 6.25  | 14.25 | 5.00  | 13.00 | 3.79  | 11.84 | ns   |
| P49 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ negated               | 7.58  | 15.58 | 6.25  | 14.25 | 5.00  | 13.00 | 3.79  | 11.84 | ns   |
| P50 | CLKOUT to PCOE, IORD, PCWE, IOWR assert time                        | —     | 11.00 |       | 11.00 | —     | 11.00 | —     | 11.00 | ns   |
| P51 | CLKOUT to PCOE, IORD, PCWE, IOWR negate time                        | 2.00  | 11.00 | 2.00  | 11.00 | 2.00  | 11.00 | 2.00  | 11.00 | ns   |
| P52 | CLKOUT to ALE assert time                                           | 7.58  | 15.58 | 6.25  | 14.25 | 5.00  | 13.00 | 3.79  | 10.04 | ns   |
| P53 | CLKOUT to ALE negate time                                           | —     | 15.58 |       | 14.25 | _     | 13.00 | —     | 11.84 | ns   |
| P54 | PCWE, IOWR negated to D(0:31) invalid <sup>1</sup>                  | 5.58  | —     | 4.25  | —     | 3.00  | —     | 1.79  | —     | ns   |
| P55 | WAITA and WAITB valid to CLKOUT rising edge <sup>1</sup>            | 8.00  | _     | 8.00  | _     | 8.00  | _     | 8.00  | _     | ns   |
| P56 | CLKOUT rising edge to WAITA and WAITB invalid <sup>1</sup>          | 2.00  | —     | 2.00  | —     | 2.00  | —     | 2.00  | —     | ns   |

<sup>1</sup> PSST = 1. Otherwise add PSST times cycle time.

PSHT = 0. Otherwise add PSHT times cycle time.

These synchronous timings define when the WAITx signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The WAITx assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See Chapter 16, "PCMCIA Interface," in the *MPC860 PowerQUICCTM Family User's Manual*.



Table 11 shows the debug port timing for the MPC860.

Table 11. Debug Port Timing

| Num | m Characteristic   1 DSCK cycle time   2 DSCK clock pulse width   3 DSCK rise and fall times   4 DSDI input data setup time   5 DSDI data hold time   6 DSCK low to DSDO data valid | All Freq                   | Unit                                                   |      |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------|------|--|
| Num | Characteristic                                                                                                                                                                      | Min                        | uencies<br>Max<br>—<br>—<br>3.00<br>—<br>15.00<br>2.00 | Unit |  |
| P61 | DSCK cycle time                                                                                                                                                                     | $3 \times T_{CLOCKOUT}$    | _                                                      |      |  |
| P62 | DSCK clock pulse width                                                                                                                                                              | $1.25 \times T_{CLOCKOUT}$ | —                                                      | —    |  |
| P63 | DSCK rise and fall times                                                                                                                                                            | 0.00                       | 3.00                                                   | ns   |  |
| P64 | DSDI input data setup time                                                                                                                                                          | 8.00                       | —                                                      | ns   |  |
| P65 | DSDI data hold time                                                                                                                                                                 | 5.00                       | —                                                      | ns   |  |
| P66 | DSCK low to DSDO data valid                                                                                                                                                         | 0.00                       | 15.00                                                  | ns   |  |
| P67 | DSCK low to DSDO invalid                                                                                                                                                            | 0.00                       | 2.00                                                   | ns   |  |

Figure 30 provides the input timing for the debug port clock.



Figure 30. Debug Port Clock Input Timing

Figure 31 provides the timing for the debug port.



Figure 31. Debug Port Timings



**CPM Electrical Characteristics** 



Figure 42. PIP TX (Pulse Mode) Timing Diagram



**CPM Electrical Characteristics** 

| Num   | Num Characteristic   42 SDACK assertion delay from clock high   43 SDACK negation delay from clock low   44 SDACK negation delay from TA low   45 SDACK negation delay from clock high   46 TA assertion to rising edge of the clock setup time (applies to external TA) | All Freq | uencies                                     | Unit |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------|------|--|
| Nulli | Characteristic                                                                                                                                                                                                                                                           | Min      | uencies<br>Max<br>12<br>12<br>20<br>15<br>— | Unit |  |
| 42    | SDACK assertion delay from clock high                                                                                                                                                                                                                                    | —        | 12                                          | ns   |  |
| 43    | SDACK negation delay from clock low                                                                                                                                                                                                                                      | —        | 12                                          | ns   |  |
| 44    | SDACK negation delay from TA low                                                                                                                                                                                                                                         | —        | 20                                          | ns   |  |
| 45    | SDACK negation delay from clock high                                                                                                                                                                                                                                     | —        | 15                                          | ns   |  |
| 46    | $\overline{TA}$ assertion to rising edge of the clock setup time (applies to external $\overline{TA}$ )                                                                                                                                                                  | 7        |                                             | ns   |  |

#### Table 16. IDMA Controller Timing (continued)



Figure 45. IDMA External Requests Timing Diagram



Figure 46. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA



**CPM Electrical Characteristics** 





**CPM Electrical Characteristics** 





**CPM Electrical Characteristics** 





#### **UTOPIA AC Electrical Specifications**

Figure 70 shows signal timings during UTOPIA receive operations.



Figure 71 shows signal timings during UTOPIA transmit operations.



Figure 71. UTOPIA Transmit Timing



FEC Electrical Characteristics

# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%.

Table 30 provides information on the MII transmit signal timing.

| Table 30. MI | Transmit | Signal | Timing |
|--------------|----------|--------|--------|
|--------------|----------|--------|--------|

| Num | Characteristic                                           | Min | Max | Unit                 |
|-----|----------------------------------------------------------|-----|-----|----------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns                   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   |     | 25  |                      |
| M7  | MII_TX_CLK pulse width high                              | 35  | 65% | MII_TX_CLK<br>period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK<br>period |

Figure 73 shows the MII transmit signal timing diagram.



Figure 73. MII Transmit Signal Timing Diagram



### 14.2 Pin Assignments

Figure 76 shows the top view pinout of the PBGA package. For additional information, see the MPC860 PowerQUICC User's Manual, or the MPC855T User's Manual.

|           | $\sim$       | ~         | $\sim$    | $\sim$      | $\sim$              | ~          | ~          | ~          | ~          | ~          | ~          | ~          | ~          | ~         | ~                      | $\sim$    | $\sim$   |               |         |
|-----------|--------------|-----------|-----------|-------------|---------------------|------------|------------|------------|------------|------------|------------|------------|------------|-----------|------------------------|-----------|----------|---------------|---------|
|           | O<br>PD10    | O<br>PD8  | O<br>PD3  |             | O<br>D0             | O<br>D4    | ()<br>D1   | )<br>D2    | О<br>D3    | O<br>D5    |            | O<br>D6    | 0<br>D7    | 0<br>D29  | DP2                    |           | с IPA3   |               | W       |
| O<br>PD14 | O<br>PD13    | O<br>PD9  | O<br>PD6  | O<br>M_Tx_I |                     | O<br>D13   | ()<br>D27  | 〇<br>D10   | )<br>D14   | 〇<br>D18   | 〇<br>D20   | 〇<br>D24   | 0<br>D28   | O<br>DP1  | O<br>DP3               | O<br>DP0  | ⊖<br>N/C |               | V<br>1  |
| 0<br>PA0  | O<br>PB14    | O<br>PD15 | O<br>PD4  | O<br>PD5    |                     | ()<br>D8   | ()<br>D23  | )<br>D11   | )<br>D16   | )<br>D19   | 0<br>D21   | 〇<br>D26   | )<br>D30   | O<br>IPA5 | O<br>IPA4              | O<br>IPA2 | O<br>N/C | O<br>VSSSYN   | U<br>N  |
| O<br>PA1  | O<br>PC5     | O<br>PC4  | O<br>PD11 |             |                     | )<br>1 D12 | ()<br>D17  | )<br>D9    | )<br>D15   | 0<br>D22   | )<br>D25   | )<br>D31   | O<br>IPA6  |           | )<br>IPA1              | O<br>IPA7 | ⊖<br>xfc |               | T<br>N  |
| O<br>PC6  | O<br>PA2     | O<br>PB15 | O<br>PD12 | $\bigcirc$  |                     | 0          | 0          | $\bigcirc$ | $\bigcirc$ | 0          | 0          | 0          | 0          |           |                        |           |          |               | R<br>WR |
| O<br>PA4  | O<br>PB17    | O<br>PA3  |           | $\bigcirc$  | $\bigcap_{i=1}^{n}$ |            | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | GND        |           |                        |           |          | ET XTAL       | Ρ       |
| O<br>PB19 | O<br>PA5     | O<br>PB18 | O<br>PB16 | $\bigcirc$  | 0                   | $\bigcirc$ | 0         |                        |           |          |               | N       |
| O<br>PA7  | 0<br>PC8     | O<br>PA6  | O<br>PC7  | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         |                        |           |          | )<br>DR29 VDE | M       |
| O<br>PB22 | O<br>PC9     | O<br>PA8  | O<br>PB20 | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         | О<br>ОР0               |           | O<br>OP1 |               | L<br>1  |
| O<br>PC10 | O<br>PA9     | O<br>PB23 | O<br>PB21 | $\bigcirc$  | 0                   | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |            | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0         |                        |           |          |               | к       |
| O<br>PC11 | O<br>PB24    | O<br>PA10 | O<br>PB25 | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         | O<br>IPB5              | O<br>IPB1 |          |               | J       |
|           |              |           | О<br>тск  | $\bigcirc$  | 0                   | $\bigcirc$ | 0         | О СО                   |           |          |               | н       |
|           | _<br>⊂<br>™S |           | O<br>PA11 | $\bigcirc$  | 0                   | $\bigcirc$ | 0         |                        |           |          |               | G       |
| O<br>PB26 | O<br>PC12    | O<br>PA12 |           | $\bigcirc$  |                     |            | 0          | 0          | 0          | $\bigcirc$ | 0          | $\bigcirc$ |            |           |                        |           |          |               | F       |
| O<br>PB27 | O<br>PC13    | O<br>PA13 | O<br>PB29 | $\bigcirc$  |                     | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          |           | $\frac{\bigcirc}{CS3}$ | O<br>BI   |          |               | E       |
| 0         | 0            | 0         | 0         | 0           | $\bigcirc$          | $\bigcirc$ | 0          | 0          | 0          | 0          | <u> </u>   | 0          | 0          | <u> </u>  | <u> </u>               | 0         | 0        | <u> </u>      | D       |
|           |              |           |           |             |                     |            |            |            | A25        |            |            |            |            |           | $\frac{0}{0}$          |           |          |               | С       |
|           |              |           |           | A9          |                     |            |            |            |            |            |            |            |            |           |                        |           |          |               | В       |
| AU        |              |           |           |             |                     |            |            | A23        |            |            |            |            |            |           | $\frac{1}{000}$        |           |          | GPLB4         | A       |
| 19        | А2<br>18     | н5<br>17  | А7<br>16  | ATT<br>15   | A14<br>14           | А27<br>13  | A29<br>12  | АЗО<br>11  | A28<br>10  | A31<br>9   | 8          | в5А2<br>7  | vv⊨1<br>6  | vv⊨3<br>5 | 4                      | 3<br>3    | 2        | 1             |         |

**NOTE:** This is the top view of the device.

Figure 76. Pinout of the PBGA Package



Mechanical Data and Ordering Information

## 14.3 Mechanical Dimensions of the PBGA Package

Figure 77 shows the mechanical dimensions of the ZP PBGA package.



- 1. Dimensions and tolerance per ASME Y14.5M, 1994.
- 2. Dimensions in millimeters.
- 3. Dimension b is the maximum solder ball diameter measured parallel to data C.



22.40

E2

22.60



#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2007-2015 Freescale Semiconductor, Inc.



Document Number: MPC860EC Rev. 10 09/2015

