Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | MPC8xx | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 50MHz | | Co-Processors/DSP | Communications; CPM | | RAM Controllers | DRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10Mbps (4) | | SATA | - | | USB | - | | Voltage - I/O | 3.3V | | Operating Temperature | 0°C ~ 95°C (TA) | | Security Features | - | | Package / Case | 357-BBGA | | Supplier Device Package | 357-PBGA (25x25) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc860srzq50d4 | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Features** - System integration unit (SIU) - Bus monitor - Software watchdog - Periodic interrupt timer (PIT) - Low-power stop mode - Clock synthesizer - Decrementer, time base, and real-time clock (RTC) - Reset controller - IEEE 1149.1<sup>TM</sup> Std. test access port (JTAG) - Interrupts - Seven external interrupt request (IRQ) lines - 12 port pins with interrupt capability - 23 internal interrupt sources - Programmable priority between SCCs - Programmable highest priority request - 10/100 Mbps Ethernet support, fully compliant with the IEEE 802.3u® Standard (not available when using ATM over UTOPIA interface) - ATM support compliant with ATM forum UNI 4.0 specification - Cell processing up to 50–70 Mbps at 50-MHz system clock - Cell multiplexing/demultiplexing - Support of AAL5 and AAL0 protocols on a per-VC basis. AAL0 support enables OAM and software implementation of other protocols. - ATM pace control (APC) scheduler, providing direct support for constant bit rate (CBR) and unspecified bit rate (UBR) and providing control mechanisms enabling software support of available bit rate (ABR) - Physical interface support for UTOPIA (10/100-Mbps is not supported with this interface) and byte-aligned serial (for example, T1/E1/ADSL) - UTOPIA-mode ATM supports level-1 master with cell-level handshake, multi-PHY (up to four physical layer devices), connection to 25-, 51-, or 155-Mbps framers, and UTOPIA/system clock ratios of 1/2 or 1/3. - Serial-mode ATM connection supports transmission convergence (TC) function for T1/E1/ADSL lines, cell delineation, cell payload scrambling/descrambling, automatic idle/unassigned cell insertion/stripping, header error control (HEC) generation, checking, and statistics. - Communications processor module (CPM) - RISC communications processor (CP) - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT) - Supports continuous mode transmission and reception on all serial channels - Up to 8 Kbytes of dual-port RAM - 16 serial DMA (SDMA) channels - Three parallel I/O registers with open-drain capability - Four baud-rate generators (BRGs) - Independent (can be tied to any SCC or SMC) - Allows changes during operation - Autobaud support option - Four serial communications controllers (SCCs) - Ethernet/IEEE 802.3® standard optional on SCC1–4, supporting full 10-Mbps operation (available only on specially programmed devices) - HDLC/SDLC (all channels supported at 2 Mbps) - HDLC bus (implements an HDLC-based local area network (LAN)) - Asynchronous HDLC to support point-to-point protocol (PPP) - AppleTalk - Universal asynchronous receiver transmitter (UART) - Synchronous UART - Serial infrared (IrDA) - Binary synchronous communication (BISYNC) - Totally transparent (bit streams) - Totally transparent (frame-based with optional cyclic redundancy check (CRC)) - Two SMCs (serial management channels) - UART - Transparent - General circuit interface (GCI) controller - Can be connected to the time-division multiplexed (TDM) channels - One SPI (serial peripheral interface) - Supports master and slave modes - Supports multimaster operation on the same bus - One I<sup>2</sup>C (inter-integrated circuit) port - Supports master and slave modes - Multiple-master environment support - Time-slot assigner (TSA) - Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined - 1- or 8-bit resolution - Allows independent transmit and receive routing, frame synchronization, and clocking # 3 Maximum Tolerated Ratings This section provides the maximum tolerated voltage and temperature ranges for the MPC860. Table 2 provides the maximum ratings. This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or V<sub>DD</sub>). **Table 2. Maximum Tolerated Ratings** (GND = 0 V) | Rating | Symbol | Value | Unit | |-------------------------------------|---------------------|-------------------------------|------| | Supply voltage <sup>1</sup> | $V_{DDH}$ | -0.3 to 4.0 | V | | | V <sub>DDL</sub> | -0.3 to 4.0 | V | | | KAPWR | -0.3 to 4.0 | V | | | V <sub>DDSYN</sub> | -0.3 to 4.0 | V | | Input voltage <sup>2</sup> | V <sub>in</sub> | GND – 0.3 to V <sub>DDH</sub> | V | | Temperature <sup>3</sup> (standard) | T <sub>A(min)</sub> | 0 | °C | | | T <sub>j(max)</sub> | 95 | °C | | Temperature <sup>3</sup> (extended) | T <sub>A(min)</sub> | -40 | °C | | | T <sub>j(max)</sub> | 95 | °C | | Storage temperature range | T <sub>stg</sub> | -55 to 150 | °C | The power supply of the device must start its ramp from 0.0 V. Functional operating conditions are provided with the DC electrical specifications in Table 6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. **Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction applies to power-up and normal operation (that is, if the MPC860 is unpowered, voltage greater than 2.5 V must not be applied to its inputs). <sup>&</sup>lt;sup>3</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>j</sub>. **Power Dissipation** # 5 Power Dissipation Table 5 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1, where CPU frequency is twice the bus speed. Table 5. Power Dissipation (P<sub>D</sub>) | Die Revision | Frequency (MHz) | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit | |--------------|-----------------|----------------------|----------------------|------| | D.4 | 50 | 656 | 735 | mW | | (1:1 mode) | 66 | TBD | TBD | mW | | D.4 | 66 | 722 | 762 | mW | | (2:1 mode) | 80 | 851 | 909 | mW | <sup>&</sup>lt;sup>1</sup> Typical power dissipation is measured at 3.3 V. #### **NOTE** Values in Table 5 represent $V_{DDL}$ -based power dissipation and do not include I/O power dissipation over $V_{DDH}$ . I/O power dissipation varies widely by application due to buffer current, depending on external circuitry. # 6 DC Characteristics Table 6 provides the DC electrical characteristics for the MPC860. **Table 6. DC Electrical Specifications** | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------|------------------------|------| | Operating voltage at 40 MHz or less | V <sub>DDH</sub> , V <sub>DDL</sub> , V <sub>DDSYN</sub> | 3.0 | 3.6 | V | | | KAPWR<br>(power-down mode) | 2.0 | 3.6 | V | | | KAPWR (all other operating modes) | V <sub>DDH</sub> – 0.4 | V <sub>DDH</sub> | V | | Operating voltage greater than 40 MHz | $V_{ m DDH}, V_{ m DDL}, { m KAPWR}, \ V_{ m DDSYN}$ | 3.135 | 3.465 | V | | | KAPWR<br>(power-down mode) | 2.0 | 3.6 | V | | | KAPWR (all other operating modes) | V <sub>DDH</sub> – 0.4 | V <sub>DDH</sub> | V | | Input high voltage (all inputs except EXTAL and EXTCLK) | V <sub>IH</sub> | 2.0 | 5.5 | V | | Input low voltage <sup>1</sup> | V <sub>IL</sub> | GND | 0.8 | V | | EXTAL, EXTCLK input high voltage | V <sub>IHC</sub> | 0.7 × (V <sub>DDH</sub> ) | V <sub>DDH</sub> + 0.3 | V | | Input leakage current, $V_{in}$ = 5.5 V (except TMS, $\overline{TRST}$ , DSCK, and DSDI pins) | l <sub>in</sub> | | 100 | μΑ | <sup>&</sup>lt;sup>2</sup> Maximum power dissipation is measured at 3.5 V. Figure 2. Effect of Board Temperature Rise on Thermal Behavior If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation: $$T_I = T_B + (R_{\theta IB} \times P_D)$$ where: $R_{\theta JB}$ = junction-to-board thermal resistance (°C/W) $T_B$ = board temperature (°C) $P_D$ = power dissipation in package If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and by attaching the thermal balls to the ground plane. # 7.4 Estimation Using Simulation When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation. ## 7.5 Experimental Determination To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter $(\Psi_{JT})$ can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$ #### **Layout Practices** where: $\Psi_{IT}$ = thermal characterization parameter $T_T$ = thermocouple temperature on top of package $P_D$ = power dissipation in package The thermal characterization parameter is measured per JEDEC JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. ### 7.6 References Semiconductor Equipment and Materials International (415) 964-5111 805 East Middlefield Rd. Mountain View, CA 94043 MIL-SPEC and EIA/JESD (JEDEC) Specifications 800-854-7179 or (Available from Global Engineering Documents) 303-397-7956 JEDEC Specifications http://www.jedec.org - 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54. - 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220. # **8 Layout Practices** Each $V_{DD}$ pin on the MPC860 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on the chip. The $V_{DD}$ power supply should be bypassed to ground using at least four 0.1 $\mu$ F-bypass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip $V_{DD}$ and GND should be kept to less than half an inch per capacitor lead. A four-layer board employing two inner layers as $V_{CC}$ and GND planes is recommended. All output pins on the MPC860 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of 6 inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the $V_{\rm CC}$ and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. ## **Table 7. Bus Operation Timings (continued)** | Niver | Characteristic | 33 MHz 40 M | | MHz 50 MHz | | MHz | 66 MHz | | Unit | | |-------|--------------------------------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------|-------|--------|-------|-------|------| | Num | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B23 | CLKOUT rising edge to $\overline{\text{CS}}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0, and CSNT = 0 | 2.00 | 8.00 | 2.00 | 8.00 | 2.00 | 8.00 | 2.00 | 8.00 | ns | | B24 | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 0 | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B24a | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0 | 13.15 | _ | 10.50 | _ | 8.00 | _ | 5.58 | _ | ns | | B25 | CLKOUT rising edge to $\overline{\text{OE}}$ , $\overline{\text{WE}}$ (0:3) asserted | _ | 9.00 | _ | 9.00 | _ | 9.00 | _ | 9.00 | ns | | B26 | CLKOUT rising edge to OE negated | 2.00 | 9.00 | 2.00 | 9.00 | 2.00 | 9.00 | 2.00 | 9.00 | ns | | B27 | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 1 | 35.88 | _ | 29.25 | _ | 23.00 | _ | 16.94 | _ | ns | | B27a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 1 | 43.45 | _ | 35.50 | _ | 28.00 | _ | 20.73 | _ | ns | | B28 | CLKOUT rising edge to $\overline{\text{WE}}(0:3)$ negated GPCM write access CSNT = 0 | _ | 9.00 | _ | 9.00 | _ | 9.00 | _ | 9.00 | ns | | B28a | CLKOUT falling edge to $\overline{WE}(0:3)$ negated GPCM write access TRLX = 0, 1, CSNT = 1, EBDF = 0 | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B28b | CLKOUT falling edge to $\overline{\text{CS}}$ negated GPCM write access TRLX = 0, 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 0 | _ | 14.33 | _ | 13.00 | _ | 11.75 | _ | 10.54 | ns | | B28c | CLKOUT falling edge to WE(0:3) negated GPCM write access TRLX = 0, 1, CSNT = 1 write access TRLX = 0, CSNT = 1, EBDF = 1 | 10.86 | 17.99 | 8.88 | 16.00 | 7.00 | 14.13 | 5.18 | 12.31 | ns | | B28d | CLKOUT falling edge to $\overline{\text{CS}}$ negated GPCM write access TRLX = 0, 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 1 | _ | 17.99 | _ | 16.00 | _ | 14.13 | _ | 12.31 | ns | | B29 | WE(0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access CSNT = 0, EBDF = 0 | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B29a | WE(0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 0 | 13.15 | _ | 10.5 | _ | 8.00 | _ | 5.58 | _ | ns | | B29b | CS negated to D(0:31), DP(0:3), High-Z<br>GPCM write access, ACS = 00, TRLX = 0, 1,<br>and CSNT = 0 | 5.58 | | 4.25 | | 3.00 | | 1.79 | | ns | | B29c | CS negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0 | 13.15 | _ | 10.5 | _ | 8.00 | _ | 5.58 | _ | ns | #### **Bus Signal Timing** Figure 5 provides the timing for the synchronous output signals. Figure 5. Synchronous Output Signals Timing Figure 6 provides the timing for the synchronous active pull-up and open-drain output signals. Figure 6. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing #### **Bus Signal Timing** Figure 9 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.) Figure 9. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1 Figure 10 through Figure 13 provide the timing for the external bus read controlled by various GPCM factors. Figure 10. External Bus Read Timing (GPCM Controlled—ACS = 00) Figure 14 through Figure 16 provide the timing for the external bus write controlled by various GPCM factors. Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0) ### **Bus Signal Timing** Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1) #### **Bus Signal Timing** Figure 26 provides the PCMCIA access cycle timing for the external bus write. Figure 26. PCMCIA Access Cycle Timing External Bus Write Figure 27 provides the PCMCIA WAIT signal detection timing. Figure 27. PCMCIA WAIT Signal Detection Timing #### **CPM Electrical Characteristics** ### **Table 19. SI Timing (continued)** | Ni | Observatoristis | All Freq | 1114 | | |-----|---------------------------------------------------------------------|----------|-------|------------| | Num | Characteristic | Min | Max | - Unit | | 84 | L1CLK edge to L1CLKO valid (DSC = 1) | _ | 30.00 | ns | | 85 | L1RQ valid before falling edge of L1TSYNC <sup>4</sup> | 1.00 | _ | L1TCL<br>K | | 86 | L1GR setup time <sup>2</sup> | 42.00 | _ | ns | | 87 | L1GR hold time | 42.00 | _ | ns | | 88 | L1CLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0) | _ | 0.00 | ns | <sup>&</sup>lt;sup>1</sup> The ratio SYNCCLK/L1RCLK must be greater than 2.5/1. <sup>&</sup>lt;sup>4</sup> These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever comes later. Figure 51. SI Receive Timing Diagram with Normal Clocking (DSC = 0) <sup>&</sup>lt;sup>2</sup> These specs are valid for IDL mode only. $<sup>^3</sup>$ Where P = 1/CLKOUT. Thus, for a 25-MHz CLKO1 rate, P = 40 ns. #### **CPM Electrical Characteristics** Figure 53. SI Transmit Timing Diagram (DSC = 0) Figure 55. IDL Timing MPC860 PowerQUICC Family Hardware Specifications, Rev. 10 ### **CPM Electrical Characteristics** **Table 22. Ethernet Timing (continued)** | Num | Characteristic | All Freq | 1124 | | |-----|------------------------------------------------|----------|------|------| | | | Min | Max | Unit | | 135 | RSTRT active delay (from TCLK1 falling edge) | 10 | 50 | ns | | 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10 | 50 | ns | | 137 | REJECT width low | 1 | _ | CLK | | 138 | CLKO1 low to SDACK asserted <sup>2</sup> | _ | 20 | ns | | 139 | CLKO1 low to SDACK negated <sup>2</sup> | _ | 20 | ns | <sup>&</sup>lt;sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2/1. <sup>&</sup>lt;sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory. Figure 59. Ethernet Collision Timing Diagram Figure 60. Ethernet Receive Timing Diagram #### Notes: - 1. Transmit clock invert (TCI) bit in GSMR is set. - 2. If RENA is deasserted before TENA, or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission. Figure 61. Ethernet Transmit Timing Diagram Figure 62. CAM Interface Receive Start Timing Diagram Figure 63. CAM Interface REJECT Timing Diagram #### **FEC Electrical Characteristics** 13 This section provides the AC electrical specifications for the Fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Also, MII signals use TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V. #### MII Receive Signal Timing (MII\_RXD[3:0], MII\_RX\_DV, MII\_RX\_ER, 13.1 MII RX CLK) The receiver functions correctly up to a MII RX CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII RX CLK frequency – 1%. Table 29 provides information on the MII receive signal timing. | Num | Characteristic | Min | Max | Unit | |-----|--------------------------------------------------------|-----|-----|-------------------| | M1 | MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup | 5 | _ | ns | | M2 | MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold | 5 | _ | ns | | МЗ | MII_RX_CLK pulse width high | 35% | 65% | MII_RX_CLK period | | M4 | MII_RX_CLK pulse width low | 35% | 65% | MII_RX_CLK period | **Table 29. MII Receive Signal Timing** Figure 72 shows MII receive signal timing. Figure 72. MII Receive Signal Timing Diagram MPC860 PowerQUICC Family Hardware Specifications, Rev. 10 Freescale Semiconductor 67 Table 34 identifies the packages and operating frequencies available for the MPC860. Table 34. MPC860 Family Package/Frequency Availability | Package Type | Freq. (MHz) /<br>Temp. (Tj) | Package | Order Number | |-----------------------------------------------------------------------|-----------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ball grid array ZP suffix—leaded ZQ suffix—leaded VR suffix—lead-free | 50<br>0° to 95°C | ZP/ZQ <sup>1</sup> | MPC855TZQ50D4 MPC860DEZQ50D4 MPC860DTZQ50D4 MPC860ENZQ50D4 MPC860SRZQ50D4 MPC860TZQ50D4 MPC860DPZQ50D4 MPC860PZQ50D4 | | | | Tape and Reel | MPC855TZQ50D4R2 MPC860DEZQ50D4R2 MPC860ENZQ50D4R2 MPC860SRZQ50D4R2 MPC860TZQ50D4R2 MPC860DPZQ50D4R2 MPC855TVR50D4R2 MPC860ENVR50D4R2 MPC860SRVR50D4R2 MPC860SRVR50D4R2 | | | | VR | MPC855TVR50D4 MPC860DEVR50D4 MPC860DPVR50D4 MPC860DTVR50D4 MPC860ENVR50D4 MPC860PVR50D4 MPC860SRVR50D4 MPC860SRVR50D4 | | | 66<br>0° to 95°C | ZP/ZQ <sup>1</sup> | MPC855TZQ66D4 MPC860DEZQ66D4 MPC860DTZQ66D4 MPC860ENZQ66D4 MPC860SRZQ66D4 MPC860TZQ66D4 MPC860DPZQ66D4 MPC860PZQ66D4 | | | | Tape and Reel | MPC860SRZQ66D4R2<br>MPC860PZQ66D4R2 | | | | VR | MPC855TVR66D4 MPC860DEVR66D4 MPC860DPVR66D4 MPC860DTVR66D4 MPC860ENVR66D4 MPC860PVR66D4 MPC860SRVR66D4 MPC860SRVR66D4 MPC860TVR66D4 | **Document Revision History** #### **Document Revision History** 15 Table 35 lists significant changes between revisions of this hardware specification. **Table 35. Document Revision History** | Revision | Date | Changes | |----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | 09/2015 | In Table 34, moved MPC855TCVR50D4 and MPC855TCVR66D4 under the extended temperature (–40° to 95°C) and removed MC860ENCVR50D4R2 from the normal temperature Tape and Reel. | | 9 | 10/2011 | Updated orderable part numbers in Table 34, "MPC860 Family Package/Frequency Availability." | | 8 | 08/2007 | <ul> <li>Updated template.</li> <li>On page 1, added a second paragraph.</li> <li>After Table 2, inserted a new figure showing the undershoot/overshoot voltage (Figure 1) and renumbered the rest of the figures.</li> <li>In Figure 3, changed all reference voltage measurement points from 0.2 and 0.8 V to 50% level.</li> <li>In Table 16, changed num 46 description to read, "TA assertion to rising edge"</li> <li>In Figure 46, changed TA to reflect the rising edge of the clock.</li> </ul> | | 7.0 | 9/2004 | <ul> <li>Added a tablefootnote to Table 6 DC Electrical Specifications about meeting the VIL Max of the I2C Standard</li> <li>Replaced the thermal characteristics in Table 4 by the ZQ package</li> <li>Add the new parts to the Ordering and Availablity Chart in Table 34</li> <li>Added the mechanical spec of the ZQ package in Figure 78</li> <li>Removed all of the old revisions from Table 5</li> </ul> | | 6.3 | 9/2003 | Added Section 11.2 on the Port C interrupt pins Nontechnical reformatting | | 6.2 | 8/2003 | <ul> <li>Changed B28a through B28d and B29d to show that TRLX can be 0 or 1</li> <li>Changed reference documentation to reflect the Rev 2 MPC860 PowerQUICC Family Users Manual</li> <li>Nontechnical reformatting</li> </ul> | | 6.1 | 11/2002 | Corrected UTOPIA RXenb* and TXenb* timing values Changed incorrect usage of Vcc to Vdd Corrected dual port RAM to 8 Kbytes | | 6 | 10/2002 | Added the MPC855T. Corrected Figure 26 on page -36. | | 5.1 | 11/2001 | <ul> <li>Revised template format, removed references to MAC functionality, changed Table 7<br/>B23 max value @ 66 MHz from 2ns to 8ns, added this revision history table</li> </ul> | MPC860 PowerQUICC Family Hardware Specifications, Rev. 10 76 Freescale Semiconductor