#### NXP USA Inc. - MPC860TCVR50D4 Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Obsolete                                                               |
|------------------------------------------------------------------------|
| MPC8xx                                                                 |
| 1 Core, 32-Bit                                                         |
| 50MHz                                                                  |
| Communications; CPM                                                    |
| DRAM                                                                   |
| No                                                                     |
| -                                                                      |
| 10Mbps (4), 10/100Mbps (1)                                             |
| -                                                                      |
| -                                                                      |
| 3.3V                                                                   |
| -40°C ~ 95°C (TA)                                                      |
| -                                                                      |
| 357-BBGA                                                               |
| 357-PBGA (25x25)                                                       |
| https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc860tcvr50d4 |
|                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Up to 8 Kbytes of dual-port RAM
- 16 serial DMA (SDMA) channels
- Three parallel I/O registers with open-drain capability
- Four baud-rate generators (BRGs)
  - Independent (can be tied to any SCC or SMC)
  - Allows changes during operation
  - Autobaud support option
- Four serial communications controllers (SCCs)
  - Ethernet/IEEE 802.3<sup>®</sup> standard optional on SCC1–4, supporting full 10-Mbps operation (available only on specially programmed devices)
  - HDLC/SDLC (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support point-to-point protocol (PPP)
  - AppleTalk
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Binary synchronous communication (BISYNC)
  - Totally transparent (bit streams)
  - Totally transparent (frame-based with optional cyclic redundancy check (CRC))
- Two SMCs (serial management channels)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division multiplexed (TDM) channels
- One SPI (serial peripheral interface)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- One I<sup>2</sup>C (inter-integrated circuit) port
  - Supports master and slave modes
  - Multiple-master environment support
- Time-slot assigner (TSA)
  - Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking



#### Table 4 shows the thermal characteristics for the MPC860.

#### Table 4. MPC860 Thermal Resistance Data

| Rating                               | Environment          |                         | Symbol               | ZP<br>MPC860P | ZQ / VR<br>MPC860P | Unit |
|--------------------------------------|----------------------|-------------------------|----------------------|---------------|--------------------|------|
| Mold Compound Thicknes               | s                    |                         |                      | 0.85          | 1.15               | mm   |
| Junction-to-ambient <sup>1</sup>     | Natural convection   | Single-layer board (1s) | $R_{\theta JA}^2$    | 34            | 34                 | °C/W |
|                                      |                      | Four-layer board (2s2p) | $R_{\theta JMA}^{3}$ | 22            | 22                 |      |
|                                      | Airflow (200 ft/min) | Single-layer board (1s) | $R_{\theta JMA}^{3}$ | 27            | 27                 |      |
|                                      |                      | Four-layer board (2s2p) | $R_{\theta JMA}^{3}$ | 18            | 18                 |      |
| Junction-to-board <sup>4</sup>       |                      |                         | $R_{\theta JB}$      | 14            | 13                 |      |
| Junction-to-case <sup>5</sup>        |                      |                         | $R_{\thetaJC}$       | 6             | 8                  |      |
| Junction-to-package top <sup>6</sup> | Natural convection   |                         | $\Psi_{JT}$          | 2             | 2                  |      |

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

<sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.

<sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

<sup>4</sup> Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

- <sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction-to-case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2.



Layout Practices

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per JEDEC JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## 7.6 References

| Semiconductor Equipment and Materials International | (415) 964-5111       |
|-----------------------------------------------------|----------------------|
| 805 East Middlefield Rd.                            |                      |
| Mountain View, CA 94043                             |                      |
| MIL-SPEC and EIA/JESD (JEDEC) Specifications        | 800-854-7179 or      |
| (Available from Global Engineering Documents)       | 303-397-7956         |
| JEDEC Specifications                                | http://www.jedec.org |

- 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54.
- B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220.

# 8 Layout Practices

Each  $V_{DD}$  pin on the MPC860 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on the chip. The  $V_{DD}$  power supply should be bypassed to ground using at least four 0.1 µF-bypass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{DD}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board employing two inner layers as  $V_{CC}$  and GND planes is recommended.

All output pins on the MPC860 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of 6 inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.



**Bus Signal Timing** 

|      |                                                                                                                                                                                                                                                                                                                                                                                                        | 33    | MHz  | 40 1  | MHz  | 50 I  | MHz  | 66 I  | ИНz  |      |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|-------|------|-------|------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                         | Min   | Мах  | Min   | Мах  | Min   | Мах  | Min   | Max  | Unit |
| B29d | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 0                                                                                                                                                                                                                                                                                          | 43.45 |      | 35.5  | _    | 28.00 |      | 20.73 | _    | ns   |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                                                                                                                                 | 43.45 |      | 35.5  |      | 28.00 |      | 29.73 | _    | ns   |
| B29f | $\overline{WE}$ (0:3) negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                         | 8.86  | _    | 6.88  | _    | 5.00  | _    | 3.18  |      | ns   |
| B29g | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 8.86  | _    | 6.88  | —    | 5.00  | —    | 3.18  | _    | ns   |
| B29h | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>EBDF = 1                                                                                                                                                                                                                                                                                          | 38.67 | —    | 31.38 | —    | 24.50 | —    | 17.83 | _    | ns   |
| B29i | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                                                                                                                 | 38.67 |      | 31.38 |      | 24.50 |      | 17.83 | _    | ns   |
| B30  | $\overline{CS}$ , $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access <sup>8</sup>                                                                                                                                                                                                                                                                                     | 5.58  | —    | 4.25  | —    | 3.00  | —    | 1.79  |      | ns   |
| B30a | $\overline{\text{WE}}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM, write access, TRLX = 0,<br>CSNT = 1, $\overline{\text{CS}}$ negated to A(0:31) invalid<br>GPCM write access, TRLX = 0, CSNT = 1<br>ACS = 10, or ACS = 11, EBDF = 0                                                                                                                                                       | 13.15 | _    | 10.50 | _    | 8.00  | _    | 5.58  |      | ns   |
| B30b | $\label{eq:weighted} \hline WE(0:3) \ negated to \ A(0:31), \ invalid \ GPCM \\ BADDR(28:30) \ invalid \ GPCM \ write \ access, \\ TRLX = 1, \ CSNT = 1. \ \overline{CS} \ negated to \\ A(0:31), \ Invalid \ GPCM, \ write \ access, \\ TRLX = 1, \ CSNT = 1, \ ACS = 10, \ or \\ ACS = 11, \ EBDF = 0 \\ \hline \hline \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                            | 43.45 | _    | 35.50 | _    | 28.00 | _    | 20.73 | _    | ns   |
| B30c | $\label{eq:weighted} \begin{array}{ c c c c } \hline WE(0:3) \mbox{ negated to } A(0:31), \mbox{ BADDR}(28:30) \\ \hline \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline CSNT = 1. \end{cmathcelline CS} \mbox{ negated to } A(0:31) \mbox{ invalid GPCM write access, TRLX = 0, } \\ \hline GPCM \mbox{ write access, TRLX = 0, } \\ \hline ACS = 10, \mbox{ ACS = 11, EBDF = 1} \end{array}$ | 8.36  | _    | 6.38  | _    | 4.50  | _    | 2.68  |      | ns   |
| B30d | $\overline{WE}(0:3)$ negated to A(0:31), BADDR(28:30)<br>invalid GPCM write access, TRLX = 1,<br>CSNT =1. $\overline{CS}$ negated to A(0:31) invalid<br>GPCM write access TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                                                                                                                                                                       | 38.67 | _    | 31.38 | _    | 24.50 | _    | 17.83 |      | ns   |
| B31  | CLKOUT falling edge to CS valid—as<br>requested by control bit CST4 in the<br>corresponding word in UPM                                                                                                                                                                                                                                                                                                | 1.50  | 6.00 | 1.50  | 6.00 | 1.50  | 6.00 | 1.50  | 6.00 | ns   |

#### Table 7. Bus Operation Timings (continued)



Figure 3 is the control timing diagram.



Figure 4 provides the timing for the external clock.



Figure 4. External Clock Timing







Figure 16. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1)



Figure 18 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 19 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 19. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



**Bus Signal Timing** 





Figure 26. PCMCIA Access Cycle Timing External Bus Write

Figure 27 provides the PCMCIA  $\overline{WAIT}$  signal detection timing.



Figure 27. PCMCIA WAIT Signal Detection Timing





Figure 34 provides the reset timing for the debug port configuration.

Figure 34. Reset Timing—Debug Port Configuration

## **10 IEEE 1149.1 Electrical Specifications**

Table 13 provides the JTAG timings for the MPC860 shown in Figure 35 through Figure 38.

| Num   | Charactariatia                                         | All Frequencies |       | Unit |
|-------|--------------------------------------------------------|-----------------|-------|------|
| Nulli | Characteristic                                         | Min             | Мах   | Onit |
| J82   | TCK cycle time                                         | 100.00          | —     | ns   |
| J83   | TCK clock pulse width measured at 1.5 V                | 40.00           | _     | ns   |
| J84   | TCK rise and fall times                                | 0.00            | 10.00 | ns   |
| J85   | TMS, TDI data setup time                               | 5.00            | —     | ns   |
| J86   | TMS, TDI data hold time                                | 25.00           | —     | ns   |
| J87   | TCK low to TDO data valid                              | —               | 27.00 | ns   |
| J88   | TCK low to TDO data invalid                            | 0.00            | —     | ns   |
| J89   | TCK low to TDO high impedance                          | —               | 20.00 | ns   |
| J90   | TRST assert time                                       | 100.00          | _     | ns   |
| J91   | TRST setup time to TCK low                             | 40.00           | —     | ns   |
| J92   | TCK falling edge to output valid                       | —               | 50.00 | ns   |
| J93   | TCK falling edge to output valid out of high impedance | —               | 50.00 | ns   |
| J94   | TCK falling edge to output high impedance              | —               | 50.00 | ns   |
| J95   | Boundary scan input valid to TCK rising edge           | 50.00           | —     | ns   |
| J96   | TCK rising edge to boundary scan input invalid         | 50.00           |       | ns   |

Table 13. JTAG Timing

**CPM Electrical Characteristics** 



## **11 CPM Electrical Characteristics**

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC860.

## 11.1 PIP/PIO AC Electrical Specifications

Table 14 provides the PIP/PIO AC timings as shown in Figure 39 through Figure 43.

#### Table 14. PIP/PIO Timing

| Num | Characteristic                                                       | All Frequencies       |         | Unit |
|-----|----------------------------------------------------------------------|-----------------------|---------|------|
|     | Onardetensite                                                        | Min                   | Min Max |      |
| 21  | Data-in setup time to STBI low                                       | 0                     | _       | ns   |
| 22  | Data-in hold time to STBI high                                       | 2.5 – t3 <sup>1</sup> | _       | CLK  |
| 23  | STBI pulse width                                                     | 1.5                   | _       | CLK  |
| 24  | STBO pulse width                                                     | 1 CLK – 5 ns          | _       | ns   |
| 25  | Data-out setup time to STBO low                                      | 2                     | _       | CLK  |
| 26  | Data-out hold time from STBO high                                    | 5                     | _       | CLK  |
| 27  | STBI low to STBO low (Rx interlock)                                  | _                     | 2       | CLK  |
| 28  | STBI low to STBO high (Tx interlock)                                 | 2                     | _       | CLK  |
| 29  | Data-in setup time to clock high                                     | 15                    | _       | ns   |
| 30  | Data-in hold time from clock high                                    | 7.5                   | _       | ns   |
| 31  | Clock low to data-out valid (CPU writes data, control, or direction) |                       | 25      | ns   |

<sup>1</sup> t3 = Specification 23.



Figure 39. PIP Rx (Interlock Mode) Timing Diagram



**CPM Electrical Characteristics** 

## 11.4 Baud Rate Generator AC Electrical Specifications

Table 17 provides the baud rate generator timings as shown in Figure 49.

#### Table 17. Baud Rate Generator Timing

| Num | Charactariatia          | All Freq | uencies | Unit |
|-----|-------------------------|----------|---------|------|
|     | Characteristic          | Min      | Max     | Unit |
| 50  | BRGO rise and fall time | —        | 10      | ns   |
| 51  | BRGO duty cycle         | 40       | 60      | %    |
| 52  | BRGO cycle              | 40       | —       | ns   |



#### Figure 49. Baud Rate Generator Timing Diagram

## **11.5 Timer AC Electrical Specifications**

Table 18 provides the general-purpose timer timings as shown in Figure 50.

#### Table 18. Timer Timing

| Num | Characteristic               | All Freq | All Frequencies<br>Min Max | Unit |
|-----|------------------------------|----------|----------------------------|------|
|     | Characteristic               | Min      |                            | Unit |
| 61  | TIN/TGATE rise and fall time | 10       | —                          | ns   |
| 62  | TIN/TGATE low time           | 1        | —                          | CLK  |
| 63  | TIN/TGATE high time          | 2        | —                          | CLK  |
| 64  | TIN/TGATE cycle time         | 3        | —                          | CLK  |
| 65  | CLKO low to TOUT valid       | 3        | 25                         | ns   |





Figure 50. CPM General-Purpose Timers Timing Diagram

## **11.6 Serial Interface AC Electrical Specifications**

Table 19 provides the serial interface timings as shown in Figure 51 through Figure 55.

| Num | Obevectovictie                                           | All Frequencies |                       | 11   |
|-----|----------------------------------------------------------|-----------------|-----------------------|------|
| NUM | Characteristic                                           | Min             | Max                   | Unit |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup>       | —               | SYNCCLK/2.5           | MHz  |
| 71  | L1RCLK, L1TCLK width low $(DSC = 0)^2$                   | P + 10          | —                     | ns   |
| 71a | L1RCLK, L1TCLK width high $(DSC = 0)^3$                  | P + 10          | —                     | ns   |
| 72  | L1TXD, L1ST(1–4), L1RQ, L1CLKO rise/fall time            | —               | 15.00                 | ns   |
| 73  | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time)   | 20.00           | —                     | ns   |
| 74  | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | 35.00           | —                     | ns   |
| 75  | L1RSYNC, L1TSYNC rise/fall time                          | —               | 15.00                 | ns   |
| 76  | L1RXD valid to L1CLK edge (L1RXD setup time)             | 17.00           | —                     | ns   |
| 77  | L1CLK edge to L1RXD invalid (L1RXD hold time)            | 13.00           | —                     | ns   |
| 78  | L1CLK edge to L1ST(1-4) valid <sup>4</sup>               | 10.00           | 45.00                 | ns   |
| 78A | L1SYNC valid to L1ST(1-4) valid                          | 10.00           | 45.00                 | ns   |
| 79  | L1CLK edge to L1ST(1-4) invalid                          | 10.00           | 45.00                 | ns   |
| 80  | L1CLK edge to L1TXD valid                                | 10.00           | 55.00                 | ns   |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                | 10.00           | 55.00                 | ns   |
| 81  | L1CLK edge to L1TXD high impedance                       | 0.00            | 42.00                 | ns   |
| 82  | L1RCLK, L1TCLK frequency (DSC =1)                        | —               | 16.00 or<br>SYNCCLK/2 | MHz  |
| 83  | L1RCLK, L1TCLK width low (DSC = 1)                       | P + 10          | _                     | ns   |
| 83a | L1RCLK, L1TCLK width high $(DSC = 1)^3$                  | P + 10          | —                     | ns   |

#### Table 19. SI Timing



**CPM Electrical Characteristics** 









Figure 58. HDLC Bus Timing Diagram

## **11.8 Ethernet Electrical Specifications**

Table 22 provides the Ethernet timings as shown in Figure 59 through Figure 63.

|     | Oh ann athreid the                                              | All Frequencies | Unit    |    |
|-----|-----------------------------------------------------------------|-----------------|---------|----|
| NUM | Characteristic                                                  | Min             | Min Max |    |
| 120 | CLSN width high                                                 | 40              |         | ns |
| 121 | RCLK1 rise/fall time                                            | —               | 15      | ns |
| 122 | RCLK1 width low                                                 | 40              | —       | ns |
| 123 | RCLK1 clock period <sup>1</sup>                                 | 80              | 120     | ns |
| 124 | RXD1 setup time                                                 | 20              | —       | ns |
| 125 | RXD1 hold time                                                  | 5               | —       | ns |
| 126 | RENA active delay (from RCLK1 rising edge of the last data bit) | 10              | —       | ns |
| 127 | RENA width low                                                  | 100             | —       | ns |
| 128 | TCLK1 rise/fall time                                            | —               | 15      | ns |
| 129 | TCLK1 width low                                                 | 40              | —       | ns |
| 130 | TCLK1 clock period <sup>1</sup>                                 | 99              | 101     | ns |
| 131 | TXD1 active delay (from TCLK1 rising edge)                      | 10              | 50      | ns |
| 132 | TXD1 inactive delay (from TCLK1 rising edge)                    | 10              | 50      | ns |
| 133 | TENA active delay (from TCLK1 rising edge)                      | 10              | 50      | ns |
| 134 | TENA inactive delay (from TCLK1 rising edge)                    | 10              | 50      | ns |



**CPM Electrical Characteristics** 

## 11.10 SPI Master AC Electrical Specifications

Table 24 provides the SPI master timings as shown in Figure 65 and Figure 66.

#### Table 24. SPI Master Timing

| Num | Chavastavistia                      | All Freq | All Frequencies | Unit             |
|-----|-------------------------------------|----------|-----------------|------------------|
|     | Characteristic                      | Min Max  | Мах             | Unit             |
| 160 | MASTER cycle time                   | 4        | 1024            | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2        | 512             | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 50       | _               | ns               |
| 163 | Master data hold time (inputs)      | 0        | —               | ns               |
| 164 | Master data valid (after SCK edge)  | —        | 20              | ns               |
| 165 | Master data hold time (outputs)     | 0        | —               | ns               |
| 166 | Rise time output                    | —        | 15              | ns               |
| 167 | Fall time output                    | —        | 15              | ns               |





#### **UTOPIA AC Electrical Specifications**

Figure 70 shows signal timings during UTOPIA receive operations.



Figure 71 shows signal timings during UTOPIA transmit operations.



Figure 71. UTOPIA Transmit Timing



FEC Electrical Characteristics

# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%.

Table 30 provides information on the MII transmit signal timing.

| Table 30. MI | Transmit | Signal | Timing |
|--------------|----------|--------|--------|
|--------------|----------|--------|--------|

| Num | Characteristic                                           | Min | Max | Unit                 |
|-----|----------------------------------------------------------|-----|-----|----------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns                   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   |     | 25  |                      |
| M7  | MII_TX_CLK pulse width high                              | 35  | 65% | MII_TX_CLK<br>period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK<br>period |

Figure 73 shows the MII transmit signal timing diagram.



Figure 73. MII Transmit Signal Timing Diagram



### 14.2 Pin Assignments

Figure 76 shows the top view pinout of the PBGA package. For additional information, see the MPC860 PowerQUICC User's Manual, or the MPC855T User's Manual.

|           | $\sim$       | ~         | $\sim$    | ~           | $\sim$              | ~          | ~          | ~          | ~          | ~          | ~          | ~          | ~          | ~         | ~                      | $\sim$    | $\sim$   |             |         |
|-----------|--------------|-----------|-----------|-------------|---------------------|------------|------------|------------|------------|------------|------------|------------|------------|-----------|------------------------|-----------|----------|-------------|---------|
|           | O<br>PD10    | O<br>PD8  | O<br>PD3  |             | O<br>D0             | O<br>D4    | ⊖<br>D1    | )<br>D2    | ()<br>D3   | O<br>D5    |            | O<br>D6    | 0<br>D7    | 0<br>D29  | DP2                    |           | с IPA3   |             | W       |
| O<br>PD14 | O<br>PD13    | O<br>PD9  | O<br>PD6  | O<br>M_Tx_I |                     | O<br>D13   | ()<br>D27  | 〇<br>D10   | )<br>D14   | 〇<br>D18   | 〇<br>D20   | 〇<br>D24   | 0<br>D28   | O<br>DP1  | O<br>DP3               | O<br>DP0  | ⊖<br>N/C |             | V<br>1  |
| 0<br>PA0  | O<br>PB14    | O<br>PD15 | O<br>PD4  | O<br>PD5    |                     | ()<br>D8   | ()<br>D23  | )<br>D11   | )<br>D16   | )<br>D19   | 0<br>D21   | 〇<br>D26   | )<br>D30   | O<br>IPA5 | O<br>IPA4              | O<br>IPA2 | O<br>N/C | O<br>VSSSYN | U<br>N  |
| O<br>PA1  | O<br>PC5     | O<br>PC4  | O<br>PD11 |             |                     | )<br>1 D12 | ()<br>D17  | )<br>D9    | )<br>D15   | )<br>D22   | )<br>D25   | 〇<br>D31   | O<br>IPA6  |           | O<br>IPA1              | O<br>IPA7 | ⊖<br>xfc |             | T<br>N  |
| O<br>PC6  | 0<br>PA2     | O<br>PB15 | O<br>PD12 | $\bigcirc$  |                     | 0          | 0          | $\bigcirc$ | $\bigcirc$ | 0          | 0          | 0          | 0          |           |                        |           |          |             | R<br>WR |
| O<br>PA4  | O<br>PB17    | O<br>PA3  |           | $\bigcirc$  | $\bigcap_{i=1}^{n}$ |            | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | GND        |           |                        |           |          |             | Ρ       |
| O<br>PB19 | O<br>PA5     | O<br>PB18 | O<br>PB16 | $\bigcirc$  | 0                   | $\bigcirc$ | 0         |                        |           |          |             | N       |
| O<br>PA7  | 0<br>PC8     | O<br>PA6  | O<br>PC7  | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         |                        |           |          | R29 VDD     | M       |
| O<br>PB22 | O<br>PC9     | O<br>PA8  | O<br>PB20 | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         | О<br>ОР0               |           | O<br>OP1 |             | L<br>1  |
| O<br>PC10 | O<br>PA9     | O<br>PB23 | O<br>PB21 | $\bigcirc$  | 0                   | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |            | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0         |                        |           |          |             | к       |
| O<br>PC11 | O<br>PB24    | O<br>PA10 | O<br>PB25 | $\bigcirc$  | $\circ$             | $\bigcirc$ | 0         | O<br>IPB5              | O<br>IPB1 |          |             | J       |
|           |              |           | О<br>тск  | $\bigcirc$  | 0                   | $\bigcirc$ | 0         | О со                   |           |          |             | н       |
|           | _<br>⊂<br>™S |           | O<br>PA11 | $\bigcirc$  | 0                   | $\bigcirc$ | 0         |                        |           |          |             | G       |
| O<br>PB26 | O<br>PC12    | O<br>PA12 |           | $\bigcirc$  |                     |            | 0          | 0          | 0          | 0          | 0          | $\bigcirc$ |            |           |                        |           |          |             | F       |
| O<br>PB27 | O<br>PC13    | O<br>PA13 | O<br>PB29 | $\bigcirc$  |                     | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          |           | $\frac{\bigcirc}{CS3}$ | O<br>BI   |          |             | E       |
| 0         | 0            | 0         | 0         | 0           | $\bigcirc$          | $\bigcirc$ | 0          | 0          | 0          | 0          | <u> </u>   | 0          | 0          | <u> </u>  | <u> </u>               | 0         | 0        | 0           | D       |
|           |              |           |           |             |                     |            |            |            | A25        |            |            |            |            |           | $\frac{OS2}{OS2}$      |           |          |             | С       |
|           |              |           |           | A9          |                     |            |            |            |            |            |            |            |            |           |                        |           |          |             | В       |
| AU        |              |           |           |             |                     |            |            | A23        | A22        |            |            |            |            |           |                        |           |          | GPLB4       | A       |
| 19        | А2<br>18     | н5<br>17  | А7<br>16  | ATT<br>15   | A14<br>14           | А27<br>13  | A29<br>12  | АЗО<br>11  | A28<br>10  | A31<br>9   | 8          | в5А2<br>7  | vv⊨1<br>6  | vv⊨3<br>5 | 4                      | 3<br>3    | 2        | 1           |         |

**NOTE:** This is the top view of the device.

Figure 76. Pinout of the PBGA Package



Figure 78 shows the mechanical dimensions of the ZQ PBGA package.



- 1. All Dimensions in millimeters.
- 2. Dimensions and tolerance per ASME Y14.5M, 1994.
- 3. Maximum Solder Ball Diameter measured parallel to Datum A.
- 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls.

Figure 78. Mechanical Dimensions and Bottom Surface Nomenclature of the ZQ PBGA Package



Document Revision History

# **15 Document Revision History**

Table 35 lists significant changes between revisions of this hardware specification.

| Revision | Date    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10       | 09/2015 | In Table 34, moved MPC855TCVR50D4 and MPC855TCVR66D4 under the extended temperature (–40° to 95°C) and removed MC860ENCVR50D4R2 from the normal temperature Tape and Reel.                                                                                                                                                                                                                                                                                                                               |
| 9        | 10/2011 | Updated orderable part numbers in Table 34, "MPC860 Family Package/Frequency Availability."                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8        | 08/2007 | <ul> <li>Updated template.</li> <li>On page 1, added a second paragraph.</li> <li>After Table 2, inserted a new figure showing the undershoot/overshoot voltage (Figure 1) and renumbered the rest of the figures.</li> <li>In Figure 3, changed all reference voltage measurement points from 0.2 and 0.8 V to 50% level.</li> <li>In Table 16, changed num 46 description to read, "TA assertion to rising edge"</li> <li>In Figure 46, changed TA to reflect the rising edge of the clock.</li> </ul> |
| 7.0      | 9/2004  | <ul> <li>Added a tablefootnote to Table 6 DC Electrical Specifications about meeting the VIL Max of the I2C Standard</li> <li>Replaced the thermal characteristics in Table 4 by the ZQ package</li> <li>Add the new parts to the Ordering and Availablity Chart in Table 34</li> <li>Added the mechanical spec of the ZQ package in Figure 78</li> <li>Removed all of the old revisions from Table 5</li> </ul>                                                                                         |
| 6.3      | 9/2003  | <ul> <li>Added Section 11.2 on the Port C interrupt pins</li> <li>Nontechnical reformatting</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6.2      | 8/2003  | <ul> <li>Changed B28a through B28d and B29d to show that TRLX can be 0 or 1</li> <li>Changed reference documentation to reflect the Rev 2 MPC860 PowerQUICC Family Users Manual</li> <li>Nontechnical reformatting</li> </ul>                                                                                                                                                                                                                                                                            |
| 6.1      | 11/2002 | <ul> <li>Corrected UTOPIA RXenb* and TXenb* timing values</li> <li>Changed incorrect usage of Vcc to Vdd</li> <li>Corrected dual port RAM to 8 Kbytes</li> </ul>                                                                                                                                                                                                                                                                                                                                         |
| 6        | 10/2002 | Added the MPC855T. Corrected Figure 26 on page -36.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5.1      | 11/2001 | Revised template format, removed references to MAC functionality, changed Table 7 B23 max value @ 66 MHz from 2ns to 8ns, added this revision history table                                                                                                                                                                                                                                                                                                                                              |

#### Table 35. Document Revision History