# E·XFL

## NXP USA Inc. - MPC860TCZQ66D4 Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC860                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 66MHz                                                                  |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (4), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | -40°C ~ 95°C (TJ)                                                      |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc860tczq66d4 |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 2 Features

The following list summarizes the key MPC860 features:

- Embedded single-issue, 32-bit core (implementing the Power Architecture technology) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch without conditional execution.
  - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1)
    - 16-Kbyte instruction caches are four-way, set-associative with 256 sets; 4-Kbyte instruction caches are two-way, set-associative with 128 sets.
    - 8-Kbyte data caches are two-way, set-associative with 256 sets; 4-Kbyte data caches are two-way, set-associative with 128 sets.
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully-associative instruction, and data TLBs
  - MMUs support multiple page sizes of 4-, 16-, and 512-Kbytes, and 8-Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip-emulation debug mode
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Operates at up to 80 MHz
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank.
  - Up to 15 wait states programmable per memory bank
  - Glueless interface to DRAM, SIMMS, SRAM, EPROM, Flash EPROM, and other memory devices
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{\text{CAS}}$  lines, four  $\overline{\text{WE}}$  lines, and one  $\overline{\text{OE}}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbytes to 256 Mbytes)
  - Selectable write protection
  - On-chip bus arbitration logic
- General-purpose timers
  - Four 16-bit timers or two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture.



- Up to 8 Kbytes of dual-port RAM
- 16 serial DMA (SDMA) channels
- Three parallel I/O registers with open-drain capability
- Four baud-rate generators (BRGs)
  - Independent (can be tied to any SCC or SMC)
  - Allows changes during operation
  - Autobaud support option
- Four serial communications controllers (SCCs)
  - Ethernet/IEEE 802.3<sup>®</sup> standard optional on SCC1–4, supporting full 10-Mbps operation (available only on specially programmed devices)
  - HDLC/SDLC (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support point-to-point protocol (PPP)
  - AppleTalk
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Binary synchronous communication (BISYNC)
  - Totally transparent (bit streams)
  - Totally transparent (frame-based with optional cyclic redundancy check (CRC))
- Two SMCs (serial management channels)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division multiplexed (TDM) channels
- One SPI (serial peripheral interface)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- One I<sup>2</sup>C (inter-integrated circuit) port
  - Supports master and slave modes
  - Multiple-master environment support
- Time-slot assigner (TSA)
  - Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking



### Table 4 shows the thermal characteristics for the MPC860.

### Table 4. MPC860 Thermal Resistance Data

| Rating                           | Env                  | Symbol                  | ZP<br>MPC860P       | ZQ / VR<br>MPC860P | Unit |      |
|----------------------------------|----------------------|-------------------------|---------------------|--------------------|------|------|
| Mold Compound Thicknes           | S                    |                         | •                   | 0.85               | 1.15 | mm   |
| Junction-to-ambient <sup>1</sup> | Natural convection   | Single-layer board (1s) | $R_{\theta JA}^2$   | 34                 | 34   | °C/W |
|                                  |                      | Four-layer board (2s2p) | $R_{\thetaJMA}{}^3$ | 22                 | 22   |      |
|                                  | Airflow (200 ft/min) | Single-layer board (1s) | $R_{\thetaJMA}{}^3$ | 27                 | 27   |      |
|                                  |                      | Four-layer board (2s2p) | $R_{\thetaJMA}{}^3$ | 18                 | 18   |      |
| Junction-to-board <sup>4</sup>   |                      |                         | $R_{\theta J B}$    | 14                 | 13   |      |
| Junction-to-case <sup>5</sup>    |                      |                         | $R_{	ext{	heta}JC}$ | 6                  | 8    |      |
| Junction-to-package top 6        | Natural convection   |                         | $\Psi_{JT}$         | 2                  | 2    |      |

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

<sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.

<sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

<sup>4</sup> Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

- <sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction-to-case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2.



|      | Characteristic                                                                                                                                  | 33 MHz 40 N |       | MHz 50 MHz |       | 66 MHz |       |       |       |      |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------|--------|-------|-------|-------|------|
| Num  |                                                                                                                                                 | Min         | Max   | Min        | Max   | Min    | Max   | Min   | Max   | Unit |
| B23  | CLKOUT rising edge to $\overline{\text{CS}}$ negated GPCM<br>read access, GPCM write access ACS = 00,<br>TRLX = 0, and CSNT = 0                 | 2.00        | 8.00  | 2.00       | 8.00  | 2.00   | 8.00  | 2.00  | 8.00  | ns   |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 0                                                                    | 5.58        | —     | 4.25       | _     | 3.00   | —     | 1.79  | _     | ns   |
| B24a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 0                                                                    | 13.15       | —     | 10.50      | _     | 8.00   | _     | 5.58  | —     | ns   |
| B25  | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}$ (0:3) asserted                                                                          | _           | 9.00  | _          | 9.00  | —      | 9.00  | _     | 9.00  | ns   |
| B26  | CLKOUT rising edge to OE negated                                                                                                                | 2.00        | 9.00  | 2.00       | 9.00  | 2.00   | 9.00  | 2.00  | 9.00  | ns   |
| B27  | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 1                                                                    | 35.88       | _     | 29.25      | _     | 23.00  | —     | 16.94 | _     | ns   |
| B27a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 1                                                                    | 43.45       | —     | 35.50      | —     | 28.00  | —     | 20.73 | —     | ns   |
| B28  | CLKOUT rising edge to $\overline{WE}(0:3)$ negated<br>GPCM write access CSNT = 0                                                                | _           | 9.00  | _          | 9.00  | —      | 9.00  | _     | 9.00  | ns   |
| B28a | CLKOUT falling edge to $\overline{WE}(0:3)$ negated<br>GPCM write access TRLX = 0, 1, CSNT = 1,<br>EBDF = 0                                     | 7.58        | 14.33 | 6.25       | 13.00 | 5.00   | 11.75 | 3.80  | 10.54 | ns   |
| B28b | CLKOUT falling edge to $\overline{CS}$ negated GPCM<br>write access TRLX = 0, 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0                   | _           | 14.33 | _          | 13.00 | _      | 11.75 | —     | 10.54 | ns   |
| B28c | CLKOUT falling edge to $\overline{WE}$ (0:3) negated<br>GPCM write access TRLX = 0, 1, CSNT = 1<br>write access TRLX = 0, CSNT = 1,<br>EBDF = 1 | 10.86       | 17.99 | 8.88       | 16.00 | 7.00   | 14.13 | 5.18  | 12.31 | ns   |
| B28d | CLKOUT falling edge to $\overline{CS}$ negated GPCM<br>write access TRLX = 0, 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1                   | _           | 17.99 | —          | 16.00 | —      | 14.13 | —     | 12.31 | ns   |
| B29  | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access CSNT = 0, EBDF = 0                                                 | 5.58        | —     | 4.25       | —     | 3.00   | —     | 1.79  | —     | ns   |
| B29a | $\overline{WE}(0:3)$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>EBDF = 0                                   | 13.15       | —     | 10.5       | —     | 8.00   | —     | 5.58  |       | ns   |
| B29b | $\overline{CS}$ negated to D(0:31), DP(0:3), High-Z<br>GPCM write access, ACS = 00, TRLX = 0, 1,<br>and CSNT = 0                                | 5.58        |       | 4.25       |       | 3.00   |       | 1.79  |       | ns   |
| B29c | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 0          | 13.15       |       | 10.5       |       | 8.00   |       | 5.58  |       | ns   |

## Table 7. Bus Operation Timings (continued)



**Bus Signal Timing** 

| NI   | Characteristic                                                                                                                       | 33 MHz |     | 40 MHz |     | 50 MHz |     | 66 MHz |     | Unit |
|------|--------------------------------------------------------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------|
| Num  | Characteristic                                                                                                                       | Min    | Мах | Min    | Мах | Min    | Max | Min    | Мах | Unit |
| B35  | A(0:31), BADDR(28:30) to CS valid—as<br>requested by control bit BST4 in the<br>corresponding word in UPM                            | 5.58   |     | 4.25   |     | 3.00   | _   | 1.79   |     | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid—as requested by control bit BST1 in the corresponding word in UPM | 13.15  |     | 10.50  | —   | 8.00   | _   | 5.58   |     | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid—as requested by control bit BST2 in the corresponding word in UPM | 20.73  |     | 16.75  | —   | 13.00  | _   | 9.36   |     | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31) to<br>GPL valid—as requested by control bit GxT4<br>in the corresponding word in UPM              | 5.58   |     | 4.25   |     | 3.00   | _   | 1.79   |     | ns   |
| B37  | UPWAIT valid to CLKOUT falling edge9                                                                                                 | 6.00   |     | 6.00   |     | 6.00   | _   | 6.00   |     | ns   |
| B38  | CLKOUT falling edge to UPWAIT valid <sup>9</sup>                                                                                     | 1.00   | _   | 1.00   | _   | 1.00   |     | 1.00   |     | ns   |
| B39  | AS valid to CLKOUT rising edge <sup>10</sup>                                                                                         | 7.00   |     | 7.00   |     | 7.00   | _   | 7.00   |     | ns   |
| B40  | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge                                                                        | 7.00   |     | 7.00   | _   | 7.00   |     | 7.00   | —   | ns   |
| B41  | $\overline{\text{TS}}$ valid to CLKOUT rising edge (setup time)                                                                      | 7.00   |     | 7.00   |     | 7.00   | _   | 7.00   |     | ns   |
| B42  | CLKOUT rising edge to $\overline{TS}$ valid (hold time)                                                                              | 2.00   | _   | 2.00   | _   | 2.00   | _   | 2.00   | _   | ns   |
| B43  | AS negation to memory controller signals negation                                                                                    | _      | TBD | _      | TBD | —      | TBD | _      | TBD | ns   |

| Table 7 | Bus O | neration | Timinas | (continued) |
|---------|-------|----------|---------|-------------|
|         | Du3 0 | peration | rinnigs | (continucu) |

<sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value.

<sup>2</sup> If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.

<sup>3</sup> The timings specified in B4 and B5 are based on full strength clock.

<sup>4</sup> The timing for BR output is relevant when the MPC860 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC860 is selected to work with internal bus arbiter.

<sup>5</sup> The timing required for BR input is relevant when the MPC860 is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC860 is selected to work with external bus arbiter.

<sup>6</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>7</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)

<sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.

<sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 18.

<sup>10</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 21.



**Bus Signal Timing** 

Figure 5 provides the timing for the synchronous output signals.



Figure 5. Synchronous Output Signals Timing

Figure 6 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 6. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing



**Bus Signal Timing** 



Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1)





Figure 42. PIP TX (Pulse Mode) Timing Diagram



| Num | Characteristic                                                                                          | All Freq | Unit |      |
|-----|---------------------------------------------------------------------------------------------------------|----------|------|------|
|     | Characteristic                                                                                          | Min      | Мах  | Unit |
| 42  | SDACK assertion delay from clock high                                                                   | —        | 12   | ns   |
| 43  | SDACK negation delay from clock low                                                                     | —        | 12   | ns   |
| 44  | SDACK negation delay from TA low                                                                        | —        | 20   | ns   |
| 45  | SDACK negation delay from clock high                                                                    | —        | 15   | ns   |
| 46  | $\overline{TA}$ assertion to rising edge of the clock setup time (applies to external $\overline{TA}$ ) | 7        |      | ns   |

## Table 16. IDMA Controller Timing (continued)



Figure 45. IDMA External Requests Timing Diagram



Figure 46. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA





Figure 47. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA



Figure 48. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA





Figure 50. CPM General-Purpose Timers Timing Diagram

# **11.6 Serial Interface AC Electrical Specifications**

Table 19 provides the serial interface timings as shown in Figure 51 through Figure 55.

| Num   | Characteristic                                           | All Fred | quencies              | 11   |
|-------|----------------------------------------------------------|----------|-----------------------|------|
| Nulli |                                                          | Min      | Max                   | Unit |
| 70    | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup>       | _        | SYNCCLK/2.5           | MHz  |
| 71    | L1RCLK, L1TCLK width low $(DSC = 0)^2$                   | P + 10   | _                     | ns   |
| 71a   | L1RCLK, L1TCLK width high (DSC = $0$ ) <sup>3</sup>      | P + 10   | _                     | ns   |
| 72    | L1TXD, L1ST(1–4), L1RQ, L1CLKO rise/fall time            | _        | 15.00                 | ns   |
| 73    | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time)   | 20.00    | —                     | ns   |
| 74    | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | 35.00    | —                     | ns   |
| 75    | L1RSYNC, L1TSYNC rise/fall time                          | _        | 15.00                 | ns   |
| 76    | L1RXD valid to L1CLK edge (L1RXD setup time)             | 17.00    | —                     | ns   |
| 77    | L1CLK edge to L1RXD invalid (L1RXD hold time)            | 13.00    | —                     | ns   |
| 78    | L1CLK edge to L1ST(1-4) valid <sup>4</sup>               | 10.00    | 45.00                 | ns   |
| 78A   | L1SYNC valid to L1ST(1-4) valid                          | 10.00    | 45.00                 | ns   |
| 79    | L1CLK edge to L1ST(1-4) invalid                          | 10.00    | 45.00                 | ns   |
| 80    | L1CLK edge to L1TXD valid                                | 10.00    | 55.00                 | ns   |
| 80A   | L1TSYNC valid to L1TXD valid <sup>4</sup>                | 10.00    | 55.00                 | ns   |
| 81    | L1CLK edge to L1TXD high impedance                       | 0.00     | 42.00                 | ns   |
| 82    | L1RCLK, L1TCLK frequency (DSC =1)                        | _        | 16.00 or<br>SYNCCLK/2 | MHz  |
| 83    | L1RCLK, L1TCLK width low (DSC = 1)                       | P + 10   | —                     | ns   |
| 83a   | L1RCLK, L1TCLK width high (DSC = $1$ ) <sup>3</sup>      | P + 10   | —                     | ns   |

## Table 19. SI Timing













Figure 58. HDLC Bus Timing Diagram

# **11.8 Ethernet Electrical Specifications**

Table 22 provides the Ethernet timings as shown in Figure 59 through Figure 63.

| Num | Characteristic                                                  | All Freq | uencies | Unit |
|-----|-----------------------------------------------------------------|----------|---------|------|
| Num | Characteristic                                                  | Min      | Max     | Unit |
| 120 | CLSN width high                                                 | 40       | _       | ns   |
| 121 | RCLK1 rise/fall time                                            | —        | 15      | ns   |
| 122 | RCLK1 width low                                                 | 40       | —       | ns   |
| 123 | RCLK1 clock period <sup>1</sup>                                 | 80       | 120     | ns   |
| 124 | RXD1 setup time                                                 | 20       | —       | ns   |
| 125 | RXD1 hold time                                                  | 5        | —       | ns   |
| 126 | RENA active delay (from RCLK1 rising edge of the last data bit) | 10       | —       | ns   |
| 127 | RENA width low                                                  | 100      | —       | ns   |
| 128 | TCLK1 rise/fall time                                            | —        | 15      | ns   |
| 129 | TCLK1 width low                                                 | 40       | —       | ns   |
| 130 | TCLK1 clock period <sup>1</sup>                                 | 99       | 101     | ns   |
| 131 | TXD1 active delay (from TCLK1 rising edge)                      | 10       | 50      | ns   |
| 132 | TXD1 inactive delay (from TCLK1 rising edge)                    | 10       | 50      | ns   |
| 133 | TENA active delay (from TCLK1 rising edge)                      | 10       | 50      | ns   |
| 134 | TENA inactive delay (from TCLK1 rising edge)                    | 10       | 50      | ns   |



# **11.10 SPI Master AC Electrical Specifications**

Table 24 provides the SPI master timings as shown in Figure 65 and Figure 66.

### Table 24. SPI Master Timing

| Num | Characteristic                      | All Freq | Unit |                  |
|-----|-------------------------------------|----------|------|------------------|
| num | Characteristic                      | Min      | Мах  | Unit             |
| 160 | MASTER cycle time                   | 4        | 1024 | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2        | 512  | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 50       | —    | ns               |
| 163 | Master data hold time (inputs)      | 0        | —    | ns               |
| 164 | Master data valid (after SCK edge)  | —        | 20   | ns               |
| 165 | Master data hold time (outputs)     | 0        | —    | ns               |
| 166 | Rise time output                    | —        | 15   | ns               |
| 167 | Fall time output                    | —        | 15   | ns               |





# 11.12 I<sup>2</sup>C AC Electrical Specifications

Table 26 provides the  $I^2C$  (SCL < 100 kHz) timings.

## Table 26. I<sup>2</sup>C Timing (SCL < 100 kHz)

| Num | Characteristic                            | All Freq | Unit |      |
|-----|-------------------------------------------|----------|------|------|
| Num | Characteristic                            | Min      | Max  | Onit |
| 200 | SCL clock frequency (slave)               | 0        | 100  | kHz  |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.5      | 100  | kHz  |
| 202 | Bus free time between transmissions       | 4.7      | _    | μS   |
| 203 | Low period of SCL                         | 4.7      | —    | μS   |
| 204 | High period of SCL                        | 4.0      | —    | μS   |
| 205 | Start condition setup time                | 4.7      | —    | μS   |
| 206 | Start condition hold time                 | 4.0      | —    | μS   |
| 207 | Data hold time                            | 0        | —    | μS   |
| 208 | Data setup time                           | 250      | —    | ns   |
| 209 | SDL/SCL rise time                         | —        | 1    | μS   |
| 210 | SDL/SCL fall time                         | —        | 300  | ns   |
| 211 | Stop condition setup time                 | 4.7      | —    | μS   |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3 × pre\_scaler × 2). The ratio SYNCCLK/(BRGCLK/pre\_scaler) must be greater than or equal to 4/1.

## Table 27 provides the $I^2C$ (SCL > 100 kHz) timings.

## Table 27. . I<sup>2</sup>C Timing (SCL > 100 kHz)

| Num | Characteristic                            | Expression | All Freq        | Unit          |      |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
| Num | Characteristic                            | Expression | Min             | Мах           | Onit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       |            | 1/(2.2 * fSCL)  | —             | s    |
| 203 | Low period of SCL                         |            | 1/(2.2 * fSCL)  | —             | s    |
| 204 | High period of SCL                        |            | 1/(2.2 * fSCL)  | _             | S    |
| 205 | Start condition setup time                |            | 1/(2.2 * fSCL)  | —             | S    |
| 206 | Start condition hold time                 |            | 1/(2.2 * fSCL)  | —             | S    |
| 207 | Data hold time                            |            | 0               | _             | S    |
| 208 | Data setup time                           |            | 1/(40 * fSCL)   | _             | S    |
| 209 | SDL/SCL rise time                         |            | —               | 1/(10 * fSCL) | s    |
| 210 | SDL/SCL fall time                         |            | —               | 1/(33 * fSCL) | S    |
| 211 | Stop condition setup time                 |            | 1/2(2.2 * fSCL) |               | S    |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) × pre\_scaler × 2). The ratio SYNCCLK/(BRGCLK / pre\_scaler) must be greater than or equal to 4/1.



#### **UTOPIA AC Electrical Specifications**

Figure 70 shows signal timings during UTOPIA receive operations.



Figure 71 shows signal timings during UTOPIA transmit operations.



Figure 71. UTOPIA Transmit Timing



# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%.

Table 30 provides information on the MII transmit signal timing.

| Table 30. M | MII | Transmit | Signal | Timing |
|-------------|-----|----------|--------|--------|
|-------------|-----|----------|--------|--------|

| Num | Characteristic                                           | Min | Max | Unit                 |
|-----|----------------------------------------------------------|-----|-----|----------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns                   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   | _   | 25  |                      |
| M7  | MII_TX_CLK pulse width high                              | 35  | 65% | MII_TX_CLK<br>period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK<br>period |

Figure 73 shows the MII transmit signal timing diagram.



Figure 73. MII Transmit Signal Timing Diagram



# 13.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL)

Table 31 provides information on the MII async inputs signal timing.

Table 31. MII Async Inputs Signal Timing

| Num | Characteristic                       | Min | Max | Unit                 |
|-----|--------------------------------------|-----|-----|----------------------|
| M9  | MII_CRS, MII_COL minimum pulse width | 1.5 |     | MII_TX_CLK<br>period |

Figure 74 shows the MII asynchronous inputs signal timing diagram.



# 13.4 MII Serial Management Channel Timing (MII\_MDIO, MII\_MDC)

Table 32 provides information on the MII serial management channel signal timing. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation.

| Num | Characteristic                                                              | Min | Max | Unit              |
|-----|-----------------------------------------------------------------------------|-----|-----|-------------------|
| M10 | MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) | 0   | _   | ns                |
| M11 | MII_MDC falling edge to MII_MDIO output valid (max prop delay)              | _   | 25  | ns                |
| M12 | MII_MDIO (input) to MII_MDC rising edge setup                               | 10  | _   | ns                |
| M13 | MII_MDIO (input) to MII_MDC rising edge hold                                | 0   | _   | ns                |
| M14 | MII_MDC pulse width high                                                    | 40% | 60% | MII_MDC<br>period |
| M15 | MII_MDC pulse width low                                                     | 40% | 60% | MII_MDC<br>period |

### Table 32. MII Serial Management Channel Timing



#### Mechanical Data and Ordering Information

Figure 75 shows the MII serial management channel timing diagram.



Figure 75. MII Serial Management Channel Timing Diagram

# 14 Mechanical Data and Ordering Information

## 14.1 Ordering Information

Table 33 provides information on the MPC860 Revision D.4 derivative devices.

| Device   | Number of<br>SCCs <sup>1</sup> | Ethernet Support <sup>2</sup><br>(Mbps) | Multichannel<br>HDLC Support | ATM<br>Support |
|----------|--------------------------------|-----------------------------------------|------------------------------|----------------|
| MPC855T  | 1                              | 10/100                                  | Yes                          | Yes            |
| MPC860DE | 2                              | 10                                      | N/A                          | N/A            |
| MPC860DT |                                | 10/100                                  | Yes                          | Yes            |
| MPC860DP |                                | 10/100                                  | Yes                          | Yes            |
| MPC860EN | 4                              | 10                                      | N/A                          | N/A            |
| MPC860SR |                                | 10                                      | Yes                          | Yes            |
| MPC860T  |                                | 10/100                                  | Yes                          | Yes            |
| MPC860P  |                                | 10/100                                  | Yes                          | Yes            |

Table 33. MPC860 Family Revision D.4 Derivatives

<sup>1</sup> Serial communications controller (SCC)

<sup>2</sup> Up to 4 channels at 40 MHz or 2 channels at 25 MHz



#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2007-2015 Freescale Semiconductor, Inc.

Power

Document Number: MPC860EC Rev. 10 09/2015

