



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Obsolete                                                                |
|-------------------------------------------------------------------------|
| MPC8xx                                                                  |
| 1 Core, 32-Bit                                                          |
| 50MHz                                                                   |
| Communications; CPM                                                     |
| DRAM                                                                    |
| No                                                                      |
| -                                                                       |
| 10Mbps (4), 10/100Mbps (1)                                              |
| -                                                                       |
| -                                                                       |
| 3.3V                                                                    |
| 0°C ~ 95°C (TA)                                                         |
| -                                                                       |
| 357-BBGA                                                                |
| 357-PBGA (25x25)                                                        |
| https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc860tvr50d4r2 |
|                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Thermal Characteristics

Figure 1 shows the undershoot and overshoot voltages at the interface of the MPC860.



1. t<sub>interface</sub> refers to the clock period associated with the bus clock interface.

Figure 1. Undershoot/Overshoot Voltage for V<sub>DDH</sub> and V<sub>DDL</sub>

# 4 Thermal Characteristics

### Table 3. Package Description

| Package Designator | Package Code (Case No.) | Package Description     |
|--------------------|-------------------------|-------------------------|
| ZP                 | 5050 (1103-01)          | PBGA 357 25*25*0.9P1.27 |
| ZQ/VR              | 5058 (1103D-02)         | PBGA 357 25*25*1.2P1.27 |



### Table 4 shows the thermal characteristics for the MPC860.

### Table 4. MPC860 Thermal Resistance Data

| Rating                               | Env                     | Symbol                  | ZP<br>MPC860P        | ZQ / VR<br>MPC860P | Unit |      |  |
|--------------------------------------|-------------------------|-------------------------|----------------------|--------------------|------|------|--|
| Mold Compound Thicknes               | Mold Compound Thickness |                         |                      |                    |      |      |  |
| Junction-to-ambient <sup>1</sup>     | Natural convection      | Single-layer board (1s) | $R_{\theta JA}^2$    | 34                 | 34   | °C/W |  |
|                                      |                         | Four-layer board (2s2p) | $R_{\theta JMA}^{3}$ | 22                 | 22   |      |  |
|                                      | Airflow (200 ft/min)    | Single-layer board (1s) | $R_{\theta JMA}^{3}$ | 27                 | 27   |      |  |
|                                      |                         | Four-layer board (2s2p) | $R_{\theta JMA}^{3}$ | 18                 | 18   |      |  |
| Junction-to-board <sup>4</sup>       |                         |                         | $R_{\theta JB}$      | 14                 | 13   |      |  |
| Junction-to-case <sup>5</sup>        |                         |                         | $R_{\thetaJC}$       | 6                  | 8    |      |  |
| Junction-to-package top <sup>6</sup> | Natural convection      |                         | $\Psi_{JT}$          | 2                  | 2    |      |  |

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

<sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.

<sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

<sup>4</sup> Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

- <sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction-to-case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2.



| Characteristic                                                                                                                                                                                                                                                                                   | Symbol          | Min | Max | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Input leakage current, $V_{in}$ = 3.6 V (except TMS, TRST, DSCK, and DSDI pins)                                                                                                                                                                                                                  | l <sub>in</sub> | —   | 10  | μA   |
| Input leakage current, V <sub>in</sub> = 0 V (except TMS, TRST, DSCK, and DSDI pins)                                                                                                                                                                                                             | l <sub>in</sub> | —   | 10  | μΑ   |
| Input capacitance <sup>2</sup>                                                                                                                                                                                                                                                                   | C <sub>in</sub> | —   | 20  | pF   |
| Output high voltage, $I_{OH} = -2.0 \text{ mA}$ , $V_{DDH} = 3.0 \text{ V}$ (except XTAL, XFC, and open-drain pins)                                                                                                                                                                              | V <sub>OH</sub> | 2.4 | —   | V    |
| $\label{eq:IDE_Constraint} \hline \begin{array}{l} Output low voltage \\ I_{OL} = 2.0 \text{ mA, CLKOUT} \\ I_{OL} = 3.2 \text{ mA}^3 \\ I_{OL} = 5.3 \text{ mA}^4 \\ I_{OL} = 7.0 \text{ mA, TXD1/PA14, TXD2/PA12} \\ I_{OL} = 8.9 \text{ mA, TS, TA, TEA, BI, BB, HRESET, SRESET} \end{array}$ | V <sub>OL</sub> |     | 0.5 | V    |

### Table 6. DC Electrical Specifications (continued)

 $^{1}$  V<sub>IL</sub>(max) for the I<sup>2</sup>C interface is 0.8 V rather than the 1.5 V as specified in the I<sup>2</sup>C standard.

<sup>2</sup> Input capacitance is periodically sampled.

- <sup>3</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IP\_B(0:1)/IWP(0:1)/VFLS(0:1), IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PTR/AT3, RXD1/PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9, L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6, TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3, BRGCLK2/ L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0, REJCT1/SPISEL/PB31, SPICLK/ PB30,SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27, BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/ PB24, SMSYN1/SDACK1/PB23, SMSYN2/SDACK2/PB22, SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/ RTS1/PB19, L1ST2/RTS2/PB18, L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/ DREQ0/PC15, L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10, CTS2/PC9, TGATE2/CD2/PC8, SDACK2/L1TSYNCB/PC7, L1RSYNCB/PC6, SDACK1/L1TSYNCA/PC5, L1RSYNCA/PC4, PD15, PD14, PD13, PD12, PD11, PD10, PD9, PD8, PD5, PD6, PD7, PD4, PD3, MII\_MDC, MII\_TX\_ER, MII\_EN, MII\_MDIO, and MII\_TXD[0:3]
- <sup>4</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)\_B, CS(7)/CE(2)\_B, WE0/BS\_B0/IORD, WE1/BS\_B1/IOWR, WE2/BS\_B2/PCOE, WE3/BS\_B3/PCWE, BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/ CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, ALE\_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, and BADDR(28:30)



Layout Practices

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per JEDEC JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## 7.6 References

| Semiconductor Equipment and Materials International | (415) 964-5111       |
|-----------------------------------------------------|----------------------|
| 805 East Middlefield Rd.                            |                      |
| Mountain View, CA 94043                             |                      |
| MIL-SPEC and EIA/JESD (JEDEC) Specifications        | 800-854-7179 or      |
| (Available from Global Engineering Documents)       | 303-397-7956         |
| JEDEC Specifications                                | http://www.jedec.org |

- 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54.
- B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220.

# 8 Layout Practices

Each  $V_{DD}$  pin on the MPC860 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on the chip. The  $V_{DD}$  power supply should be bypassed to ground using at least four 0.1 µF-bypass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{DD}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board employing two inner layers as  $V_{CC}$  and GND planes is recommended.

All output pins on the MPC860 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of 6 inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.





Figure 7 provides the timing for the synchronous input signals.



Figure 8 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller.



Figure 8. Input Data Timing in Normal Case



### Bus Signal Timing

Figure 9 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 9. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1

Figure 10 through Figure 13 provide the timing for the external bus read controlled by various GPCM factors.





**Bus Signal Timing** 



Figure 20 provides the timing for the synchronous external master access controlled by the GPCM.

Figure 20. Synchronous External Master Access Timing (GPCM Handled ACS = 00)

Figure 21 provides the timing for the asynchronous external master memory access controlled by the GPCM.





Figure 22 provides the timing for the asynchronous external master control signals negation.



Figure 22. Asynchronous External Master—Control Signals Negation Timing



1

Table 8 provides interrupt timing for the MPC860.

### Table 8. Interrupt Timing

| Num | Characteristic1                               | All Frequencies         |     | Unit |  |
|-----|-----------------------------------------------|-------------------------|-----|------|--|
|     | Characteristic                                | Min                     | Мах | Unit |  |
| 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00                    | _   | ns   |  |
| 140 | IRQx hold time after CLKOUT                   | 2.00                    | _   | ns   |  |
| 141 | IRQx pulse width low                          | 3.00                    | —   | ns   |  |
| 142 | IRQx pulse width high                         | 3.00                    | _   | ns   |  |
| 143 | IRQx edge-to-edge time                        | $4 \times T_{CLOCKOUT}$ | —   | —    |  |

The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level-sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry and have no direct relation with the total system interrupt latency that the MPC860 is able to support.

Figure 23 provides the interrupt detection timing for the external level-sensitive lines.



Figure 23. Interrupt Detection Timing for External Level Sensitive Lines

Figure 24 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 24. Interrupt Detection Timing for External Edge Sensitive Lines



Table 10 shows the PCMCIA port timing for the MPC860.

Table 10. PCMCIA Port Timing

| Num | Characteristic                           | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|-----|------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
|     | Characteristic                           | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| P57 | CLKOUT to OPx valid                      | —      | 19.00 | _      | 19.00 | _      | 19.00 | _      | 19.00 | ns   |
| P58 | HRESET negated to OPx drive <sup>1</sup> | 25.73  |       | 21.75  |       | 18.00  |       | 14.36  | _     | ns   |
| P59 | IP_Xx valid to CLKOUT rising edge        | 5.00   |       | 5.00   |       | 5.00   |       | 5.00   | _     | ns   |
| P60 | CLKOUT rising edge to IP_Xx invalid      | 1.00   |       | 1.00   |       | 1.00   |       | 1.00   | -     | ns   |

<sup>1</sup> OP2 and OP3 only.

Figure 28 provides the PCMCIA output port timing for the MPC860.



Figure 28. PCMCIA Output Port Timing

Figure 29 provides the PCMCIA output port timing for the MPC860.



Figure 29. PCMCIA Input Port Timing



Table 12 shows the reset timing for the MPC860.

Table 12. Reset Timing

| Num | Characteristic                                                                             | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       | llmit |
|-----|--------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|-------|
| Num | Characteristic                                                                             | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit  |
| R69 | CLKOUT to HRESET high impedance                                                            | —      | 20.00 | —      | 20.00 | —      | 20.00 | —      | 20.00 | ns    |
| R70 | CLKOUT to SRESET high impedance                                                            | —      | 20.00 | —      | 20.00 | —      | 20.00 | —      | 20.00 | ns    |
| R71 | RSTCONF pulse width                                                                        | 515.15 | _     | 425.00 |       | 340.00 | _     | 257.58 | _     | ns    |
| R72 | _                                                                                          |        | _     | _      | _     | _      | _     |        | _     |       |
| R73 | Configuration data to HRESET rising edge setup time                                        | 504.55 | _     | 425.00 |       | 350.00 | _     | 277.27 | _     | ns    |
| R74 | Configuration data to RSTCONF rising edge setup time                                       | 350.00 | —     | 350.00 | —     | 350.00 | —     | 350.00 | —     | ns    |
| R75 | Configuration data hold time after RSTCONF negation                                        | 0.00   | —     | 0.00   | —     | 0.00   | —     | 0.00   | —     | ns    |
| R76 | Configuration data hold time after<br>HRESET negation                                      | 0.00   | —     | 0.00   | —     | 0.00   | —     | 0.00   | —     | ns    |
| R77 | HRESET and RSTCONF asserted to data out drive                                              | -      | 25.00 |        | 25.00 | —      | 25.00 | —      | 25.00 | ns    |
| R78 | RSTCONF negated to data out high impedance                                                 | —      | 25.00 | _      | 25.00 | _      | 25.00 | _      | 25.00 | ns    |
| R79 | CLKOUT of last rising edge before chip<br>three-state HRESET to data out high<br>impedance | _      | 25.00 | —      | 25.00 | _      | 25.00 | _      | 25.00 | ns    |
| R80 | DSDI, DSCK setup                                                                           | 90.91  | —     | 75.00  | —     | 60.00  | —     | 45.45  | —     | ns    |
| R81 | DSDI, DSCK hold time                                                                       | 0.00   | —     | 0.00   | _     | 0.00   | _     | 0.00   | —     | ns    |
| R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample                              | 242.42 | _     | 200.00 |       | 160.00 |       | 121.21 | _     | ns    |



| Num | Charactariatia                                                                                          | All Freq | All Frequencies |      |  |
|-----|---------------------------------------------------------------------------------------------------------|----------|-----------------|------|--|
|     | Characteristic                                                                                          | Min      | Мах             | Unit |  |
| 42  | SDACK assertion delay from clock high                                                                   | —        | 12              | ns   |  |
| 43  | SDACK negation delay from clock low                                                                     | —        | 12              | ns   |  |
| 44  | SDACK negation delay from TA low                                                                        | —        | 20              | ns   |  |
| 45  | SDACK negation delay from clock high                                                                    | _        | 15              | ns   |  |
| 46  | $\overline{TA}$ assertion to rising edge of the clock setup time (applies to external $\overline{TA}$ ) | 7        |                 | ns   |  |

### Table 16. IDMA Controller Timing (continued)



Figure 45. IDMA External Requests Timing Diagram



Figure 46. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA



## 11.4 Baud Rate Generator AC Electrical Specifications

Table 17 provides the baud rate generator timings as shown in Figure 49.

### Table 17. Baud Rate Generator Timing

| Num   | Charactariatia          | All Frequencies |     | Unit |
|-------|-------------------------|-----------------|-----|------|
| Nulli | Characteristic          | Min             | Мах | Unit |
| 50    | BRGO rise and fall time | —               | 10  | ns   |
| 51    | BRGO duty cycle         | 40              | 60  | %    |
| 52    | BRGO cycle              | 40              | —   | ns   |



### Figure 49. Baud Rate Generator Timing Diagram

## **11.5 Timer AC Electrical Specifications**

Table 18 provides the general-purpose timer timings as shown in Figure 50.

### Table 18. Timer Timing

| Num | Characteristic               | All Freq | II Frequencies |      |
|-----|------------------------------|----------|----------------|------|
| Num | Characteristic               | Min Max  |                | Unit |
| 61  | TIN/TGATE rise and fall time | 10       | —              | ns   |
| 62  | TIN/TGATE low time           | 1        | —              | CLK  |
| 63  | TIN/TGATE high time          | 2        | —              | CLK  |
| 64  | TIN/TGATE cycle time         | 3        | —              | CLK  |
| 65  | CLKO low to TOUT valid       | 3        | 25             | ns   |





Figure 50. CPM General-Purpose Timers Timing Diagram

## **11.6 Serial Interface AC Electrical Specifications**

Table 19 provides the serial interface timings as shown in Figure 51 through Figure 55.

| Num | Obevectovictie                                           | All Frec | 11                    |      |
|-----|----------------------------------------------------------|----------|-----------------------|------|
| NUM | Characteristic                                           | Min Max  |                       | Unit |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup>       | —        | SYNCCLK/2.5           | MHz  |
| 71  | L1RCLK, L1TCLK width low $(DSC = 0)^2$                   | P + 10   | —                     | ns   |
| 71a | L1RCLK, L1TCLK width high $(DSC = 0)^3$                  | P + 10   | —                     | ns   |
| 72  | L1TXD, L1ST(1–4), L1RQ, L1CLKO rise/fall time            | —        | 15.00                 | ns   |
| 73  | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time)   | 20.00    | —                     | ns   |
| 74  | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | 35.00    | —                     | ns   |
| 75  | L1RSYNC, L1TSYNC rise/fall time                          | —        | 15.00                 | ns   |
| 76  | L1RXD valid to L1CLK edge (L1RXD setup time)             | 17.00    | —                     | ns   |
| 77  | L1CLK edge to L1RXD invalid (L1RXD hold time)            | 13.00    | —                     | ns   |
| 78  | L1CLK edge to L1ST(1-4) valid <sup>4</sup>               | 10.00    | 45.00                 | ns   |
| 78A | L1SYNC valid to L1ST(1-4) valid                          | 10.00    | 45.00                 | ns   |
| 79  | L1CLK edge to L1ST(1-4) invalid                          | 10.00    | 45.00                 | ns   |
| 80  | L1CLK edge to L1TXD valid                                | 10.00    | 55.00                 | ns   |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                | 10.00    | 55.00                 | ns   |
| 81  | L1CLK edge to L1TXD high impedance                       | 0.00     | 42.00                 | ns   |
| 82  | L1RCLK, L1TCLK frequency (DSC =1)                        | —        | 16.00 or<br>SYNCCLK/2 | MHz  |
| 83  | L1RCLK, L1TCLK width low (DSC = 1)                       | P + 10   | _                     | ns   |
| 83a | L1RCLK, L1TCLK width high $(DSC = 1)^3$                  | P + 10   | —                     | ns   |

### Table 19. SI Timing



#### SCC in NMSI Mode Electrical Specifications 11.7

Table 20 provides the NMSI external clock timing.

| Num | Characteristic                                       | All Freq      | Unit  |      |
|-----|------------------------------------------------------|---------------|-------|------|
| Num | Characteristic                                       | Min           | Мах   | Unit |
| 100 | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK     | _     | ns   |
| 101 | RCLK1 and TCLK1 width low                            | 1/SYNCCLK + 5 |       | ns   |
| 102 | RCLK1 and TCLK1 rise/fall time                       | —             | 15.00 | ns   |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00          | 50.00 | ns   |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00          | 50.00 | ns   |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 5.00          | —     | ns   |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 5.00          | _     | ns   |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00          | —     | ns   |
| 108 | CD1 setup Time to RCLK1 rising edge                  | 5.00          | _     | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2.25/1.
 <sup>2</sup> Also applies to CD and CTS hold time when they are used as external sync signals.

## Table 21 provides the NMSI internal clock timing.

## Table 21. NMSI Internal Clock Timing

| Num | Characteristic                                       | All Freq | Unit      |      |
|-----|------------------------------------------------------|----------|-----------|------|
|     | Characteristic                                       | Min      | Мах       | Unit |
| 100 | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3 | MHz  |
| 102 | RCLK1 and TCLK1 rise/fall time                       | —        | —         | ns   |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00     | 30.00     | ns   |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00     | 30.00     | ns   |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 40.00    | —         | ns   |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 40.00    | —         | ns   |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00     | —         | ns   |
| 108 | CD1 setup time to RCLK1 rising edge                  | 40.00    | _         | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{CD}$  and  $\overline{CTS}$  hold time when they are used as external sync signals.



Figure 56 through Figure 58 show the NMSI timings.







## **11.11 SPI Slave AC Electrical Specifications**

Table 25 provides the SPI slave timings as shown in Figure 67 and Figure 68.

### Table 25. SPI Slave Timing

| Num | Characteristic                                              |    | All Frequencies |                  |  |
|-----|-------------------------------------------------------------|----|-----------------|------------------|--|
|     |                                                             |    | Мах             | Gint             |  |
| 170 | Slave cycle time                                            | 2  | —               | t <sub>cyc</sub> |  |
| 171 | Slave enable lead time                                      | 15 | —               | ns               |  |
| 172 | Slave enable lag time                                       | 15 | —               | ns               |  |
| 173 | Slave clock (SPICLK) high or low time                       | 1  | —               | t <sub>cyc</sub> |  |
| 174 | Slave sequential transfer delay (does not require deselect) | 1  | —               | t <sub>cyc</sub> |  |
| 175 | Slave data setup time (inputs)                              | 20 | —               | ns               |  |
| 176 | Slave data hold time (inputs)                               | 20 | —               | ns               |  |
| 177 | Slave access time                                           | _  | 50              | ns               |  |



# 11.12 I<sup>2</sup>C AC Electrical Specifications

Table 26 provides the  $I^2C$  (SCL < 100 kHz) timings.

## Table 26. I<sup>2</sup>C Timing (SCL < 100 kHz)

| Num | Characteristic                            | All Frequencies |     | Unit |
|-----|-------------------------------------------|-----------------|-----|------|
|     |                                           | Min             | Мах | Unit |
| 200 | SCL clock frequency (slave)               | 0               | 100 | kHz  |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.5             | 100 | kHz  |
| 202 | Bus free time between transmissions       | 4.7             | —   | μS   |
| 203 | Low period of SCL                         | 4.7             | —   | μS   |
| 204 | High period of SCL                        | 4.0             | —   | μS   |
| 205 | Start condition setup time                | 4.7             | —   | μS   |
| 206 | Start condition hold time                 | 4.0             | —   | μS   |
| 207 | Data hold time                            | 0               | —   | μS   |
| 208 | Data setup time                           | 250             | —   | ns   |
| 209 | SDL/SCL rise time                         | —               | 1   | μS   |
| 210 | SDL/SCL fall time                         | —               | 300 | ns   |
| 211 | Stop condition setup time                 | 4.7             | —   | μS   |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3 × pre\_scaler × 2). The ratio SYNCCLK/(BRGCLK/pre\_scaler) must be greater than or equal to 4/1.

## Table 27 provides the $I^2C$ (SCL > 100 kHz) timings.

## Table 27. . I<sup>2</sup>C Timing (SCL > 100 kHz)

| Num   | Characteristic                            | Expression | All Freq        | Unit          |      |
|-------|-------------------------------------------|------------|-----------------|---------------|------|
| Nulli |                                           |            | Min             | Мах           | Unit |
| 200   | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200   | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202   | Bus free time between transmissions       |            | 1/(2.2 * fSCL)  | —             | S    |
| 203   | Low period of SCL                         |            | 1/(2.2 * fSCL)  | —             | S    |
| 204   | High period of SCL                        |            | 1/(2.2 * fSCL)  | —             | S    |
| 205   | Start condition setup time                |            | 1/(2.2 * fSCL)  | —             | S    |
| 206   | Start condition hold time                 |            | 1/(2.2 * fSCL)  | —             | S    |
| 207   | Data hold time                            |            | 0               | —             | S    |
| 208   | Data setup time                           |            | 1/(40 * fSCL)   | —             | S    |
| 209   | SDL/SCL rise time                         |            | —               | 1/(10 * fSCL) | S    |
| 210   | SDL/SCL fall time                         |            | —               | 1/(33 * fSCL) | S    |
| 211   | Stop condition setup time                 |            | 1/2(2.2 * fSCL) | —             | s    |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) × pre\_scaler × 2). The ratio SYNCCLK/(BRGCLK / pre\_scaler) must be greater than or equal to 4/1.



Figure 69 shows the  $I^2C$  bus timing.



Figure 69. I<sup>2</sup>C Bus Timing Diagram

# **12 UTOPIA AC Electrical Specifications**

Table 28 shows the AC electrical specifications for the UTOPIA interface.

| Num | Signal Characteristic                                                  | Direction | Min | Max | Unit |
|-----|------------------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (Internal clock option)                          | Output    | —   | 3.5 | ns   |
|     | Duty cycle                                                             |           | 50  | 50  | %    |
|     | Frequency                                                              |           | —   | 50  | MHz  |
| U1a | UtpClk rise/fall time (external clock option)                          | Input     | —   | 3.5 | ns   |
|     | Duty cycle                                                             |           | 40  | 60  | %    |
|     | Frequency                                                              |           | —   | 50  | MHz  |
| U2  | RxEnb and TxEnb active delay                                           | Output    | 2   | 16  | ns   |
| U3  | UTPB, SOC, Rxclav and Txclav setup time                                | Input     | 8   | —   | ns   |
| U4  | UTPB, SOC, Rxclav and Txclav hold time                                 | Input     | 1   | —   | ns   |
| U5  | UTPB, SOC active delay (and PHREQ and PHSEL active delay in MPHY mode) | Output    | 2   | 16  | ns   |

### Table 28. UTOPIA AC Electrical Specifications



### Mechanical Data and Ordering Information

| Package Type                                                                                      | Freq. (MHz) /<br>Temp. (Tj) | Package            | Order Number                                                                                                                                                        |
|---------------------------------------------------------------------------------------------------|-----------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ball grid array <i>(continued)</i><br>ZP suffix—leaded<br>ZQ suffix—leaded<br>VR suffix—lead-free | 80<br>0° to 95°C            | ZP/ZQ <sup>1</sup> | MPC855TZQ80D4<br>MPC860DEZQ80D4<br>MPC860DTZQ80D4<br>MPC860ENZQ80D4<br>MPC860SRZQ80D4<br>MPC860TZQ80D4<br>MPC860DPZQ80D4<br>MPC860PZQ80D4                           |
|                                                                                                   |                             | Tape and Reel      | MPC860PZQ80D4R2<br>MPC860PVR80D4R2                                                                                                                                  |
|                                                                                                   |                             | VR                 | MPC855TVR80D4<br>MPC860DEVR80D4<br>MPC860DPVR80D4<br>MPC860ENVR80D4<br>MPC860PVR80D4<br>MPC860SRVR80D4<br>MPC860SRVR80D4                                            |
| Ball grid array (CZP suffix)<br>CZP suffix—leaded<br>CZQ suffix—leaded<br>CVR suffix—lead-free    | 50<br>–40° to 95°C          | ZP/ZQ <sup>1</sup> | MPC855TCZQ50D4<br>MPC855TCVR50D4<br>MPC860DECZQ50D4<br>MPC860DTCZQ50D4<br>MPC860ENCZQ50D4<br>MPC860SRCZQ50D4<br>MPC860TCZQ50D4<br>MPC860DPCZQ50D4<br>MPC860PCZQ50D4 |
|                                                                                                   |                             | Tape and Reel      | MPC855TCZQ50D4R2<br>MC860ENCVR50D4R2                                                                                                                                |
|                                                                                                   |                             | CVR                | MPC860DECVR50D4<br>MPC860DTCVR50D4<br>MPC860ENCVR50D4<br>MPC860PCVR50D4<br>MPC860SRCVR50D4<br>MPC860TCVR50D4                                                        |
|                                                                                                   | 66<br>–40° to 95°C          | ZP/ZQ <sup>1</sup> | MPC855TCZQ66D4<br>MPC855TCVR66D4<br>MPC860ENCZQ66D4<br>MPC860SRCZQ66D4<br>MPC860TCZQ66D4<br>MPC860DPCZQ66D4<br>MPC860PCZQ66D4                                       |
|                                                                                                   |                             | CVR                | MPC860DTCVR66D4<br>MPC860ENCVR66D4<br>MPC860PCVR66D4<br>MPC860SRCVR66D4<br>MPC860TCVR66D4                                                                           |

### Table 34. MPC860 Family Package/Frequency Availability (continued)

<sup>1</sup> The ZP package is no longer recommended for use. The ZQ package replaces the ZP package.



Figure 78 shows the mechanical dimensions of the ZQ PBGA package.



- 1. All Dimensions in millimeters.
- 2. Dimensions and tolerance per ASME Y14.5M, 1994.
- 3. Maximum Solder Ball Diameter measured parallel to Datum A.
- 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls.

Figure 78. Mechanical Dimensions and Bottom Surface Nomenclature of the ZQ PBGA Package