

E·XF

#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Active                                                     |
| Core Processor                  | -                                                          |
| Number of Cores/Bus Width       | -                                                          |
| Speed                           | -                                                          |
| Co-Processors/DSP               | -                                                          |
| RAM Controllers                 | -                                                          |
| Graphics Acceleration           | -                                                          |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | -                                                          |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | -                                                          |
| Operating Temperature           | -                                                          |
| Security Features               | -                                                          |
| Package / Case                  | -                                                          |
| Supplier Device Package         | -                                                          |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc860tzq66d4 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Features

- System integration unit (SIU)
  - Bus monitor
  - Software watchdog
  - Periodic interrupt timer (PIT)
  - Low-power stop mode
  - Clock synthesizer
  - Decrementer, time base, and real-time clock (RTC)
  - Reset controller
  - IEEE 1149.1<sup>TM</sup> Std. test access port (JTAG)
- Interrupts
  - Seven external interrupt request (IRQ) lines
  - 12 port pins with interrupt capability
  - 23 internal interrupt sources
  - Programmable priority between SCCs
  - Programmable highest priority request
- 10/100 Mbps Ethernet support, fully compliant with the IEEE 802.3u® Standard (not available when using ATM over UTOPIA interface)
- ATM support compliant with ATM forum UNI 4.0 specification
  - Cell processing up to 50–70 Mbps at 50-MHz system clock
  - Cell multiplexing/demultiplexing
  - Support of AAL5 and AAL0 protocols on a per-VC basis. AAL0 support enables OAM and software implementation of other protocols.
  - ATM pace control (APC) scheduler, providing direct support for constant bit rate (CBR) and unspecified bit rate (UBR) and providing control mechanisms enabling software support of available bit rate (ABR)
  - Physical interface support for UTOPIA (10/100-Mbps is not supported with this interface) and byte-aligned serial (for example, T1/E1/ADSL)
  - UTOPIA-mode ATM supports level-1 master with cell-level handshake, multi-PHY (up to four physical layer devices), connection to 25-, 51-, or 155-Mbps framers, and UTOPIA/system clock ratios of 1/2 or 1/3.
  - Serial-mode ATM connection supports transmission convergence (TC) function for T1/E1/ADSL lines, cell delineation, cell payload scrambling/descrambling, automatic idle/unassigned cell insertion/stripping, header error control (HEC) generation, checking, and statistics.
- Communications processor module (CPM)
  - RISC communications processor (CP)
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels



- Up to 8 Kbytes of dual-port RAM
- 16 serial DMA (SDMA) channels
- Three parallel I/O registers with open-drain capability
- Four baud-rate generators (BRGs)
  - Independent (can be tied to any SCC or SMC)
  - Allows changes during operation
  - Autobaud support option
- Four serial communications controllers (SCCs)
  - Ethernet/IEEE 802.3<sup>®</sup> standard optional on SCC1–4, supporting full 10-Mbps operation (available only on specially programmed devices)
  - HDLC/SDLC (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support point-to-point protocol (PPP)
  - AppleTalk
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Binary synchronous communication (BISYNC)
  - Totally transparent (bit streams)
  - Totally transparent (frame-based with optional cyclic redundancy check (CRC))
- Two SMCs (serial management channels)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division multiplexed (TDM) channels
- One SPI (serial peripheral interface)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- One I<sup>2</sup>C (inter-integrated circuit) port
  - Supports master and slave modes
  - Multiple-master environment support
- Time-slot assigner (TSA)
  - Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking



### Thermal Characteristics

Figure 1 shows the undershoot and overshoot voltages at the interface of the MPC860.



1. t<sub>interface</sub> refers to the clock period associated with the bus clock interface.

Figure 1. Undershoot/Overshoot Voltage for V<sub>DDH</sub> and V<sub>DDL</sub>

# 4 Thermal Characteristics

### Table 3. Package Description

| Package Designator | Package Code (Case No.) | Package Description     |
|--------------------|-------------------------|-------------------------|
| ZP                 | 5050 (1103-01)          | PBGA 357 25*25*0.9P1.27 |
| ZQ/VR              | 5058 (1103D-02)         | PBGA 357 25*25*1.2P1.27 |



**Thermal Calculation and Measurement** 



Figure 2. Effect of Board Temperature Rise on Thermal Behavior

If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation:

$$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$

where:

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W)

 $T_B = board temperature (°C)$ 

 $P_D$  = power dissipation in package

If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and by attaching the thermal balls to the ground plane.

### 7.4 Estimation Using Simulation

When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation.

### 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$



Figure 5 provides the timing for the synchronous output signals.



Figure 5. Synchronous Output Signals Timing

Figure 6 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 6. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing



Figure 9 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 9. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1

Figure 10 through Figure 13 provide the timing for the external bus read controlled by various GPCM factors.











Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)





Figure 13. External Bus Read Timing (GPCM Controlled—TRLX = 0 or 1, ACS = 10, ACS = 11)





Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1)





Figure 20 provides the timing for the synchronous external master access controlled by the GPCM.

Figure 20. Synchronous External Master Access Timing (GPCM Handled ACS = 00)

Figure 21 provides the timing for the asynchronous external master memory access controlled by the GPCM.





Figure 22 provides the timing for the asynchronous external master control signals negation.



Figure 22. Asynchronous External Master—Control Signals Negation Timing



Table 11 shows the debug port timing for the MPC860.

Table 11. Debug Port Timing

| Num | Characteristic              | All Freq                   | Unit  |      |
|-----|-----------------------------|----------------------------|-------|------|
| Num |                             | Min                        | Max   | Unit |
| P61 | DSCK cycle time             | $3 \times T_{CLOCKOUT}$    | _     |      |
| P62 | DSCK clock pulse width      | $1.25 \times T_{CLOCKOUT}$ | —     | —    |
| P63 | DSCK rise and fall times    | 0.00                       | 3.00  | ns   |
| P64 | DSDI input data setup time  | 8.00                       | —     | ns   |
| P65 | DSDI data hold time         | 5.00                       | —     | ns   |
| P66 | DSCK low to DSDO data valid | 0.00                       | 15.00 | ns   |
| P67 | DSCK low to DSDO invalid    | 0.00                       | 2.00  | ns   |

Figure 30 provides the input timing for the debug port clock.



Figure 30. Debug Port Clock Input Timing

Figure 31 provides the timing for the debug port.



Figure 31. Debug Port Timings





Figure 34 provides the reset timing for the debug port configuration.

Figure 34. Reset Timing—Debug Port Configuration

# **10 IEEE 1149.1 Electrical Specifications**

Table 13 provides the JTAG timings for the MPC860 shown in Figure 35 through Figure 38.

| Num   | Characteristic                                         | All Frequencies |       | Unit |
|-------|--------------------------------------------------------|-----------------|-------|------|
| Nulli | Characteristic                                         | Min             | Мах   | Onit |
| J82   | TCK cycle time                                         | 100.00          | —     | ns   |
| J83   | TCK clock pulse width measured at 1.5 V                | 40.00           | _     | ns   |
| J84   | TCK rise and fall times                                | 0.00            | 10.00 | ns   |
| J85   | TMS, TDI data setup time                               | 5.00            | —     | ns   |
| J86   | TMS, TDI data hold time                                | 25.00           | _     | ns   |
| J87   | TCK low to TDO data valid                              | —               | 27.00 | ns   |
| J88   | TCK low to TDO data invalid                            | 0.00            | —     | ns   |
| J89   | TCK low to TDO high impedance                          | —               | 20.00 | ns   |
| J90   | TRST assert time                                       | 100.00          | _     | ns   |
| J91   | TRST setup time to TCK low                             | 40.00           | —     | ns   |
| J92   | TCK falling edge to output valid                       | —               | 50.00 | ns   |
| J93   | TCK falling edge to output valid out of high impedance | —               | 50.00 | ns   |
| J94   | TCK falling edge to output high impedance              | —               | 50.00 | ns   |
| J95   | Boundary scan input valid to TCK rising edge           | 50.00           | —     | ns   |
| J96   | TCK rising edge to boundary scan input invalid         | 50.00           |       | ns   |

Table 13. JTAG Timing



# **11 CPM Electrical Characteristics**

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC860.

# 11.1 PIP/PIO AC Electrical Specifications

Table 14 provides the PIP/PIO AC timings as shown in Figure 39 through Figure 43.

### Table 14. PIP/PIO Timing

| Num | Characteristic                                                       | All Frequencies       |     | Unit |
|-----|----------------------------------------------------------------------|-----------------------|-----|------|
| Num | Onardetensite                                                        | Min                   | Max | Onit |
| 21  | Data-in setup time to STBI low                                       | 0                     | _   | ns   |
| 22  | Data-in hold time to STBI high                                       | 2.5 – t3 <sup>1</sup> | _   | CLK  |
| 23  | STBI pulse width                                                     | 1.5                   | _   | CLK  |
| 24  | STBO pulse width                                                     | 1 CLK – 5 ns          | _   | ns   |
| 25  | Data-out setup time to STBO low                                      | 2                     | _   | CLK  |
| 26  | Data-out hold time from STBO high                                    | 5                     | _   | CLK  |
| 27  | STBI low to STBO low (Rx interlock)                                  | —                     | 2   | CLK  |
| 28  | STBI low to STBO high (Tx interlock)                                 | 2                     | _   | CLK  |
| 29  | Data-in setup time to clock high                                     | 15                    | _   | ns   |
| 30  | Data-in hold time from clock high                                    | 7.5                   | _   | ns   |
| 31  | Clock low to data-out valid (CPU writes data, control, or direction) | _                     | 25  | ns   |

<sup>1</sup> t3 = Specification 23.



Figure 39. PIP Rx (Interlock Mode) Timing Diagram





Figure 42. PIP TX (Pulse Mode) Timing Diagram



| Num   | Characteristic                                                                                          | All Frequencies |     | Unit |
|-------|---------------------------------------------------------------------------------------------------------|-----------------|-----|------|
| Nulli | Characteristic                                                                                          | Min             | Мах | Unit |
| 42    | SDACK assertion delay from clock high                                                                   | —               | 12  | ns   |
| 43    | SDACK negation delay from clock low                                                                     | —               | 12  | ns   |
| 44    | SDACK negation delay from TA low                                                                        | —               | 20  | ns   |
| 45    | SDACK negation delay from clock high                                                                    | —               | 15  | ns   |
| 46    | $\overline{TA}$ assertion to rising edge of the clock setup time (applies to external $\overline{TA}$ ) | 7               |     | ns   |

### Table 16. IDMA Controller Timing (continued)



Figure 45. IDMA External Requests Timing Diagram



Figure 46. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA





Figure 47. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA



Figure 48. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA



# 11.10 SPI Master AC Electrical Specifications

Table 24 provides the SPI master timings as shown in Figure 65 and Figure 66.

### Table 24. SPI Master Timing

| Num | Chavastavistis                      | All Freq | 11   |                  |
|-----|-------------------------------------|----------|------|------------------|
| Num | Characteristic                      | Min      | Мах  | Unit             |
| 160 | MASTER cycle time                   | 4        | 1024 | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2        | 512  | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 50       | _    | ns               |
| 163 | Master data hold time (inputs)      | 0        | —    | ns               |
| 164 | Master data valid (after SCK edge)  | —        | 20   | ns               |
| 165 | Master data hold time (outputs)     | 0        | _    | ns               |
| 166 | Rise time output                    | —        | 15   | ns               |
| 167 | Fall time output                    | —        | 15   | ns               |





### **UTOPIA AC Electrical Specifications**

Figure 70 shows signal timings during UTOPIA receive operations.



Figure 71 shows signal timings during UTOPIA transmit operations.



Figure 71. UTOPIA Transmit Timing



# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%.

Table 30 provides information on the MII transmit signal timing.

| Table 30. MI | Transmit | Signal | Timing |
|--------------|----------|--------|--------|
|--------------|----------|--------|--------|

| Num | Characteristic                                           | Min | Max | Unit                 |
|-----|----------------------------------------------------------|-----|-----|----------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns                   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   |     | 25  |                      |
| M7  | MII_TX_CLK pulse width high                              | 35  | 65% | MII_TX_CLK<br>period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK<br>period |

Figure 73 shows the MII transmit signal timing diagram.



Figure 73. MII Transmit Signal Timing Diagram



### Table 34 identifies the packages and operating frequencies available for the MPC860.

| Package Type                                                                   | Freq. (MHz) /<br>Temp. (Tj) | Package            | Order Number                                                                                                                                                                                     |
|--------------------------------------------------------------------------------|-----------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ball grid array<br>ZP suffix—leaded<br>ZQ suffix—leaded<br>VR suffix—lead-free | 50<br>0° to 95°C            | ZP/ZQ <sup>1</sup> | MPC855TZQ50D4<br>MPC860DEZQ50D4<br>MPC860DTZQ50D4<br>MPC860ENZQ50D4<br>MPC860SRZQ50D4<br>MPC860TZQ50D4<br>MPC860DPZQ50D4<br>MPC860PZQ50D4                                                        |
|                                                                                |                             | Tape and Reel      | MPC855TZQ50D4R2<br>MPC860DEZQ50D4R2<br>MPC860ENZQ50D4R2<br>MPC860SRZQ50D4R2<br>MPC860TZQ50D4R2<br>MPC860DPZQ50D4R2<br>MPC855TVR50D4R2<br>MPC860ENVR50D4R2<br>MPC860SRVR50D4R2<br>MPC860TVR50D4R2 |
|                                                                                |                             | VR                 | MPC855TVR50D4<br>MPC860DEVR50D4<br>MPC860DPVR50D4<br>MPC860DTVR50D4<br>MPC860ENVR50D4<br>MPC860PVR50D4<br>MPC860SRVR50D4<br>MPC860SRVR50D4<br>MPC860TVR50D4                                      |
|                                                                                | 66<br>0° to 95°C            | ZP/ZQ <sup>1</sup> | MPC855TZQ66D4<br>MPC860DEZQ66D4<br>MPC860DTZQ66D4<br>MPC860ENZQ66D4<br>MPC860SRZQ66D4<br>MPC860TZQ66D4<br>MPC860DPZQ66D4<br>MPC860PZQ66D4                                                        |
|                                                                                |                             | Tape and Reel      | MPC860SRZQ66D4R2<br>MPC860PZQ66D4R2                                                                                                                                                              |
|                                                                                |                             | VR                 | MPC855TVR66D4<br>MPC860DEVR66D4<br>MPC860DPVR66D4<br>MPC860DTVR66D4<br>MPC860ENVR66D4<br>MPC860PVR66D4<br>MPC860SRVR66D4<br>MPC860TVR66D4                                                        |

### Table 34. MPC860 Family Package/Frequency Availability