

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                |
|----------------------------|---------------------------------------------------------|
| Core Processor             | FT32                                                    |
| Core Size                  | 32-Bit Single-Core                                      |
| Speed                      | 100MHz                                                  |
| Connectivity               | Ethernet, I <sup>2</sup> C, SPI, UART/USART, USB        |
| Peripherals                | POR, PWM, WDT                                           |
| Number of I/O              | 42                                                      |
| Program Memory Size        | 256KB (256K x 8)                                        |
| Program Memory Type        | FLASH                                                   |
| EEPROM Size                | -                                                       |
| RAM Size                   | 320K x 8                                                |
| Voltage - Supply (Vcc/Vdd) | 2.97V ~ 3.63V                                           |
| Data Converters            | A/D 4x10b; D/A 2x10b                                    |
| Oscillator Type            | Internal                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                       |
| Mounting Type              | Surface Mount                                           |
| Package / Case             | 80-LQFP                                                 |
| Supplier Device Package    | 80-LQFP (12x12)                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/bridgetek/ft906l-t |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M4/M0 microcontroller

| Symbol | LBGA256 | TFBGA180 | TFBGA100 | LQFP144 |     | Reset state<br>[1] | Type | Description                                                                                                                                                                                        |
|--------|---------|----------|----------|---------|-----|--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P2_2   | M15     | L13      | F5       | 84      | [2] | N;                 | I/O  | SGPI06 — General purpose digital input/output pin.                                                                                                                                                 |
|        |         |          |          |         |     | PU                 | I/O  | <b>U0_UCLK</b> — Serial clock input/output for USART0 in synchronous mode.                                                                                                                         |
|        |         |          |          |         |     |                    | I/O  | EMC_A11 — External memory address line 11.                                                                                                                                                         |
|        |         |          |          |         |     |                    | 0    | <b>USB0_IND1</b> — USB0 port indicator LED control output 1.                                                                                                                                       |
|        |         |          |          |         |     |                    | I/O  | <b>GPIO5[2]</b> — General purpose digital input/output pin.                                                                                                                                        |
|        |         |          |          |         |     |                    | I    | <b>CTIN_6</b> — SCTimer/PWM input 6. Capture input 1 of timer 3.                                                                                                                                   |
|        |         |          |          |         |     |                    | I    | T3_CAP2 — Capture input 2 of timer 3.                                                                                                                                                              |
|        |         |          |          |         |     |                    | -    | R — Function reserved.                                                                                                                                                                             |
| P2_3   | J12     | G11      | D8       | 87      | [3] | N;                 | I/O  | SGPI012 — General purpose digital input/output pin.                                                                                                                                                |
|        |         |          |          |         |     | PU                 | I/O  | <b>I2C1_SDA</b> — I <sup>2</sup> C1 data input/output (this pin does not use a specialized I2C pad).                                                                                               |
|        |         |          |          |         |     |                    | 0    | U3_TXD — Transmitter output for USART3.                                                                                                                                                            |
|        |         |          |          |         |     |                    | I    | <b>CTIN_1</b> — SCTimer/PWM input 1. Capture input 1 of timer 0. Capture input 1 of timer 2.                                                                                                       |
|        |         |          |          |         |     |                    | I/O  | GPIO5[3] — General purpose digital input/output pin.                                                                                                                                               |
|        |         |          |          |         |     |                    | -    | R — Function reserved.                                                                                                                                                                             |
|        |         |          |          |         |     |                    | 0    | T3_MAT0 — Match output 0 of timer 3.                                                                                                                                                               |
|        |         |          |          |         |     |                    | 0    | <b>USB0_PPWR</b> — VBUS drive signal (towards external charge pump or power management unit); indicates that VBUS must be driven (active HIGH).                                                    |
|        |         |          |          |         |     |                    |      | Add a pull-down resistor to disable the power switch at reset.<br>This signal has opposite polarity compared to the USB_PPWR<br>used on other NXP LPC parts.                                       |
| P2_4   | K11     | L9       | D9       | 88      | [3] | N;                 | I/O  | SGPI013 — General purpose digital input/output pin.                                                                                                                                                |
|        |         |          |          |         |     | PU                 | I/O  | <b>I2C1_SCL</b> — I <sup>2</sup> C1 clock input/output (this pin does not use a specialized I2C pad).                                                                                              |
|        |         |          |          |         |     |                    | I    | U3_RXD — Receiver input for USART3.                                                                                                                                                                |
|        |         |          |          |         |     |                    | I    | <b>CTIN_0</b> — SCTimer/PWM input 0. Capture input 0 of timer 0, 1, 2, 3.                                                                                                                          |
|        |         |          |          |         |     |                    | I/O  | GPIO5[4] — General purpose digital input/output pin.                                                                                                                                               |
|        |         |          |          |         |     |                    | -    | R — Function reserved.                                                                                                                                                                             |
|        |         |          |          |         |     |                    | 0    | T3_MAT1 — Match output 1 of timer 3.                                                                                                                                                               |
|        |         |          |          |         |     |                    | 1    | <b>USB0_PWR_FAULT</b> — Port power fault signal indicating overcurrent condition; this signal monitors over-current on the USB bus (external circuitry required to detect over-current condition). |

#### Table 3. Pin description ...continued

LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>.

#### 32-bit ARM Cortex-M4/M0 microcontroller

| Symbol C C |         |          |          |                        | are | ave                |      | Description                                                                                                                                                   |  |  |  |
|------------|---------|----------|----------|------------------------|-----|--------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol     | LBGA256 | TFBGA180 | TFBGA100 | LQFP144                |     | Reset state<br>[1] | Type |                                                                                                                                                               |  |  |  |
| P5_6       | T13     | M11      | -        | 63                     | [2] | N;                 | I/O  | <b>GPIO2[15]</b> — General purpose digital input/output pin.                                                                                                  |  |  |  |
|            |         |          |          |                        |     | PU                 | 0    | <b>MCOB1</b> — Motor control PWM channel 1, output B.                                                                                                         |  |  |  |
|            |         |          |          |                        |     |                    | I/O  | <b>EMC_D10</b> — External memory data line 10.                                                                                                                |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | 0    | <b>U1_TXD</b> — Transmitter output for UART 1.                                                                                                                |  |  |  |
|            |         |          |          |                        |     |                    | 0    | T1_MAT2 — Match output 2 of timer 1.                                                                                                                          |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
| P5_7       | R12     | N11      | -        | 65                     | [2] | N;                 | I/O  | GPIO2[7] — General purpose digital input/output pin.                                                                                                          |  |  |  |
|            |         |          |          |                        |     | PU                 | 0    | MCOA2 — Motor control PWM channel 2, output A.                                                                                                                |  |  |  |
|            |         |          |          |                        |     |                    | I/O  | EMC_D11 — External memory data line 11.                                                                                                                       |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | I    | U1_RXD — Receiver input for UART 1.                                                                                                                           |  |  |  |
|            |         |          |          |                        |     |                    | 0    | T1_MAT3 — Match output 3 of timer 1.                                                                                                                          |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          | -        | R — Function reserved. |     |                    |      |                                                                                                                                                               |  |  |  |
| P6_0       | M12     | M10      | H7       | 73                     | [2] | N;                 | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     | PU                 | 0    | I2S0_RX_MCLK — I2S receive master clock.                                                                                                                      |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | I/O  | <b>I2S0_RX_SCK</b> — Receive Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the $l^2S$ -bus specification.     |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
| P6_1       | R15     | P14      | G5       | 74                     | [2] | N;                 | I/O  | GPIO3[0] — General purpose digital input/output pin.                                                                                                          |  |  |  |
|            |         |          |          |                        |     | PU                 | 0    | EMC_DYCS1 — SDRAM chip select 1.                                                                                                                              |  |  |  |
|            |         |          |          |                        |     |                    | I/O  | <b>U0_UCLK</b> — Serial clock input/output for USART0 in synchronous mode.                                                                                    |  |  |  |
|            |         |          |          |                        |     |                    | I/O  | <b>I2S0_RX_WS</b> — Receive Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $l^2S$ -bus specification. |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | I    | T2_CAP0 — Capture input 2 of timer 2.                                                                                                                         |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |
|            |         |          |          |                        |     |                    | -    | R — Function reserved.                                                                                                                                        |  |  |  |

#### Table 3. Pin description ...continued

cu stions are not available on all parts. See Table 2 -----

#### 32-bit ARM Cortex-M4/M0 microcontroller

| LCD, Linemei, C | лзво, а | 110 031  |                        |         | are |             |      | e off all parts. See <u>Table 2</u> .                                                                                                                            |
|-----------------|---------|----------|------------------------|---------|-----|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | LBGA256 | TFBGA180 | TFBGA100               | LQFP144 |     | Reset state | Type | Description                                                                                                                                                      |
| P9_2            | N8      | M6       | -                      | -       | [2] | N;          | I/O  | GPIO4[14] — General purpose digital input/output pin.                                                                                                            |
|                 |         |          |                        |         |     | PU          | 0    | MCOB2 — Motor control PWM channel 2, output B.                                                                                                                   |
|                 |         |          |                        |         |     |             | -    | R — Function reserved.                                                                                                                                           |
|                 |         |          |                        |         |     |             | -    | R — Function reserved.                                                                                                                                           |
|                 |         |          |                        |         |     |             | I/O  | <b>I2S0_TX_SDA</b> — I2S transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $l^2S$ -bus specification. |
|                 |         |          |                        |         |     |             | I    | ENET_RXD3 — Ethernet receive data 3 (MII interface).                                                                                                             |
|                 |         |          |                        |         |     |             | I/O  | SGPIO2 — General purpose digital input/output pin.                                                                                                               |
|                 |         |          |                        |         |     |             | I/O  | SSP0_MOSI — Master Out Slave in for SSP0.                                                                                                                        |
| P9_3            | M6      | P5       | -                      | -       | [2] | N;          | I/O  | GPIO4[15] — General purpose digital input/output pin.                                                                                                            |
|                 |         |          |                        |         |     | PU          | 0    | MCOA0 — Motor control PWM channel 0, output A.                                                                                                                   |
|                 |         |          |                        |         |     |             | 0    | USB1_IND1 — USB1 Port indicator LED control output 1.                                                                                                            |
| -               |         | -        | R — Function reserved. |         |     |             |      |                                                                                                                                                                  |
|                 |         |          |                        |         |     |             | -    | R — Function reserved.                                                                                                                                           |
|                 |         |          |                        |         |     |             | I    | ENET_RXD2 — Ethernet receive data 2 (MII interface).                                                                                                             |
|                 |         |          |                        |         |     |             | I/O  | SGPI09 — General purpose digital input/output pin.                                                                                                               |
|                 |         |          |                        |         |     |             | 0    | U3_TXD — Transmitter output for USART3.                                                                                                                          |
| P9_4            | N10     | M8       | -                      | -       | [2] | N;<br>PU    | -    | R — Function reserved.                                                                                                                                           |
|                 |         |          |                        |         |     |             | 0    | MCOB0 — Motor control PWM channel 0, output B.                                                                                                                   |
|                 |         |          |                        |         |     |             | 0    | USB1_IND0 — USB1 Port indicator LED control output 0.                                                                                                            |
|                 |         |          |                        |         |     |             | -    | R — Function reserved.                                                                                                                                           |
|                 |         |          |                        |         |     |             | I/O  | GPIO5[17] — General purpose digital input/output pin.                                                                                                            |
|                 |         |          |                        |         |     |             | 0    | ENET_TXD2 — Ethernet transmit data 2 (MII interface).                                                                                                            |
|                 |         |          |                        |         |     |             | I/O  | SGPIO4 — General purpose digital input/output pin.                                                                                                               |
|                 |         |          |                        |         |     |             | I    | U3_RXD — Receiver input for USART3.                                                                                                                              |
| P9_5            | M9      | L7       | -                      | 69      | [2] | N;          | -    | R — Function reserved.                                                                                                                                           |
|                 |         |          |                        |         |     | PU          | 0    | MCOA1 — Motor control PWM channel 1, output A.                                                                                                                   |
|                 |         |          |                        |         |     |             | 0    | USB1_PPWR — VBUS drive signal (towards external charge                                                                                                           |
|                 |         |          |                        |         |     |             |      | pump or power management unit); indicates that VBUS must be driven (active high).                                                                                |
|                 |         |          |                        |         |     |             |      | Add a pull-down resistor to disable the power switch at reset.<br>This signal has opposite polarity compared to the USB_PPWR<br>used on other NXP LPC parts.     |
|                 |         |          |                        |         |     |             | -    | R — Function reserved.                                                                                                                                           |
|                 |         |          |                        |         |     |             | I/O  | <b>GPIO5[18]</b> — General purpose digital input/output pin.                                                                                                     |
|                 |         |          |                        |         |     |             | 0    | <b>ENET_TXD3</b> — Ethernet transmit data 3 (MII interface).                                                                                                     |
|                 |         |          |                        |         |     |             | I/O  | SGPIO3 — General purpose digital input/output pin.                                                                                                               |
|                 |         |          |                        |         |     |             | 0    | U0_TXD — Transmitter output for USART0.                                                                                                                          |

#### Table 3. Pin description ...continued

LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.

32-bit ARM Cortex-M4/M0 microcontroller

| Symbol | <b>520</b> , <i>3</i> | A180                                                        | A100  | <b>4</b>                                   |     | state |      | Description                                                                                                                        |
|--------|-----------------------|-------------------------------------------------------------|-------|--------------------------------------------|-----|-------|------|------------------------------------------------------------------------------------------------------------------------------------|
|        | LBGA                  | TFBG/                                                       | TFBG/ | LQFP                                       |     | Reset | Type |                                                                                                                                    |
| PE_3   | K12                   | K10                                                         | -     | -                                          | [2] | N;    | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     | PU    | 0    | CAN0_TD — CAN transmitter output.                                                                                                  |
|        |                       |                                                             |       |                                            |     |       | I    | ADCTRIG1 — ADC trigger input 1.                                                                                                    |
|        |                       |                                                             |       |                                            |     |       | I/O  | EMC_A21 — External memory address line 21.                                                                                         |
|        |                       |                                                             |       |                                            |     |       | I/O  | GPIO7[3] — General purpose digital input/output pin.                                                                               |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
| PE_4   | K13                   | J11                                                         | -     | -                                          | [2] | N;    | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     | PU    | I    | NMI — External interrupt input to NMI.                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             | I/O   | EMC_A22 — External memory address line 22. |     |       |      |                                                                                                                                    |
| I/O    |                       | <b>GPIO7[4]</b> — General purpose digital input/output pin. |       |                                            |     |       |      |                                                                                                                                    |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
| PE_5   | N16                   | -                                                           | -     | -                                          | [2] | N;    | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     | PU    | 0    | <b>CTOUT_3</b> — SCTimer/PWM output 3. Match output 3 of timer 0.                                                                  |
|        |                       |                                                             |       |                                            |     |       | 0    | <b>U1_RTS</b> — Request to Send output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. |
|        |                       |                                                             |       |                                            |     |       | I/O  | EMC_D24 — External memory data line 24.                                                                                            |
|        |                       |                                                             |       |                                            |     |       | I/O  | GPIO7[5] — General purpose digital input/output pin.                                                                               |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
| PE_6   | M16                   | -                                                           | -     | -                                          | [2] | N;    | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     | PU    | 0    | <b>CTOUT_2</b> — SCTimer/PWM output 2. Match output 2 of timer 0.                                                                  |
|        |                       |                                                             |       |                                            |     |       | I    | U1_RI — Ring Indicator input for UART 1.                                                                                           |
|        |                       |                                                             |       |                                            |     |       | I/O  | EMC_D25 — External memory data line 25.                                                                                            |
|        |                       |                                                             |       |                                            |     |       | I/O  | GPI07[6] — General purpose digital input/output pin.                                                                               |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |
|        |                       |                                                             |       |                                            |     |       | -    | R — Function reserved.                                                                                                             |

#### Table 3. Pin description ... continued

32-bit ARM Cortex-M4/M0 microcontroller

| LCD, Ethernet, C | ізв <i>о,</i> а | 1005  | Bitun | Ctions | are | not ava  |      | on all parts. See <u>Table 2</u> .                                                             |
|------------------|-----------------|-------|-------|--------|-----|----------|------|------------------------------------------------------------------------------------------------|
| Symbol           | 3A256           | GA180 | GA100 | P144   |     | et state | a    | Description                                                                                    |
|                  | BG              | E     | LFB   | Ъ.     |     | Res      | Type |                                                                                                |
| PE_15            | E13             | -     | -     | -      | [2] | N;       |      | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     | PU       | 0    | <b>CTOUT_0</b> — SCTimer/PWM output 0. Match output 0 of timer 0.                              |
|                  |                 |       |       |        |     |          | I/O  | I2C1_SCL — I <sup>2</sup> C1 clock input/output (this pin does not use a specialized I2C pad). |
|                  |                 |       |       |        |     |          | 0    | EMC_CKEOUT3 — SDRAM clock enable 3.                                                            |
|                  |                 |       |       |        |     |          | I/O  | GPI07[15] — General purpose digital input/output pin.                                          |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
| PF_0             | D12             | -     | -     | -      | [2] | О;       | I/O  | SSP0_SCK — Serial clock for SSP0.                                                              |
|                  |                 |       |       |        |     | PU       | I    | GP_CLKIN — General-purpose clock input to the CGU.                                             |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | 0    | I2S1_TX_MCLK — I2S1 transmit master clock.                                                     |
| PF_1             | E11             | -     | -     | -      | [2] | N;       | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     | PU       | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | I/O  | SSP0_SSEL — Slave Select for SSP0.                                                             |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | I/O  | GPIO7[16] — General purpose digital input/output pin.                                          |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | I/O  | SGPI00 — General purpose digital input/output pin.                                             |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
| PF_2             | D11             | -     | -     | -      | [2] | N;       | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     | PU       | 0    | U3_TXD — Transmitter output for USART3.                                                        |
|                  |                 |       |       |        |     |          | I/O  | SSP0_MISO — Master In Slave Out for SSP0.                                                      |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | I/O  | GPIO7[17] — General purpose digital input/output pin.                                          |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |
|                  |                 |       |       |        |     |          | I/O  | SGPI01 — General purpose digital input/output pin.                                             |
|                  |                 |       |       |        |     |          | -    | R — Function reserved.                                                                         |

#### Table 3. Pin description ... continued

inchin a Saa Tahla 2

32-bit ARM Cortex-M4/M0 microcontroller

| Sumbol   | ,000, a |          |                         |         |     | a                  |                          | Description                                                                                                                                                         |
|----------|---------|----------|-------------------------|---------|-----|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol   | LBGA256 | TFBGA180 | TFBGA100                | LQFP144 |     | Reset state<br>[1] | Type                     | Description                                                                                                                                                         |
| PF_3     | E10     | -        | -                       | -       | [2] | N;                 | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     | PU                 | I                        | <b>U3_RXD</b> — Receiver input for USART3.                                                                                                                          |
|          |         |          |                         |         |     |                    | I/O                      | SSP0_MOSI — Master Out Slave in for SSP0.                                                                                                                           |
|          |         |          |                         |         |     |                    | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     |                    | I/O                      | <b>GPIO7[18]</b> — General purpose digital input/output pin.                                                                                                        |
|          |         |          |                         |         |     |                    | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     |                    | I/O                      | SGPIO2 — General purpose digital input/output pin.                                                                                                                  |
|          |         |          |                         |         |     |                    | - R — Function reserved. |                                                                                                                                                                     |
| PF_4     | D10     | D6       | H4                      | 120     | [2] | 0;                 | I/O                      | SSP1_SCK — Serial clock for SSP1.                                                                                                                                   |
|          |         |          |                         |         |     | PU                 | I                        | <b>GP_CLKIN</b> — General-purpose clock input to the CGU.                                                                                                           |
| <u> </u> |         | 0        | TRACECLK — Trace clock. |         |     |                    |                          |                                                                                                                                                                     |
|          |         |          |                         |         |     |                    | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     |                    | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     |                    | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     |                    | 0                        | I2S0_TX_MCLK — I2S transmit master clock.                                                                                                                           |
|          |         |          |                         |         |     |                    | I/O                      | <b>I2S0_RX_SCK</b> — I2S receive clock. It is driven by the master<br>and received by the slave. Corresponds to the signal SCK in<br>the $l^2S$ -bus specification. |
| PF_5     | E9      | -        | -                       | -       | [5] | N;                 | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     | PU                 | I/O                      | <b>U3_UCLK</b> — Serial clock input/output for USART3 in synchronous mode.                                                                                          |
|          |         |          |                         |         |     |                    | I/O                      | SSP1_SSEL — Slave Select for SSP1.                                                                                                                                  |
|          |         |          |                         |         |     |                    | 0                        | TRACEDATA[0] — Trace data, bit 0.                                                                                                                                   |
|          |         |          |                         |         |     |                    | I/O                      | GPIO7[19] — General purpose digital input/output pin.                                                                                                               |
|          |         |          |                         |         |     |                    | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     |                    | I/O                      | SGPIO4 — General purpose digital input/output pin.                                                                                                                  |
|          |         |          |                         |         |     |                    | -                        | R — Function reserved.                                                                                                                                              |
|          |         |          |                         |         |     |                    | AI                       | <b>ADC1_4</b> — ADC1 and ADC0, input channel 4. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC.              |

#### Table 3. Pin description ...continued

LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.

#### 32-bit ARM Cortex-M4/M0 microcontroller

|        | лово, е |             |     |                                                                                                                                                        | are |          |          |                                                                                                                                                                           |
|--------|---------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | 56      | 180         | 100 | 4                                                                                                                                                      |     | state    |          | Description                                                                                                                                                               |
|        | GA2     | 3GA         | 3GA | FP1                                                                                                                                                    |     | set s    | e        |                                                                                                                                                                           |
|        | LB(     | 1<br>H<br>H | Ë   | Γď                                                                                                                                                     |     | Ees      | Typ      |                                                                                                                                                                           |
| PF_6   | E7      | -           | -   | -                                                                                                                                                      | [5] | N;       | -        | R — Function reserved.                                                                                                                                                    |
|        |         |             |     |                                                                                                                                                        |     | PU       | I/O      | U3_DIR — RS-485/EIA-485 output enable/direction control for                                                                                                               |
|        |         |             |     |                                                                                                                                                        |     |          | 1/0      | SSR15.                                                                                                                                                                    |
|        |         |             |     |                                                                                                                                                        |     |          | 0        | TRACEDATA(1) Trace data bit 1                                                                                                                                             |
|        |         |             |     |                                                                                                                                                        |     |          | 0        | <b>CPIO7[20]</b> Concrete nurrance digital input/output pin                                                                                                               |
|        |         |             |     |                                                                                                                                                        |     |          | 1/0      | B Eurotion record                                                                                                                                                         |
|        |         |             |     |                                                                                                                                                        |     |          | -        | R — Function reserved.                                                                                                                                                    |
|        |         |             |     |                                                                                                                                                        |     |          | 1/0      | SGPIOS — General purpose digital input/output pin.                                                                                                                        |
|        |         |             |     |                                                                                                                                                        |     |          | 1/0      | transmitter and read by the receiver. Corresponds to the signal SD in the <i>I</i> <sup>2</sup> S-bus specification.                                                      |
|        | AI      |             | AI  | <b>ADC1_3</b> — ADC1 and ADC0, input channel 3. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. |     |          |          |                                                                                                                                                                           |
| PF_7   | B7      | -           | -   | -                                                                                                                                                      | [5] | N;       | -        | R — Function reserved.                                                                                                                                                    |
|        | PU      |             | I/O | U3_BAUD — Baud pin for USART3.                                                                                                                         |     |          |          |                                                                                                                                                                           |
|        |         |             |     |                                                                                                                                                        |     |          | I/O      | SSP1_MOSI — Master Out Slave in for SSP1.                                                                                                                                 |
|        |         |             |     |                                                                                                                                                        |     |          | 0        | TRACEDATA[2] — Trace data, bit 2.                                                                                                                                         |
|        |         |             |     |                                                                                                                                                        |     |          | I/O      | GPI07[21] — General purpose digital input/output pin.                                                                                                                     |
|        |         |             |     |                                                                                                                                                        |     |          | -        | R — Function reserved.                                                                                                                                                    |
|        |         |             |     |                                                                                                                                                        |     |          | I/O      | SGPIO6 — General purpose digital input/output pin.                                                                                                                        |
|        |         |             |     |                                                                                                                                                        |     |          | I/O      | <b>I2S1_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $PS$ -bus specification.              |
|        | FC      |             |     |                                                                                                                                                        |     |          | Al/<br>O | <b>ADC1_7</b> — ADC1 and ADC0, input channel 7 or band gap output. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. |
| PF_8   | EO      | -           | -   | -                                                                                                                                                      | [0] | N;<br>PU | -        | R — Function reserved.                                                                                                                                                    |
|        |         |             |     |                                                                                                                                                        |     |          | 1/0      | synchronous mode.                                                                                                                                                         |
|        |         |             |     |                                                                                                                                                        |     |          | I        | CTIN_2 — SCTimer/PWM input 2. Capture input 2 of timer 0.                                                                                                                 |
|        |         |             |     |                                                                                                                                                        |     |          | 0        | TRACEDATA[3] — Trace data, bit 3.                                                                                                                                         |
|        |         |             |     |                                                                                                                                                        |     |          | I/O      | <b>GPIO7[22]</b> — General purpose digital input/output pin.                                                                                                              |
|        |         |             |     |                                                                                                                                                        |     |          | -        | R — Function reserved.                                                                                                                                                    |
|        |         |             |     |                                                                                                                                                        |     |          | I/O      | SGPI07 — General purpose digital input/output pin.                                                                                                                        |
|        |         |             |     |                                                                                                                                                        |     |          | -        | R — Function reserved.                                                                                                                                                    |
|        |         |             |     |                                                                                                                                                        |     |          | AI       | <b>ADC0_2</b> — ADC0 and ADC1, input channel 2. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC.                    |

#### Table 3. Pin description ...continued

LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>.

#### 32-bit ARM Cortex-M4/M0 microcontroller

- Supports classic and 4-bit bidirectional serial protocols.
- Half-duplex protocol compatible with various vendors and devices.
- Quad SPI Flash Interface (SPIFI) with 1-, 2-, or 4-bit data at rates of up to 52 MB per second.
- Supports DMA access.

#### 7.17.4 SD/MMC card interface

The SD/MMC card interface supports the following modes to control:

- Secure Digital memory (SD version 3.0)
- Secure Digital I/O (SDIO version 2.0)
- Consumer Electronics Advanced Transport Architecture (CE-ATA version 1.1)
- MultiMedia Cards (MMC version 4.4)

#### 7.17.5 External Memory Controller (EMC)

The LPC43S50/S30/S20 EMC is a Memory Controller peripheral offering support for asynchronous static memory devices such as RAM, ROM, and NOR flash. In addition, it can be used as an interface with off-chip memory-mapped devices and peripherals.

#### 7.17.5.1 Features

- Dynamic memory interface support including single data rate SDRAM.
- Asynchronous static memory device support including RAM, ROM, and NOR flash, with or without asynchronous page mode.
- Low transaction latency.
- Read and write buffers to reduce latency and to improve performance.
- 8/16/32 data and 24 address lines-wide static memory support.
- 16 bit and 32 bit wide chip select SDRAM memory support.
- Static memory features include:
  - Asynchronous page mode read
  - Programmable Wait States
  - Bus turnaround delay
  - Output enable and write enable delays
  - Extended wait
- Four chip selects for synchronous memory and four chip selects for static memory devices.
- Power-saving modes dynamically control EMC\_CKEOUT and EMC\_CLK signals to SDRAMs.
- Dynamic memory self-refresh mode controlled by software.
- Controller supports 2048 (A0 to A10), 4096 (A0 to A11), and 8192 (A0 to A12) row address synchronous memory parts. Those are typically 512 MB, 256 MB, and 128 MB parts, with 4, 8, 16, or 32 data bits per device.
- Separate reset domains allow auto-refresh through a chip reset if desired.
- SDRAM clock can run at full or half the Cortex-M4 core frequency.

LPC43S50 S30 S20

© NXP Semiconductors N.V. 2016. All rights reserved.

#### 32-bit ARM Cortex-M4/M0 microcontroller

pixels. Several color modes are provided, up to a 24-bit true-color non-palettized mode. An on-chip 512 byte color palette allows reducing bus utilization (that is, memory size of the displayed data) while still supporting many colors.

The LCD interface includes its own DMA controller to allow it to operate independently of the CPU and other system functions. A built-in FIFO acts as a buffer for display data, providing flexibility for system timing. Hardware cursor support can further reduce the amount of CPU time required to operate the display.

#### 7.17.8.1 Features

- AHB master interface to access frame buffer.
- Setup and control via a separate AHB slave interface.
- Dual 16-deep programmable 64-bit wide FIFOs for buffering incoming display data.
- Supports single and dual-panel monochrome Super Twisted Nematic (STN) displays with 4-bit or 8-bit interfaces.
- Supports single and dual-panel color STN displays.
- Supports Thin Film Transistor (TFT) color displays.
- Programmable display resolution including, but not limited to:  $320 \times 200$ ,  $320 \times 240$ ,  $640 \times 200$ ,  $640 \times 240$ ,  $640 \times 480$ ,  $800 \times 600$ , and  $1024 \times 768$ .
- Hardware cursor support for single-panel displays.
- 15 gray-level monochrome, 3375 color STN, and 32 K color palettized TFT support.
- 1, 2, or 4 bits-per-pixel (bpp) palettized displays for monochrome STN.
- 1, 2, 4, or 8 bpp palettized color displays for color STN and TFT.
- 16 bpp true-color non-palettized for color STN and TFT.
- 24 bpp true-color non-palettized for color TFT.
- Programmable timing for different display panels.
- 256 entry, 16-bit palette RAM, arranged as a  $128 \times 32$ -bit RAM.
- Frame, line, and pixel clock signals.
- AC bias signal for STN, data enable signal for TFT panels.
- Supports little and big-endian, and Windows CE data formats.
- LCD panel clock may be generated from the peripheral clock, or from a clock input pin.

#### 7.17.9 Ethernet

Remark: The Ethernet peripheral is available on parts LPC43S50/S30. See Table 2.

#### 7.17.9.1 Features

- 10/100 Mbit/s
- DMA support
- Power management remote wake-up frame and magic packet detection
- Supports both full-duplex and half-duplex operation
  - Supports CSMA/CD Protocol for half-duplex operation.
  - Supports IEEE 802.3x flow control for full-duplex operation.

#### 32-bit ARM Cortex-M4/M0 microcontroller

- Configurable word select period in master mode (separately for I<sup>2</sup>S-bus input and output).
- Two 8-word FIFO data buffers are provided, one for transmit and one for receive.
- Generates interrupt requests when buffer levels cross a programmable boundary.
- Two DMA requests controlled by programmable buffer levels. The DMA requests are connected to the GPDMA block.
- Controls include reset, stop and mute options separately for I<sup>2</sup>S-bus input and I<sup>2</sup>S-bus output.

#### 7.18.7 C\_CAN

Remark: The LPC43S50/S30/S20 contain two C\_CAN controllers.

Controller Area Network (CAN) is the definition of a high performance communication protocol for serial data communication. The C\_CAN controller is designed to provide a full implementation of the CAN protocol according to the CAN Specification Version 2.0B. The C\_CAN controller can create powerful local networks with low-cost multiplex wiring by supporting distributed real-time control with a high level of reliability.

#### 7.18.7.1 Features

- Conforms to protocol version 2.0 parts A and B.
- Supports bit rate of up to 1 Mbit/s.
- Supports 32 Message Objects.
- Each Message Object has its own identifier mask.
- Provides programmable FIFO mode (concatenation of Message Objects).
- Provides maskable interrupts.
- Supports Disabled Automatic Retransmission (DAR) mode for time-triggered CAN applications.
- Provides programmable loop-back mode for self-test operation.

### 7.19 Counter/timers and motor control

#### 7.19.1 General purpose 32-bit timers/external event counters

The LPC43S50/S30/S20 include four 32-bit timer/counters. The timer/counter is designed to count cycles of the system derived clock or an externally-supplied clock. It can optionally generate interrupts, generate timed DMA requests, or perform other actions at specified timer values, based on four match registers. Each timer/counter also includes two capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.19.1.1 Features

- A 32-bit timer/counter with a programmable 32-bit prescaler.
- Counter or timer operation.
- Two 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event can also generate an interrupt.
- Four 32-bit match registers that allow:

32-bit ARM Cortex-M4/M0 microcontroller

- BOD trip settings
- Oscillator output
- DMA-to-peripheral muxing
- Ethernet mode
- Memory mapping
- Timer/USART inputs
- Enabling the USB controllers

In addition, the CREG block contains the part identification and part configuration information.

### 7.22.2 System Control Unit (SCU)

The system control unit determines the function and electrical mode of the digital pins. By default function 0 is selected for all pins with pull-up enabled. For pins that support a digital and analog function, the ADC function select registers in the SCU enable the analog function.

A separate set of analog I/Os for the ADCs and the DAC as well as most USB pins are located on separate pads and are not controlled through the SCU.

In addition, the clock delay register for the SDRAM EMC\_CLK pins and the registers that select the pin interrupts are located in the SCU.

#### 7.22.3 Clock Generation Unit (CGU)

The Clock Generator Unit (CGU) generates several base clocks. The base clocks can be unrelated in frequency and phase and can have different clock sources within the CGU. One CGU base clock is routed to the CLKOUT pins. The base clock that generates the CPU clock is referred to as CCLK.

Multiple branch clocks are derived from each base clock. The branch clocks offer flexible control for power-management purposes. All branch clocks are outputs of one of two Clock Control Units (CCUs) and can be controlled independently. Branch clocks derived from the same base clock are synchronous in frequency and phase.

#### 7.22.4 Internal RC oscillator (IRC)

The IRC is used as the clock source for the WWDT and/or as the clock that drives the PLLs and the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1.5 % accuracy over the entire voltage and temperature range.

Upon power-up or any chip reset, the LPC43S50/S30/S20 use the IRC as the clock source. The boot loader then configures the PLL1 to provide a 96 MHz clock for the core and the PLL0USB or PLL0AUDIO as needed if an external boot source is selected.

#### 7.22.5 PLL0USB (for USB0)

PLL0 is a dedicated PLL for the USB0 High-speed controller.

PLL0 accepts an input clock frequency from an external oscillator in the range of 14 kHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The CCO operates in the range of 4.3 MHz to 550 MHz.

### **NXP Semiconductors**

### LPC43S50/S30/S20

32-bit ARM Cortex-M4/M0 microcontroller



#### 7.22.10 Power Management Controller (PMC)

The PMC controls the power to the cores, peripherals, and memories.

The LPC43S50/S30/S20 support the following power modes in order from highest to lowest power consumption:

- 1. Active mode
- 2. Sleep mode
- 3. Power-down modes:
  - a. Deep-sleep mode
  - b. Power-down mode
  - c. Deep power-down mode

LPC43S50 S30 S20

#### 32-bit ARM Cortex-M4/M0 microcontroller

#### 11.6 GPCLKIN

#### Table 19. Dynamic characteristic: GPCLKIN

 $T_{amb} = 25 \ ^{\circ}C; 2.4 \ V \le V_{DD(REG)(3V3)} \le 3.6 \ V$ 

| Symbol   | Parameter       | Min | Тур | Мах | Unit |
|----------|-----------------|-----|-----|-----|------|
| GP_CLKIN | input frequency | -   | -   | 25  | MHz  |

### 11.7 I/O pins

#### Table 20. Dynamic characteristic: I/O pins[1]

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}; 2.7 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}.$ 

| Symbol         | Parameter     | Conditions                                                     |            | Min | Тур | Max | Unit |
|----------------|---------------|----------------------------------------------------------------|------------|-----|-----|-----|------|
| Standard       | I/O pins - no | rmal drive strength                                            | 1          |     |     |     |      |
| t <sub>r</sub> | rise time     | pin configured as output; EHS = 1                              | [2][3]     | 1.0 | -   | 2.5 | ns   |
| t <sub>f</sub> | fall time     | pin configured as output; EHS = 1                              | [2][3]     | 0.9 | -   | 2.5 | ns   |
| t <sub>r</sub> | rise time     | pin configured as output; EHS = 0                              | [2][3]     | 1.9 | -   | 4.3 | ns   |
| t <sub>f</sub> | fall time     | pin configured as output; EHS = 0                              | [2][3]     | 1.9 | -   | 4.0 | ns   |
| t <sub>r</sub> | rise time     | pin configured as input                                        | [4]        | 0.3 | -   | 1.3 | ns   |
| t <sub>f</sub> | fall time     | pin configured as input                                        | [4]        | 0.2 | -   | 1.2 | ns   |
| I/O pins -     | high drive st | rength                                                         |            |     |     |     |      |
| t <sub>r</sub> | rise time     | pin configured as output; standard<br>drive mode (EHD = 0x0)   | [2][5]     | 4.3 | -   | 7.9 | ns   |
| t <sub>f</sub> | fall time     | pin configured as output; standard<br>drive mode (EHD = 0x0)   | [2][5]     | 4.7 | -   | 8.7 | ns   |
| t <sub>r</sub> | rise time     | pin configured as output; medium<br>drive mode (EHD = 0x1)     | [2][5]     | 3.2 | -   | 5.7 | ns   |
| t <sub>f</sub> | fall time     | pin configured as output; medium<br>drive mode (EHD = 0x1)     | [2][5]     | 3.2 | -   | 5.5 | ns   |
| t <sub>r</sub> | rise time     | pin configured as output; high drive<br>mode (EHD = 0x2)       | [2][5]     | 2.9 | -   | 4.9 | ns   |
| t <sub>f</sub> | fall time     | pin configured as output; high drive<br>mode (EHD = 0x2)       | [2][5]     | 2.5 | -   | 3.9 | ns   |
| t <sub>r</sub> | rise time     | pin configured as output; ultra-high<br>drive mode (EHD = 0x3) | [2][5]     | 2.8 | -   | 4.7 | ns   |
| t <sub>f</sub> | fall time     | pin configured as output; ultra-high<br>drive mode (EHD = 0x3) | [2][5]     | 2.4 | -   | 3.4 | ns   |
| t <sub>r</sub> | rise time     | pin configured as input                                        | <u>[4]</u> | 0.3 | -   | 1.3 | ns   |
| t <sub>f</sub> | fall time     | pin configured as input                                        | <u>[4]</u> | 0.2 | -   | 1.2 | ns   |
| I/O pins -     | high-speed    |                                                                |            |     |     |     |      |
| t <sub>r</sub> | rise time     | pin configured as output; EHS = 1                              | [2][3]     | 350 | -   | 670 | ps   |
| t <sub>f</sub> | fall time     | pin configured as output; EHS = 1                              | [2][3]     | 450 | -   | 730 | ps   |
| t <sub>r</sub> | rise time     | pin configured as output; $EHS = 0$                            | [2][3]     | 1.0 | -   | 1.9 | ns   |
| t <sub>f</sub> | fall time     | pin configured as output; $EHS = 0$                            | [2][3]     | 1.0 | -   | 2.0 | ns   |
| t <sub>r</sub> | rise time     | pin configured as input                                        | [4]        | 0.3 | -   | 1.3 | ns   |
| t <sub>f</sub> | fall time     | pin configured as input                                        | [4]        | 0.2 | -   | 1.2 | ns   |

[1] Simulated data.

All information provided in this document is subject to legal disclaimers.

#### 32-bit ARM Cortex-M4/M0 microcontroller

#### Table 24. Dynamic characteristics: SSP pins in SPI mode

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}; 2.2 \text{ V} \le V_{DD(REG)(3V3)} \le 3.6 \text{ V}; 2.7 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}; C_L = 20 \text{ pF. Sampled at } 10 \text{ \% and } 90 \text{ \% of the signal level; EHS} = 1 \text{ for all pins. Simulated values.}$ 

| Symbol           | Parameter  | Conditions                      | Min                           | Тур                             | Max | Unit |
|------------------|------------|---------------------------------|-------------------------------|---------------------------------|-----|------|
| t <sub>lag</sub> | lag time   | continuous transfer mode        | $0.5T_{cy(clk)} + 0.2$        | -                               | -   | ns   |
|                  |            | SPI mode; CPOL = 0;<br>CPHA = 0 |                               |                                 |     |      |
|                  |            | SPI mode; CPOL = 0;<br>CPHA = 1 | $T_{cy(clk)}$ + 0.2           | -                               | -   | ns   |
|                  |            | SPI mode; CPOL = 1;<br>CPHA = 0 | $0.5 	imes T_{cy(clk)} + 0.2$ | -                               | -   | ns   |
|                  |            | SPI mode; CPOL = 1;<br>CPHA = 1 | $T_{cy(clk)}$ + 0.2           | -                               | -   | ns   |
|                  |            | synchronous serial frame mode   | $T_{cy(clk)}$ + 0.2           | -                               | -   | ns   |
|                  |            | microwire frame format          | $0.5 	imes T_{cy(clk)}$       | -                               | -   | ns   |
| t <sub>d</sub>   | delay time | continuous transfer mode        | -                             | $0.5 \times T_{\text{cy(clk)}}$ | -   | ns   |
|                  |            | SPI mode; CPOL = 0;<br>CPHA = 0 |                               |                                 |     |      |
|                  |            | SPI mode; CPOL = 0;<br>CPHA = 1 | -                             | n/a                             | -   | ns   |
|                  |            | SPI mode; CPOL = 1;<br>CPHA = 0 | -                             | $0.5\times T_{cy(clk)}$         | -   | ns   |
|                  |            | SPI mode; CPOL = 1;<br>CPHA = 1 | -                             | n/a                             | -   | ns   |
|                  |            | synchronous serial frame mode   | -                             | T <sub>cy(clk)</sub>            | -   | ns   |
|                  |            | microwire frame format          | -                             | n/a                             | -   | ns   |

[1] T<sub>cy(clk)</sub> = (SSPCLKDIV × (1 + SCR) × CPSDVSR) / f<sub>main</sub>. The clock cycle time derived from the SPI bit rate T<sub>cy(clk)</sub> is a function of the main clock frequency f<sub>main</sub>, the SSP peripheral clock divider (SSPCLKDIV), the SSP SCR parameter (specified in the SSP0CR0 register), and the SSP CPSDVSR parameter (specified in the SSP clock prescale register).

$$\label{eq:constraint} \begin{split} [2] \quad T_{cy(clk)} \geq 12 \times T_{cy(PCLK)}. \end{split}$$

#### 32-bit ARM Cortex-M4/M0 microcontroller

#### Table 27. Dynamic characteristics: Static asynchronous external memory interface ...continued

 $C_L = 22 \text{ pF}$  for EMC\_Dn  $C_L = 20 \text{ pF}$  for all others;  $T_{amb} = -40 \text{ °C}$  to +85 °C;  $2.2 \text{ V} \le V_{DD(REG)(3V3)} \le 3.6 \text{ V}$ ;  $2.7 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}$ ; values guaranteed by design. Timing parameters are given for single memory access cycles. In a normal read operation, the EMC changes the address while CS is asserted resulting in multiple memory accesses.

| Symbol               | Parameter <sup>[1]</sup>        | Conditions |                | Min                         | Тур | Мах                         | Unit |
|----------------------|---------------------------------|------------|----------------|-----------------------------|-----|-----------------------------|------|
| t <sub>BLSHEOW</sub> | BLS HIGH to end of write time   | PB = 0     | [2]<br>[5]     | -1.9 + T <sub>cy(clk)</sub> | -   | -0.5 + T <sub>cy(clk)</sub> | ns   |
| t <sub>BLSHDNV</sub> | BLS HIGH to data invalid time   | PB = 0     | [1]<br>[2<br>] | -2.5 + T <sub>cy(clk)</sub> | -   | 1.4 + T <sub>cy(clk)</sub>  | ns   |
| t <sub>CSHEOW</sub>  | CS HIGH to end of write time    |            | [5]            | -2.0                        | -   | 0                           | ns   |
| t <sub>BLSHDNV</sub> | BLS HIGH to data invalid time   | PB = 1     |                | -2.5                        | -   | 1.4                         | ns   |
| t <sub>WEHANV</sub>  | WE HIGH to address invalid time | PB = 1     |                | -0.9 + T <sub>cy(clk)</sub> | -   | $2.4 + T_{cy(clk)}$         | ns   |

[1] Parameters specified for 40 % of  $V_{DD(IO)}$  for rising edges and 60 % of  $V_{DD(IO)}$  for falling edges.

[2]  $T_{cy(clk)} = 1/CCLK$  (see LPC43xx User manual).

[5] End Of Write (EOW): earliest of address not valid or EMC\_BLSn HIGH.



### **NXP Semiconductors**

### LPC43S50/S30/S20

32-bit ARM Cortex-M4/M0 microcontroller



#### 32-bit ARM Cortex-M4/M0 microcontroller

#### 11.18 SD/MMC

#### Table 33. Dynamic characteristics: SD/MMC

 $T_{amb} = -40 \degree C$  to 85  $\degree C$ , 2.2 V  $\leq V_{DD(REG)(3V3)} \leq 3.6$  V; 2.7 V  $\leq V_{DD(I0)} \leq 3.6$  V,  $C_L = 20 \ pF$ . SAMPLE\_DELAY = 0x9, DRV\_DELAY = 0xD in the SDDELAY register sampled at 90 % and 10 % of the signal level, EHS = 1 for SD\_CLK pin, EHS = 1 for SD\_DATn and SD\_CMD pins. Simulated values.

| Symbol             | Parameter               | Conditions                        | Min | Max  | Unit |
|--------------------|-------------------------|-----------------------------------|-----|------|------|
| f <sub>clk</sub>   | clock frequency         | on pin SD_CLK; data transfer mode |     | 52   | MHz  |
| t <sub>su(D)</sub> | data input set-up time  | on pins SD_DATn as inputs         | 3.9 | -    | ns   |
|                    |                         | on pins SD_CMD as inputs          | 5.2 | -    | ns   |
| t <sub>h(D)</sub>  | data input hold time    | on pins SD_DATn as inputs         | 0.4 | -    | ns   |
|                    |                         | on pins SD_CMD as inputs          | 0   |      | ns   |
| t <sub>d(QV)</sub> | data output valid delay | on pins SD_DATn as outputs        | -   | 15.3 | ns   |
|                    | time                    | on pins SD_CMD as outputs         | -   | 16   | ns   |
| t <sub>h(Q)</sub>  | data output hold time   | on pins SD_DATn as outputs        | 4   | -    | ns   |
|                    |                         | on pins SD_CMD as outputs         | 4   | -    | ns   |



#### 11.19 LCD

#### Table 34. Dynamic characteristics: LCD

 $T_{amb} = -40$  °C to +85 °C; 2.2 V  $\leq V_{DD(REG)(3V3)} \leq 3.6$  V; 2.7 V  $\leq V_{DD(IO)} \leq 3.6$  V;  $C_L = 20$  pF. Simulated values.

| Symbol             | Parameter                       | Conditions      | Min | Тур | Max | Unit |
|--------------------|---------------------------------|-----------------|-----|-----|-----|------|
| f <sub>clk</sub>   | clock frequency                 | on pin LCD_DCLK | -   | 50  | -   | MHz  |
| t <sub>d(QV)</sub> | data output valid<br>delay time |                 |     | -   | 17  | ns   |
| t <sub>h(Q)</sub>  | data output hold time           |                 | 8.5 | -   |     | ns   |

#### 32-bit ARM Cortex-M4/M0 microcontroller

 Table 41.
 Recommended values for C<sub>X1/X2</sub> in oscillation mode (crystal and external components parameters) low frequency mode ...continued

| Fundamental oscillation<br>frequency | Maximum crystal series<br>resistance R <sub>S</sub> | External load capacitors $C_{X1}, C_{X2}$ |
|--------------------------------------|-----------------------------------------------------|-------------------------------------------|
| 12 MHz                               | < 160 Ω                                             | 18 pF, 18 pF                              |
|                                      | < 160 Ω                                             | 39 pF, 39 pF                              |
| 16 MHz                               | < 120 Ω                                             | 18 pF, 18 pF                              |
|                                      | < 80 Ω                                              | 33 pF, 33 pF                              |
| 20 MHz                               | <100 Ω                                              | 18 pF, 18 pF                              |
|                                      | < 80 Ω                                              | 33 pF, 33 pF                              |

### Table 42.Recommended values for $C_{X1/X2}$ in oscillation mode (crystal and external<br/>components parameters) high frequency mode

| Fundamental oscillation frequency | Maximum crystal series<br>resistance R <sub>S</sub> | External load capacitors $C_{X1}$ , $C_{x2}$ |
|-----------------------------------|-----------------------------------------------------|----------------------------------------------|
| 15 MHz                            | < 80 Ω                                              | 18 pF, 18 pF                                 |
| 20 MHz                            | < 80 Ω                                              | 39 pF, 39 pF                                 |
|                                   | < 100 Ω                                             | 47 pF, 47 pF                                 |





All information provided in this document is subject to legal disclaimers.

32-bit ARM Cortex-M4/M0 microcontroller

### 14. Package outline



Fig 51. Package outline LBGA256 package

All information provided in this document is subject to legal disclaimers.

Product data sheet

LPC43S50 S30 S20

© NXP Semiconductors N.V. 2016. All rights reserved.

32-bit ARM Cortex-M4/M0 microcontroller



Fig 54. Package outline for the LQFP144 package

LPC43S50 S30 S20