

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                      |
|----------------------------|-------------------------------------------------------------|
| Core Processor             | HC08                                                        |
| Core Size                  | 8-Bit                                                       |
| Speed                      | 8MHz                                                        |
| Connectivity               | SCI, SPI                                                    |
| Peripherals                | LVD, POR, PWM                                               |
| Number of I/O              | 37                                                          |
| Program Memory Size        | 60KB (60K x 8)                                              |
| Program Memory Type        | FLASH                                                       |
| EEPROM Size                | -                                                           |
| RAM Size                   | 2K x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                   |
| Data Converters            | A/D 24x10b                                                  |
| Oscillator Type            | Internal                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                           |
| Mounting Type              | Surface Mount                                               |
| Package / Case             | 48-LQFP                                                     |
| Supplier Device Package    | 48-LQFP (7x7)                                               |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc908gr60acfae |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Input/Output (I/O) Section

| Addr.  | Register Name                                        |                 | Bit 7       | 6          | 5            | 4           | 3                    | 2              | 1                | Bit 0    |
|--------|------------------------------------------------------|-----------------|-------------|------------|--------------|-------------|----------------------|----------------|------------------|----------|
|        | ESCI Data Register                                   | Read:           | R7          | R6         | R5           | R4          | R3                   | R2             | R1               | R0       |
| \$0018 | (SCDR)                                               | Write:          | T7          | T6         | T5           | T4          | T3                   | T2             | T1               | T0       |
|        | See page 173.                                        | Reset:          |             |            |              | Unaffecte   | d by reset           |                |                  |          |
| \$0019 | ESCI Baud Rate Register<br>(SCBR)                    | Read:<br>Write: | LINT        | LINR       | SCP1         | SCP0        | R                    | SCR2           | SCR1             | SCR0     |
|        | See page 174.                                        | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 0        |
|        | Keyboard Status and Control                          | Read:           | 0           | 0          | 0            | 0           | KEYF                 | 0              |                  |          |
| \$001A | Register (INTKBSCR)                                  | Write:          |             |            |              |             |                      | ACKK           | INIASKK          | MODEK    |
|        | See page 118.                                        | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 0        |
| \$001B | Keyboard Interrupt Enable<br>Register (INTKBIER)     | Read:<br>Write: | KBIE7       | KBIE6      | KBIE5        | KBIE4       | KBIE3                | KBIE2          | KBIE1            | KBIE0    |
|        | See page 119.                                        | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 0        |
|        | Timebase Module Control                              | Read:           | TBIF        | TBB2       | TBB1         | TBB0        | 0                    | TRIE           |                  | Р        |
| \$001C | Register (TBCR)                                      | Write:          |             | TONE       | IBIII        | TEHO        | TACK                 | IDIL           | TBOIN            | 11       |
|        | See page 224.                                        | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 0        |
|        | IRQ Status and Control                               | Read:           | 0           | 0          | 0            | 0           | IRQF                 | 0              | IMASK            | MODE     |
| \$001D | 001D Register (INTSCR)                               | Write:          |             |            |              |             |                      | ACK            |                  | MODE     |
|        | See page 112.                                        | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 0        |
| \$001E | Configuration Register 2<br>(CONFIG2) <sup>(1)</sup> | Read:<br>Write: | 0           | MCLKSEL    | MCLK1        | MCLK0       | R                    | TMBCLK-<br>SEL | OSCENIN-<br>STOP | SCIBDSRC |
|        | See page 90.                                         | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 1        |
| \$001F | Configuration Register 1<br>(CONFIG1) <sup>(1)</sup> | Read:<br>Write: | COPRS       | LVISTOP    | LVIRSTD      | LVIPWRD     | LVI50R3 <sup>†</sup> | SSREC          | STOP             | COPD     |
|        | See page 91.                                         | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 0        |
| 1. On  | e-time writable register af                          | ter eac         | h reset, ex | cept LVI5C | 0R3 bit. LVI | 50R3 bit is | only reset           | via POR (j     | power-on r       | eset).   |
|        | TIM1 Status and Control                              | Read:           | TOF         | TOIE       | TSTOP        | 0           | 0                    | PS2            | PS1              | PS0      |
| \$0020 | Register (T1SC)                                      | Write:          | 0           |            |              | TRST        |                      |                |                  |          |
|        | See page 234.                                        | Reset:          | 0           | 0          | 1            | 0           | 0                    | 0              | 0                | 0        |
|        | TIM1 Counter                                         | Read:           | Bit 15      | 14         | 13           | 12          | 11                   | 10             | 9                | Bit 8    |
| \$0021 | Register High (T1CNTH)                               | Write:          |             |            |              |             |                      |                |                  |          |
|        | See page 235.                                        | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 0        |
|        | TIM1 Counter                                         | Read:           | Bit 7       | 6          | 5            | 4           | 3                    | 2              | 1                | Bit 0    |
| \$0022 | Register Low (T1CNTL)                                | Write:          |             |            |              |             |                      |                |                  |          |
|        | See page 235.                                        | Reset:          | 0           | 0          | 0            | 0           | 0                    | 0              | 0                | 0        |
| \$0023 | TIM1 Counter Modulo<br>Register High (T1MODH)        | Read:<br>Write: | Bit 15      | 14         | 13           | 12          | 11                   | 10             | 9                | Bit 8    |
|        | See page 236.                                        | Dogot:          | - 1         | 1          | 1            | 1           | 4                    | 1              | 4                | 1        |

Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 9)

1 = Unimplemented

1

1

R = Reserved

1

1

U = Unaffected

MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5

See page 236. Reset:

1

1

1



#### Input/Output (I/O) Section

| Addr.   | Register Name                                             |                 | Bit 7 | 6          | 5       | 4            | 3            | 2            | 1     | Bit 0  |
|---------|-----------------------------------------------------------|-----------------|-------|------------|---------|--------------|--------------|--------------|-------|--------|
| \$FF80  | FLASH-1 Block Protect<br>Register (FL1BPR) <sup>(1)</sup> | Read:<br>Write: | BPR7  | BPR6       | BPR5    | BPR4         | BPR3         | BPR2         | BPR1  | BPR0   |
|         | See page 43.                                              | Reset:          |       |            |         | Unaffecte    | d by reset   |              |       |        |
| \$FF81  | FLASH-2 Block Protect<br>Register (FL2BPR) <sup>(1)</sup> | Read:<br>Write: | BPR7  | BPR6       | BPR5    | BPR4         | BPR3         | BPR2         | BPR1  | BPR0   |
|         | See page 51.                                              | Reset:          |       |            |         | Unaffecte    | d by reset   |              |       |        |
| 1. Non- | volatile FLASH register                                   |                 |       |            |         |              |              |              |       |        |
|         | FLASH-1 Control Register                                  | Read:           | 0     | 0          | 0       | 0            |              | MASS         | EDAGE | PGM    |
| \$FF88  | (FL1CR)                                                   | Write:          |       |            |         |              |              | IVIAGO       | LHAGE | r Givi |
|         | See page 42.                                              | Reset:          | 0     | 0          | 0       | 0            | 0            | 0            | 0     | 0      |
|         |                                                           | _               |       |            |         |              |              |              |       |        |
|         | COP Control Register                                      | Read:           |       |            |         | Low byte of  | reset vector |              |       |        |
| \$FFFF  | (COPCTL)                                                  | Write:          |       |            | Writing | g clears COP | counter (any | value)       |       |        |
|         | See page 95.                                              | Reset:          |       |            |         | Unaffecte    | d by reset   |              |       |        |
|         |                                                           |                 |       | = Unimplem | ented   | R = Reserve  | d            | U = Unaffect | ed    |        |



| Table | 2-1. | Vector | Addresses |
|-------|------|--------|-----------|

| Vector Priority | Vector | Address | Vector                                |
|-----------------|--------|---------|---------------------------------------|
| Lowest          | IE04   | \$FFCC  | TIM2 Channel 5 Vector (High)          |
|                 | 11-24  | \$FFCD  | TIM2 Channel 5 Vector (Low)           |
|                 | 1500   | \$FFCE  | TIM2 Channel 4 Vector (High)          |
|                 | 11-23  | \$FFCF  | TIM2 Channel 4 Vector (Low)           |
|                 | IEDO   | \$FFD0  | TIM2 Channel 3 Vector (High)          |
|                 | 1622   | \$FFD1  | TIM2 Channel 3 Vector (Low)           |
|                 | IE01   | \$FFD2  | TIM2 Channel 2 Vector (High)          |
|                 | 11-21  | \$FFD3  | TIM2 Channel 2 Vector (Low)           |
|                 | IF20   | \$FFD4  | Paparud                               |
|                 | IF17   | \$FFDB  |                                       |
|                 |        | \$FFDC  | Timebase Vector (High)                |
|                 | 1610   | \$FFDD  | Timebase Vector (Low)                 |
| •               | 1515   | \$FFDE  | ADC Conversion Complete Vector (High) |
|                 | 1112   | \$FFDF  | ADC Conversion Complete Vector (Low)  |

Continued on next page



#### FLASH-1 Memory (FLASH-1)







#### Memory

- *E.* The time between each FLASH address change (step 7 to step 7), or the time between the last FLASH address programmed to clearing the PGM bit (step 7 to step 10) must not exceed the maximum programming time, t<sub>PROG</sub> maximum.
- **F.** Be cautious when programming the FLASH-2 array to ensure that non-FLASH locations are not used as the address that is written to when selecting either the desired row address range in step 3 of the algorithm or the byte to be programmed in step 7 of the algorithm.

### 2.7.7 Low-Power Modes

The WAIT and STOP instructions will place the MCU in low power-consumption standby modes.

### 2.7.7.1 Wait Mode

Putting the MCU into wait mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly; however, no memory activity will take place since the CPU is inactive.

The WAIT instruction should not be executed while performing a program or erase operation on the FLASH. Wait mode will suspend any FLASH program/erase operations and leave the memory in a standby mode.

#### 2.7.7.2 Stop Mode

Putting the MCU into stop mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly; however, no memory activity will take place since the CPU is inactive.

The STOP instruction should not be executed while performing a program or erase operation on the FLASH. Stop mode will suspend any FLASH program/erase operations and leave the memory in a standby mode.

#### NOTE

Standby mode is the power saving mode of the FLASH module, in which all internal control signals to the FLASH are inactive and the current consumption of the FLASH is minimum.



#### **Clock Generator Module (CGM)**

if the PLL is off. Therefore, PLLON cannot be cleared when BCS is set, and BCS cannot be set when PLLON is clear. If the PLL is off (PLLON = 0), selecting CGMVCLK requires two writes to the PLL control register. (See 4.3.8 Base Clock Selector Circuit.).

#### VPR1 and VPR0 — VCO Power-of-Two Range Select Bits

These read/write bits control the VCO's hardware power-of-two range multiplier E that, in conjunction with L controls the hardware center-of-range frequency,  $f_{VRS}$ . VPR1:VPR0 cannot be written when the PLLON bit is set. Reset clears these bits. (See 4.3.3 PLL Circuits, 4.3.6 Programming the PLL, and 4.5.5 PLL VCO Range Select Register.)

| VPR1 and VPR0 | Е                | VCO Power-of-Two<br>Range Multiplier |
|---------------|------------------|--------------------------------------|
| 00            | 0                | 1                                    |
| 01            | 1                | 2                                    |
| 10            | 2 <sup>(1)</sup> | 4                                    |

#### Table 4-4. VPR1 and VPR0 Programming

1. Do not program E to a value of 3.

#### NOTE

Verify that the value of the VPR1 and VPR0 bits in the PCTL register are appropriate for the given reference and VCO clock frequencies before enabling the PLL. See 4.3.6 Programming the PLL for detailed instructions on selecting the proper value for these control bits.

### 4.5.2 PLL Bandwidth Control Register

The PLL bandwidth control register (PBWC):

- Selects automatic or manual (software-controlled) bandwidth control mode
- Indicates when the PLL is locked
- In automatic bandwidth control mode, indicates when the PLL is in acquisition or tracking mode
- In manual operation, forces the PLL into acquisition or tracking mode



Figure 4-5. PLL Bandwidth Control Register (PBWC)

### AUTO — Automatic Bandwidth Control Bit

This read/write bit selects automatic or manual bandwidth control. When initializing the PLL for manual operation (AUTO = 0), clear the  $\overline{ACQ}$  bit before turning on the PLL. Reset clears the AUTO bit.

- 1 = Automatic bandwidth control
- 0 = Manual bandwidth control



# Chapter 5 Configuration Register (CONFIG)

# 5.1 Introduction

This section describes the configuration registers, CONFIG1 and CONFIG2. The configuration registers enable or disable these options:

- Stop mode recovery time (32 CGMXCLK cycles or 4096 CGMXCLK cycles)
- COP timeout period (262,128 or 8176 CGMXCLK cycles)
- STOP instruction
- Computer operating properly module (COP)
- Low-voltage inhibit (LVI) module control and voltage trip point selection
- Enable/disable the oscillator (OSC) during stop mode
- Enable/disable an extra divide by 128 prescaler in timebase module
- Selectable clockout (MCLK) feature with divide by 1, 2, and 4 of the bus or crystal frequency
- Timebase clock select

# 5.2 Functional Description

The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the microcontroller unit (MCU), it is recommended that these registers be written immediately after reset. The configuration registers are located at \$001E and \$001F and may be read at anytime.

### NOTE

On a FLASH device, the options except LVI5OR3 are one-time writable by the user after each reset. This bit is one-time writable by the user only after each POR (power-on reset). The CONFIG registers are not in the FLASH memory but are special registers containing one-time writable latches after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in Figure 5-1 and Figure 5-2.



#### **Central Processor Unit (CPU)**



Figure 7-1. CPU Registers

# 7.3.1 Accumulator

The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations.



Figure 7-2. Accumulator (A)

# 7.3.2 Index Register

The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register.

In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand.

The index register can serve also as a temporary data storage location.



Figure 7-3. Index Register (H:X)



#### Enhanced Serial Communications Interface (ESCI) Module

# 13.8.1 ESCI Control Register 1

ESCI control register 1 (SCC1):

- Enables loop mode operation
- Enables the ESCI
- Controls output polarity
- Controls character length
- Controls ESCI wakeup method
- Controls idle character detection
- Enables parity function
  - Controls parity type

Address: \$0013



#### Figure 13-10. ESCI Control Register 1 (SCC1)

#### LOOPS — Loop Mode Select Bit

This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the ESCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit.

- 1 = Loop mode enabled
- 0 = Normal operation enabled

#### ENSCI — Enable ESCI Bit

This read/write bit enables the ESCI and the ESCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in ESCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit.

1 = ESCI enabled

0 = ESCI disabled

#### TXINV — Transmit Inversion Bit

This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit.

- 1 = Transmitter output inverted
- 0 = Transmitter output not inverted

#### NOTE

Setting the TXINV bit inverts all transmitted values including idle, break, start, and stop bits.

#### M — Mode (Character Length) Bit

This read/write bit determines whether ESCI characters are eight or nine bits long (See Table 13-5). The ninth bit can serve as a receiver wakeup signal or as a parity bit. Reset clears the M bit.

1 = 9-bit ESCI characters

0 = 8-bit ESCI characters



# 13.8.5 ESCI Status Register 2

ESCI status register 2 (SCS2) contains flags to signal these conditions:

- Break character detected
- Incoming data



Figure 13-15. ESCI Status Register 2 (SCS2)

#### **BKF** — Break Flag Bit

This clearable, read-only bit is set when the ESCI detects a break character on the RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit.

1 = Break character detected

0 = No break character detected

#### **RPF** — Reception in Progress Flag Bit

This read-only bit is set when the receiver detects a 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch), or when the receiver detects an idle character. Polling RPF before disabling the ESCI module or entering stop mode can show whether a reception is in progress.

1 = Reception in progress

0 = No reception in progress

### 13.8.6 ESCI Data Register

The ESCI data register (SCDR) is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the ESCI data register.

| Address: | \$0018 |    |    |           |            |    |    |       |
|----------|--------|----|----|-----------|------------|----|----|-------|
|          | Bit 7  | 6  | 5  | 4         | 3          | 2  | 1  | Bit 0 |
| Read:    | R7     | R6 | R5 | R4        | R3         | R2 | R1 | R0    |
| Write:   | T7     | T6 | T5 | T4        | Т3         | T2 | T1 | Т0    |
| Reset:   |        |    |    | Unaffecte | d by reset |    |    |       |

Figure 13-16. ESCI Data Register (SCDR)

#### R7/T7:R0/T0 — Receive/Transmit Data Bits

Reading address \$0018 accesses the read-only received data bits, R7:R0. Writing to address \$0018 writes the data to be transmitted, T7:T0. Reset has no effect on the ESCI data register.

NOTE

Do not use read-modify-write instructions on the ESCI data register.



### 17.3.3 Output Compare

With the output compare function, the TIM1 can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM1 can set, clear, or toggle the channel pin. Output compares can generate TIM1 CPU interrupt requests.

#### 17.3.3.1 Unbuffered Output Compare

Any output compare channel can generate unbuffered output compare pulses as described in 17.3.3 Output Compare. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM1 channel registers.

An unsynchronized write to the TIM1 channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM1 overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM1 may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new
  value in the output compare interrupt routine. The output compare interrupt occurs at the end of
  the current output compare pulse. The interrupt routine has until the end of the counter overflow
  period to write the new value.
- When changing to a larger output compare value, enable TIM1 overflow interrupts and write the new value in the TIM1 overflow interrupt routine. The TIM1 overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period.

#### 17.3.3.2 Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the T1CH0 pin. The TIM1 channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM1 channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM1 channel 0 registers initially controls the output on the T1CH0 pin. Writing to the TIM1 channel 1 registers enables the TIM1 channel 1 registers to synchronously control the output after the TIM1 overflows. At each subsequent overflow, the TIM1 channel registers (0 or 1) that control the output are the ones written to last. T1SC0 controls and monitors the buffered output compare function, and TIM1 channel 1 status and control register (T1SC1) is unused. While the MS0B bit is set, the channel 1 pin, T1CH1, is available as a general-purpose I/O pin.

#### NOTE

In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares.



If TIM1 functions are not required during wait mode, reduce power consumption by stopping the TIM1 before executing the WAIT instruction.

# 17.6 TIM1 During Break Interrupts

A break interrupt stops the TIM1 counter and inhibits input captures.

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See Figure 14-21. Break Status Register (BSR).

To allow software to clear status bits during a break interrupt, write a 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at 0. After the break, doing the second step clears the status bit.

# 17.7 Input/Output Signals

Port D shares two of its pins with the TIM1. The two TIM1 channel I/O pins are PTD4/T1CH0 and PTD5/T1CH1.

Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. PTD4/T1CH0 can be configured as a buffered output compare or buffered PWM pin.

# 17.8 Input/Output Registers

The following I/O registers control and monitor operation of the TIM:

- TIM1 status and control register (T1SC)
- TIM1 counter registers (T1CNTH:T1CNTL)
- TIM1 counter modulo registers (T1MODH:T1MODL)
- TIM1 channel status and control registers (T1SC0 and T1SC1)
- TIM1 channel registers (T1CH0H:T1CH0L and T1CH1H:T1CH1L)

# 17.8.1 TIM1 Status and Control Register

The TIM1 status and control register (T1SC) does the following:

- Enables TIM1 overflow interrupts
- Flags TIM1 overflows
- Stops the TIM1 counter
- Resets the TIM1 counter
- Prescales the TIM1 counter clock



#### **Functional Description**

| Addr.                           | Register Name                            |                 | Bit 7  | 6          | 5      | 4            | 3             | 2      | 1    | Bit 0      |
|---------------------------------|------------------------------------------|-----------------|--------|------------|--------|--------------|---------------|--------|------|------------|
| \$0457                          | TIM2 Channel 2 Register High<br>(T2CH2H) | Read:<br>Write: | Bit 15 | 14         | 13     | 12           | 11            | 10     | 9    | Bit 8      |
|                                 | See page 258.                            | Reset:          |        |            |        | Indeterminat | e after reset |        |      |            |
| \$0458                          | TIM2 Channel 2 Register Low<br>(T2CH2L)  | Read:<br>Write: | Bit 7  | 6          | 5      | 4            | 3             | 2      | 1    | Bit 0      |
|                                 | See page 258.                            | Reset:          |        | •          |        | Indeterminat | e after reset |        |      |            |
|                                 | TIM2 Channel 3 Status and                | Read:           | CH3F   | CHBIE      | 0      | MS30         | EI S3B        | EI S3A | TOV3 | СНЗМАХ     |
| \$0459                          | Control Register (T2SC3)                 | Write:          | 0      | ONSIL      |        | MOOA         | LLOOD         | LLOOA  | 1005 |            |
|                                 | See page 255.                            | Reset:          | 0      | 0          | 0      | 0            | 0             | 0      | 0    | 0          |
| \$045A                          | TIM2 Channel 3 Register High<br>(T2CH3H) | Read:<br>Write: | Bit 15 | 14         | 13     | 12           | 11            | 10     | 9    | Bit 8      |
|                                 | See page 258.                            | Reset:          |        |            |        | Indeterminat | e after reset |        |      |            |
| \$045B                          | TIM2 Channel 3 Register Low<br>(T2CH3L)  | Read:<br>Write: | Bit 7  | 6          | 5      | 4            | 3             | 2      | 1    | Bit 0      |
|                                 | See page 258.                            | Reset:          |        |            |        | Indeterminat | e after reset |        |      |            |
|                                 | TIM2 Channel 4 Status and                | Read:           | CH4F   | CHAIE      | MS/B   | MS4A         | EL SAB        | EL SAA | TOVA | СНИМАХ     |
| \$045C Control Register (T2SC4) | Write:                                   | 0               | OTHIC  | 101040     | MOHA   | LLO4D        |               | 1004   |      |            |
|                                 | See page 255.                            | Reset:          | 0      | 0          | 0      | 0            | 0             | 0      | 0    | 0          |
| \$045D                          | TIM2 Channel 4 Register High<br>(T2CH4H) | Read:<br>Write: | Bit 15 | 14         | 13     | 12           | 11            | 10     | 9    | Bit 8      |
|                                 | See page 258.                            | Reset:          |        |            |        | Indeterminat | e after reset |        |      |            |
| \$045E                          | TIM2 Channel 4 Register Low<br>(T2CH4L)  | Read:<br>Write: | Bit 7  | 6          | 5      | 4            | 3             | 2      | 1    | Bit 0      |
|                                 | See page 258.                            | Reset:          |        |            |        | Indeterminat | e after reset |        |      |            |
|                                 | TIM2 Channel 5 Status and                | Read:           | CH5F   | CH5IF      | 0      | MS5A         | FI S5B        | FI S5A | TOV5 | CH5MAX     |
| \$045F                          | Control Register (T2SC5)                 | Write:          | 0      | OTIOL      |        |              | 22008         | 2200/1 | 1010 | er lotti v |
|                                 | See page 255.                            | Reset:          | 0      | 0          | 0      | 0            | 0             | 0      | 0    | 0          |
| \$0460                          | TIM2 Channel 5 Register High<br>(T2CH5H) | Read:<br>Write: | Bit 15 | 14         | 13     | 12           | 11            | 10     | 9    | Bit 8      |
|                                 | See page 258.                            | Reset:          |        |            |        | Indeterminat | e after reset |        |      |            |
| \$0461                          | TIM2 Channel 5 Register Low<br>(T2CH5L)  | Read:<br>Write: | Bit 7  | 6          | 5      | 4            | 3             | 2      | 1    | Bit 0      |
|                                 | See page 258.                            | Reset:          |        | = Unimpler | mented | Indeterminat | e after reset |        |      |            |

Figure 18-3. TIM2 I/O Register Summary (Sheet 2 of 2)

# 18.3.1 TIM2 Counter Prescaler

The TIM2 clock source can be one of the seven prescaler outputs or the TIM2 clock pin, T2CH0. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM2 status and control register select the TIM2 clock source.



Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. (See 18.8.4 TIM2 Channel Status and Control Registers.)

# 18.4 Interrupts

The following TIM2 sources can generate interrupt requests:

- TIM2 overflow flag (TOF) The TOF bit is set when the TIM2 counter reaches the modulo value programmed in the TIM2 counter modulo registers. The TIM2 overflow interrupt enable bit, TOIE, enables TIM2 overflow interrupt requests. TOF and TOIE are in the TIM2 status and control register.
- TIM2 channel flags (CH5F:CH0F) The CHxF bit is set when an input capture or output compare
  occurs on channel x. Channel x TIM2 CPU interrupt requests are controlled by the channel x
  interrupt enable bit, CHxIE.

# **18.5 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power standby modes.

### 18.5.1 Wait Mode

The TIM2 remains active after the execution of a WAIT instruction. In wait mode, the TIM2 registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM2 can bring the MCU out of wait mode.

If TIM2 functions are not required during wait mode, reduce power consumption by stopping the TIM2 before executing the WAIT instruction.

# 18.5.2 Stop Mode

The TIM2 is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions or the state of the TIM2 counter. TIM2 operation resumes when the MCU exits stop mode.

# **18.6 TIM2 During Break Interrupts**

A break interrupt stops the TIM2 counter and inhibits input captures.

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See 14.7.3 Break Flag Control Register.)

To allow software to clear status bits during a break interrupt, write a 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at 0. After the break, doing the second step clears the status bit.



# 20.13 3.3-Volt SPI Characteristics

| Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                        | Symbol                                       | Min                                              | Мах                                   | Unit                                 |
|----------------------------------|----------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------|---------------------------------------|--------------------------------------|
|                                  | Operating frequency<br>Master<br>Slave                               | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub>     | f <sub>OP</sub> /128<br>DC                       | f <sub>OP</sub> /2<br>f <sub>OP</sub> | MHz<br>MHz                           |
| 1                                | Cycle time<br>Master<br>Slave                                        | t <sub>CYC(M)</sub><br>t <sub>CYC(S)</sub>   | 2<br>1                                           | 128<br>—                              | t <sub>cyc</sub><br>t <sub>cyc</sub> |
| 2                                | Enable lead time                                                     | t <sub>Lead(S)</sub>                         | 1                                                | —                                     | t <sub>cyc</sub>                     |
| 3                                | Enable lag time                                                      | t <sub>Lag(S)</sub>                          | 1                                                | —                                     | t <sub>cyc</sub>                     |
| 4                                | Clock (SPSCK) high time<br>Master<br>Slave                           | <sup>t</sup> scкн(м)<br>t <sub>scкн(s)</sub> | t <sub>cyc</sub> –35<br>1/2 t <sub>cyc</sub> –35 | 64 t <sub>cyc</sub>                   | ns<br>ns                             |
| 5                                | Clock (SPSCK) low time<br>Master<br>Slave                            | t <sub>SCKL(M)</sub><br>t <sub>SCKL(S)</sub> | t <sub>cyc</sub> –35<br>1/2 t <sub>cyc</sub> –35 | 64 t <sub>cyc</sub>                   | ns<br>ns                             |
| 6                                | Data setup time (inputs)<br>Master<br>Slave                          | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub>     | 40<br>40                                         | —                                     | ns<br>ns                             |
| 7                                | Data hold time (inputs)<br>Master<br>Slave                           | t <sub>H(M)</sub><br>t <sub>H(S)</sub>       | 40<br>40                                         | _                                     | ns<br>ns                             |
| 8                                | Access time, slave <sup>(3)</sup><br>CPHA = 0<br>CPHA = 1            | t <sub>A(CP0)</sub><br>t <sub>A(CP1)</sub>   | 0<br>0                                           | 50<br>50                              | ns<br>ns                             |
| 9                                | Disable time, slave <sup>(4)</sup>                                   | t <sub>DIS(S)</sub>                          | —                                                | 50                                    | ns                                   |
| 10                               | Data valid time, after enable edge<br>Master<br>Slave <sup>(5)</sup> | t <sub>V(M)</sub><br>t <sub>V(S)</sub>       | —                                                | 60<br>60                              | ns<br>ns                             |
| 11                               | Data hold time, outputs, after enable edge<br>Master<br>Slave        | <sup>t</sup> но(м)<br>t <sub>но(s)</sub>     | 0<br>0                                           | —                                     | ns<br>ns                             |

Numbers refer to dimensions in Figure 20-2 and Figure 20-3.
 All timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless noted; 100 pF load on all SPI pins.
 Time to data active from high-impedance state
 Hold time to high-impedance state
 With 100 pF on all SPI pins







| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA  | L OUTLINE    | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|------------|--------------|------------------|-------------|
| TITLE:                                                  |            | DOCUMENT NE  | ]: 98ASH70029A   | REV: C      |
| LOW PROFILE QUAD FLAT PA                                | ACK (LQFP) | CASE NUMBER  | 8: 873A-04       | 01 APR 2005 |
| 32 LEAD, 0.8 PITCH (7 X                                 | 7 X 1.4)   | STANDARD: JE | DEC MS-026 BBA   |             |



NOTES:

1. DIMENSIONS ARE IN MILLIMETERS.

2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.

 $\overline{3}$  datums a, b, and d to be determined at datum plane H.

 $\overline{/4.}$  dimensions to be determined at seating plane datum c.

5. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THZ LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM.

<u>6</u> DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.

/7.\ EXACT SHAPE OF EACH CORNER IS OPTIONAL.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA   | L OUTLINE    | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|-------------|--------------|------------------|-------------|
| TITLE:                                                  |             | DOCUMENT NE  | : 98ASH70029A    | RE∨: C      |
| LOW PROFILE QUAD FLAT P,                                | CASE NUMBER | : 873A-04    | 01 APR 2005      |             |
| 32 LEAD, 0.8 PITCH (7 X                                 | 7 X 1.4)    | STANDARD: JE | DEC MS-026 BBA   |             |





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                  |           | DOCUMENT NE  | 1: 98ASB42844B   | RE∨: A      |
| 64LD QFP (14 X 1                                        | 14)       | CASE NUMBER  | 2: 840B-02       | 06 APR 2005 |
|                                                         |           | STANDARD: NE | IN-JEDEC         |             |





| \$0000<br>↓<br>\$003F | I/O REGISTERS<br>64 BYTES               |
|-----------------------|-----------------------------------------|
| \$0040<br>↓<br>\$043F | RAM-1<br>1024 BYTES                     |
| \$0440<br>↓<br>\$0461 | I/O REGISTERS<br>34 BYTES               |
| \$0462<br>↓<br>\$057F | RESERVED                                |
| \$0580<br>↓<br>\$077F | RAM-2<br>512 BYTES                      |
| \$0780<br>↓<br>\$1DFF | RESERVED                                |
| \$1E00<br>↓<br>\$1E0F | MONITOR ROM<br>16 BYTES                 |
| \$1E10<br>↓<br>\$7FFF | RESERVED                                |
| \$8000<br>↓<br>\$FDFF | FLASH-1<br>32,256 BYTES                 |
| \$FE00                | SIM BREAK STATUS REGISTER (BSR)         |
| \$FE01                | SIM RESET STATUS REGISTER (SRSR)        |
| \$FE02                | RESERVED                                |
| \$FE03                | SIM BREAK FLAG CONTROL REGISTER (7BFCR) |

| \$FE04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTERRUPT STATUS REGISTER 1 (INT1)                                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| \$FE05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTERRUPT STATUS REGISTER 2 (INT2)                                                                                                                             |
| \$FE06                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTERRUPT STATUS REGISTER 3 (INT3)                                                                                                                             |
| \$FE07                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTERRUPT STATUS REGISTER 4 (INT4)                                                                                                                             |
| \$FE08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UNIMPLEMENTED                                                                                                                                                  |
| \$FE09                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | BREAK ADDRESS REGISTER HIGH (BRKH)                                                                                                                             |
| \$FE0A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | BREAK ADDRESS REGISTER LOW (BRKL)                                                                                                                              |
| \$FE0B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | BREAK STATUS AND CONTROL REGISTER (BRKSCR)                                                                                                                     |
| \$FE0C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LVI STATUS REGISTER (LVISR)                                                                                                                                    |
| \$FE0D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UNIMPLEMENTED                                                                                                                                                  |
| \$FE0E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FLASH-1 TEST CONTROL REGISTER (FLTCR1)                                                                                                                         |
| \$FE0F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UNIMPLEMENTED                                                                                                                                                  |
| \$FE10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                |
| ♦                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RESERVED FOR COMPATIBILITY WITH MONITOR CODE                                                                                                                   |
| ¢Γ⊑ιΓ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | FOR A-FAMILY PART                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                |
| \$FE20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                |
| \$FE20<br>↓<br>\$EE7E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MONITOR ROM<br>352 BYTES                                                                                                                                       |
| \$FE20<br>↓<br>\$FF7F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MONITOR ROM<br>352 BYTES                                                                                                                                       |
| \$FE20<br>↓<br>\$FF7F<br>\$FF80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)                                                                                            |
| \$FE20<br>↓<br>\$FF7F<br>\$FF80<br>\$FF81                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)                                                                                            |
| \$FE20<br>↓<br>\$FF7F<br>\$FF80<br>\$FF81<br>↓<br>\$FF87                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)<br>RESERVED                                                                                |
| \$FE20<br>↓<br>\$FF7F<br>\$FF80<br>\$FF81<br>↓<br>\$FF87                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)<br>RESERVED                                                                                |
| \$FE20<br>↓<br>\$FF7F<br>\$FF80<br>\$FF81<br>↓<br>\$FF87<br>\$FF88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)<br>RESERVED<br>FLASH-1 CONTROL REGISTER (FL1CR)                                            |
| \$FE20<br>↓<br>\$FF7F<br>\$FF80<br>\$FF81<br>↓<br>\$FF87<br>\$FF88<br>\$FF88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)<br>RESERVED<br>FLASH-1 CONTROL REGISTER (FL1CR)                                            |
| <pre>\$FE20 ↓ \$FF7F \$FF80 \$FF81 ↓ \$FF87 \$FF88 \$F</pre> | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)<br>RESERVED<br>FLASH-1 CONTROL REGISTER (FL1CR)<br>RESERVED                                |
| <pre>\$FE20 ↓ \$FF7F \$FF80 \$FF81 ↓ \$FF87 \$FF88 \$FF88 \$FF88 \$FF88 \$FF89 ↓ \$FFCB</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)<br>RESERVED<br>FLASH-1 CONTROL REGISTER (FL1CR)<br>RESERVED                                |
| <pre>\$FE20 ↓ \$FF7F \$FF80 \$FF81 ↓ \$FF87 \$FF88 \$FF88 \$FF89 ↓ \$FFCB \$FFCB</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)<br>RESERVED<br>FLASH-1 CONTROL REGISTER (FL1CR)<br>RESERVED                                |
| <pre>\$FE20 ↓ \$FF7F \$FF80 \$FF81 ↓ \$FF87 \$FF88 \$FF88 \$FF88 \$FF88 \$FF68 \$FF68 \$FF68 \$FF68 \$FF68 \$FF60 \$F</pre> | MONITOR ROM<br>352 BYTES<br>FLASH-1 BLOCK PROTECT REGISTER (FL1BPR)<br>RESERVED<br>FLASH-1 CONTROL REGISTER (FL1CR)<br>RESERVED<br>FLASH-1 VECTORS<br>52 BYTES |

Figure B-2. MC68HC908GR32A Memory Map

1. \$FFF6-\$FFFD used for eight security bytes

