Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | SCI, SPI | | Peripherals | LVD, POR, PWM | | Number of I/O | 53 | | Program Memory Size | 60KB (60K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 24x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-QFP | | Supplier Device Package | 64-QFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908gr60avfue | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong **List of Chapters** # **Chapter 1 General Description** ## 1.1 Introduction The MC68HC908GR60A, MC68HC908GR48A, and MC68HC908GR32A are members of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. The information contained in this document pertains to all three devices with the exceptions noted in Appendix A MC68HC908GR48A and Appendix B MC68HC908GR32A. ## 1.2 Features For convenience, features have been organized to reflect: - Standard features - Features of the CPU08 #### 1.2.1 Standard Features Features of the MC68HC908GR60A include: - High-performance M68HC08 architecture optimized for C-compilers - Fully upward-compatible object code with M6805, M146805, and M68HC05 Families - 8-MHz internal bus frequency - Clock generation module supporting 1-MHz to 8-MHz crystals - FLASH program memory security<sup>(1)</sup> - On-chip programming firmware for use with host personal computer which does not require high voltage for entry - In-system programming (ISP) - System protection features: - Optional computer operating properly (COP) reset - Low-voltage detection with optional reset and selectable trip points for 3.3-V and 5.0-V operation - Illegal opcode detection with reset - Illegal address detection with reset - Low-power design; fully static with stop and wait modes - Standard low-power modes of operation: - Wait mode - Stop mode MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 <sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |---------------------------|----------------------------------------------|-----------------|----------------------------------|---------|-------|-------------|----------------|--------------|------|--------|--| | TIM2 Channel 0 Status and | | Read: | CH0F | - CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | \$0030 | Control Register (T2SC0) | Write: | 0 | CHOIL | WISOD | WISOA | LLOUD | LLOUA | 1000 | CHOWAX | | | | See page 237. | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0031 | TIM2 Channel 0<br>Register High (T2CH0H) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | See page 240. | Reset: | | | | Indetermina | te after reset | | | | | | \$0032 | TIM2 Channel 0<br>Register Low (T2CH0L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | See page 240. | Reset: | | | | Indetermina | te after reset | | | | | | | TIM2 Channel 1 Status and | Read: | CH1F | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | | \$0033 | Control Register (T2SC1) See page 237. | Write: | 0 | | | | | | | | | | | See page 237. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0034 | TIM2 Channel 1<br>Register High (T2CH1H) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | See page 240. | Reset: | | | | Indetermina | te after reset | | | | | | \$0035 | TIM2 Channel 1<br>Register Low (T2CH1L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | See page 240. | Reset: | Reset: Indeterminate after reset | | | | | | | | | | \$0036 | PLL Control Register<br>\$0036 (PCTL) | | PLLIE | PLLF | PLLON | BCS | R | R | VPR1 | VPR0 | | | | See page 81. | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | PLL Bandwidth Control | Read: | AUTO | LOCK | ACQ | 0 | 0 | 0 | 0 | R | | | \$0037 | Register (PBWC) | Write: | AOTO | | nou | | | | | 11 | | | | See page 82. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | PLL Multiplier Select High | Read: | 0 | 0 | 0 | 0 | MUL11 | MUL10 | MUL9 | MUL8 | | | \$0038 | Register (PMSH)<br>See page 83. | Write: | | | | | | | | | | | | Gee page 65. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0039 | PLL Multiplier Select Low<br>Register (PMSL) | Read:<br>Write: | MUL7 | MUL6 | MUL5 | MUL4 | MUL3 | MUL2 | MUL1 | MUL0 | | | | See page 84. | Reset: | 0 | 1 | 0 | 0 | U | U | U | U | | | \$003A | PLL VCO Select Range<br>Register (PMRS) | Read:<br>Write: | VRS7 | VRS6 | VRS5 | VRS4 | VRS3 | VRS2 | VRS1 | VRS0 | | | | See page 84. | Reset: | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Read: | 0 | 0 | 0 | 0 | R | R | R | R | | | \$003B | Reserved | Write: | | | | | 11 | 11 | 11 | 11 | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | = Unimplemented F | | | R = Reserve | ed | U = Unaffect | ed | | | Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 9) MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 #### Memory ## 2.7.5 FLASH-2 Page Erase Operation Use this step-by-step procedure to erase a page (128 bytes) of FLASH-2 memory: - 1. Set the ERASE bit and clear the MASS bit in the FLASH-2 control register (FL2CR). - 2. Read the FLASH-2 block protect register (FL2BPR). - Write any data to any FLASH-2 address within the address range of the page (128 byte block) to be erased. - 4. Wait for time, $t_{NVS}$ (minimum 10 $\mu$ s). - 5. Set the HVEN bit. - 6. Wait for time, t<sub>ERASE</sub> (minimum 1 ms or 4 ms). - 7. Clear the ERASE bit. - 8. Wait for time, $t_{NVH}$ (minimum 5 $\mu$ s). - 9. Clear the HVEN bit. - 10. Wait for a time, $t_{BCV}$ , (typically 1 $\mu$ s) after which the memory can be accessed in normal read mode. #### NOTE - **A.** Programming and erasing of FLASH locations can not be performed by code being executed from the same FLASH array. - **B.** While these operations must be performed in the order shown, other unrelated operations may occur between the steps. However, care must be taken to ensure that these operations do not access any address within the FLASH array memory space such as the COP control register (COPCTL) at \$FFFF. - **C.** It is highly recommended that interrupts be disabled during program/erase operations. In applications that require more than 1000 program/erase cycles, use the 4 ms page erase specification to get improved long-term reliability. Any application can use this 4 ms page erase specification. However, in applications where a FLASH location will be erased and reprogrammed less than 1000 times, and speed is important, use the 1 ms page erase specification to get a shorter cycle time. #### **Analog-to-Digital Converter (ADC)** #### 3.3.3 Conversion Time Conversion starts after a write to the ADC status and control register (ADSCR). One conversion will take between 16 and 17 ADC clock cycles. The ADIVx and ADICLK bits should be set to provide a 1-MHz ADC clock frequency. Conversion time = $$\frac{16 \text{ to } 17 \text{ ADC cycles}}{\text{ADC frequency}}$$ Number of bus cycles = conversion time $\times$ bus frequency #### 3.3.4 Conversion In continuous conversion mode, the ADC data register will be filled with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit is set after each conversion and will stay set until the next read of the ADC data register. In single conversion mode, conversion begins with a write to the ADSCR. Only one conversion occurs between writes to the ADSCR. When a conversion is in process and the ADSCR is written, the current conversion data should be discarded to prevent an incorrect reading. ## 3.3.5 Accuracy and Precision The conversion process is monotonic and has no missing codes. #### 3.3.6 Result Justification The conversion result may be formatted in four different ways: - 1. Left justified - 2. Right justified - Left Justified sign data mode - 4. 8-bit truncation mode All four of these modes are controlled using MODE0 and MODE1 bits located in the ADC clock register (ADCLK). Left justification will place the eight most significant bits (MSB) in the corresponding ADC data register high, ADRH. This may be useful if the result is to be treated as an 8-bit result where the two least significant bits (LSB), located in the ADC data register low, ADRL, can be ignored. However, ADRL must be read after ADRH or else the interlocking will prevent all new conversions from being stored. Right justification will place only the two MSBs in the corresponding ADC data register high, ADRH, and the eight LSBs in ADC data register low, ADRL. This mode of operation typically is used when a 10-bit unsigned result is desired. Left justified sign data mode is similar to left justified mode with one exception. The MSB of the 10-bit result, AD9 located in ADRH, is complemented. This mode of operation is useful when a result, represented as a signed magnitude from mid-scale, is needed. Finally, 8-bit truncation mode will place the eight MSBs in the ADC data register low, ADRL. The two LSBs are dropped. This mode of operation is used when compatibility with 8-bit ADC designs are required. No interlocking between ADRH and ADRL is present. MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 #### Analog-to-Digital Converter (ADC) ## AIEN — ADC Interrupt Enable Bit When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit. - 1 = ADC interrupt enabled - 0 = ADC interrupt disabled ## ADCO — ADC Continuous Conversion Bit When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is completed between writes to the ADSCR when this bit is cleared. Reset clears the ADCO bit. - 1 = Continuous ADC conversion - 0 = One ADC conversion ## ADCH4-ADCH0 — ADC Channel Select Bits ADCH4–ADCH0 form a 5-bit field which is used to select one of 32 ADC channels. Only 24 channels, AD23–AD0, are available on this MCU. The channels are detailed in Table 3-1. Care should be taken when using a port pin as both an analog and digital input simultaneously to prevent switching noise from corrupting the analog signal. See Table 3-1. The ADC subsystem is turned off when the channel select bits are all set to 1. This feature allows for reduced power consumption for the MCU when the ADC is not being used. #### NOTE Recovery from the disabled state requires one conversion cycle to stabilize. The voltage levels supplied from internal reference nodes, as specified in Table 3-1, are used to verify the operation of the ADC converter both in production test and for user applications. Table 3-1. Mux Channel Select<sup>(1)</sup> ADCH4 ADCH3 ADCH2 ADCH1 ADCH0 Input Select O O O O PTRO/ADO | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCHO | Input Select | |-------|-------|-------|-------|-------|----------------| | 0 | 0 | 0 | 0 | 0 | PTB0/AD0 | | 0 | 0 | 0 | 0 | 1 | PTB1/AD1 | | 0 | 0 | 0 | 1 | 0 | PTB2/AD2 | | 0 | 0 | 0 | 1 | 1 | PTB3/AD3 | | 0 | 0 | 1 | 0 | 0 | PTB4/AD4 | | 0 | 0 | 1 | 0 | 1 | PTB5/AD5 | | 0 | 0 | 1 | 1 | 0 | PTB6/AD6 | | 0 | 0 | 1 | 1 | 1 | PTB7/AD7 | | 0 | 1 | 0 | 0 | 0 | PTA0/KBD0/AD8 | | 0 | 1 | 0 | 0 | 1 | PTA1/KBD1/AD9 | | 0 | 1 | 0 | 1 | 0 | PTA2/KBD2/AD10 | | 0 | 1 | 0 | 1 | 1 | PTA3/KBD3/AD11 | | 0 | 1 | 1 | 0 | 0 | PTA4/KBD4/AD12 | | 0 | 1 | 1 | 0 | 1 | PTA5/KBD5/AD13 | | 0 | 1 | 1 | 1 | 0 | PTA6/KBD6/AD14 | | 0 | 1 | 1 | 1 | 1 | PTA7/KBD7/AD15 | | | | | | | | Continued on next page MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 # **Chapter 5 Configuration Register (CONFIG)** ## 5.1 Introduction This section describes the configuration registers, CONFIG1 and CONFIG2. The configuration registers enable or disable these options: - Stop mode recovery time (32 CGMXCLK cycles or 4096 CGMXCLK cycles) - COP timeout period (262,128 or 8176 CGMXCLK cycles) - STOP instruction - Computer operating properly module (COP) - Low-voltage inhibit (LVI) module control and voltage trip point selection - Enable/disable the oscillator (OSC) during stop mode - Enable/disable an extra divide by 128 prescaler in timebase module - Selectable clockout (MCLK) feature with divide by 1, 2, and 4 of the bus or crystal frequency - Timebase clock select # 5.2 Functional Description The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the microcontroller unit (MCU), it is recommended that these registers be written immediately after reset. The configuration registers are located at \$001E and \$001F and may be read at anytime. #### NOTE On a FLASH device, the options except LVI5OR3 are one-time writable by the user after each reset. This bit is one-time writable by the user only after each POR (power-on reset). The CONFIG registers are not in the FLASH memory but are special registers containing one-time writable latches after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in Figure 5-1 and Figure 5-2. Note: LVI5OR3 is only reset via POR (power-on reset). Figure 5-2. Configuration Register 1 (CONFIG1) #### COPRS — COP Rate Select Bit COPRS selects the COP timeout period. Reset clears COPRS. See Chapter 6 Computer Operating Properly (COP) Module - 1 = COP timeout period = 8176 CGMXCLK cycles - 0 = COP timeout period = 262,128 CGMXCLK cycles ## LVISTOP — LVI Enable in Stop Mode Bit When the LVIPWRD bit is clear, setting the LVISTOP bit enables the LVI to operate during stop mode. Reset clears LVISTOP. - 1 = LVI enabled during stop mode - 0 = LVI disabled during stop mode #### LVIRSTD — LVI Reset Disable Bit LVIRSTD disables the reset signal from the LVI module. See Chapter 11 Low-Voltage Inhibit (LVI). - 1 = LVI module resets disabled - 0 = LVI module resets enabled #### LVIPWRD — LVI Power Disable Bit LVIPWRD disables the LVI module. See Chapter 11 Low-Voltage Inhibit (LVI). - 1 = LVI module power disabled - 0 = LVI module power enabled ## LVI5OR3 — LVI 5-V or 3-V Operating Mode Bit LVI5OR3 selects the voltage operating mode of the LVI module (see Chapter 11 Low-Voltage Inhibit (LVI)). The voltage mode selected for the LVI should match the operating V<sub>DD</sub> (see Chapter 20 Electrical Specifications) for the LVI's voltage trip points for each of the modes. - 1 = LVI operates in 5-V mode - 0 = LVI operates in 3-V mode ## **NOTE** The LVI5OR3 bit is cleared by a power-on reset (POR) only. Other resets will leave this bit unaffected. ## SSREC — Short Stop Recovery Bit SSREC enables the CPU to exit stop mode with a delay of 32 CGMXCLK cycles instead of a 4096-CGMXCLK cycle delay. - 1 = Stop mode recovery after 32 CGMXCLK cycles - 0 = Stop mode recovery after 4096 CGMXCLK cycles #### NOTE Exiting stop mode by any reset will result in the long stop recovery. MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 Table 7-1. Instruction Set Summary (Sheet 4 of 6) | Source | Operation | Description | Effe<br>on C | | | | | | Address<br>Mode | Opcode | Operand | les | |------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---|---|----------|----------|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | | | ٧ | Н | ı | N | Z | С | Add | Opc | Ope | Cycles | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | _ | _ | _ | - | - | - | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $PC \leftarrow (PC) + n (n = 1, 2, \text{ or } 3)$<br>$Push (PCL); SP \leftarrow (SP) - 1$<br>$Push (PCH); SP \leftarrow (SP) - 1$<br>$PC \leftarrow Unconditional Address$ | _ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA opr,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M | A ← (M) | 0 | _ | _ | ţ | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LDHX #opr<br>LDHX opr | Load H:X from M | H:X ← (M:M + 1) | 0 | - | - | 1 | 1 | - | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3<br>4 | | LDX #opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX opr,X<br>LDX opr,SP<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | 1 | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | C 0 b7 b0 | 1 | - | - | <b>‡</b> | <b>‡</b> | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 - C<br>b7 b0 | 1 | _ | _ | 0 | <b>‡</b> | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | _ | _ | 1 | ţ | - | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X:A \leftarrow (X) \times (A)$ | - | 0 | - | - | _ | 0 | INH | 42 | | 5 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) $ \begin{array}{c} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array} $ | | 1 | _ | _ | 1 | 1 | Į. | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | - | _ | - | - | - | - | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | - | - | _ | _ | _ | _ | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | A ← (A) (M) | 0 | _ | _ | 1 | Î | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | PSHA | Push A onto Stack | Push (A); SP ← (SP) – 1 | _ | _ | _ | _ | _ | _ | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); SP ← (SP) – 1 | - | - | - | _ | - | _ | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); SP $\leftarrow$ (SP) – 1 | - | - | _ | _ | _ | - | INH | 89 | | 2 | MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 ## **Low-Power Modes** ## 10.15 Exiting Stop Mode These events restart the system clocks and load the program counter with the reset vector or with an interrupt vector: - External reset A low on the RST pin resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF. - External interrupt A high-to-low transition on an external interrupt pin loads the program counter with the contents of locations: - \$FFFA and \$FFFB; IRQ pin - \$FFE0 and \$FFE1; keyboard interrupt pins (low-to-high transition when KBIPx bits are set) - Low-voltage inhibit (LVI) reset A power supply voltage below the V<sub>TRIPF</sub> voltage resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF. - Break interrupt In emulation mode, a break interrupt loads the program counter with the contents of locations \$FFFC and \$FFFD. - Timebase module (TBM) interrupt A TBM interrupt loads the program counter with the contents of locations \$FFDC and \$FFDD when the timebase counter has rolled over. This allows the TBM to generate a periodic wakeup from stop mode. Upon exit from stop mode, the system clocks begin running after an oscillator stabilization delay. A 12-bit stop recovery counter inhibits the system clocks for 4096 CGMXCLK cycles after the reset or external interrupt. The short stop recovery bit, SSREC, in the CONFIG1 register controls the oscillator stabilization delay during stop recovery. Setting SSREC reduces stop recovery time from 4096 CGMXCLK cycles to 32 CGMXCLK cycles. #### NOTE Use the full stop recovery time (SSREC = 0) in applications that use an external crystal unless the OSCENINSTOP bit is set. ## **Enhanced Serial Communications Interface (ESCI) Module** SL = 1 -> SCI\_CLK = BUSCLK SL = 0 -> SCI\_CLK = CGMXCLK Figure 13-3. ESCI Module Block Diagram ## RE — Receiver Enable Bit Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit. - 1 = Receiver enabled - 0 = Receiver disabled #### NOTE Writing to the RE bit is not allowed when the enable ESCI bit (ENSCI) is clear. ENSCI is in ESCI control register 1. ## RWU — Receiver Wakeup Bit This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in SCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit. - 1 = Standby state - 0 = Normal operation #### SBK — Send Break Bit Setting and then clearing this read/write bit transmits a break character followed by a 1. The 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no 1s between them. Reset clears the SBK bit. - 1 = Transmit break characters - 0 = No break characters being transmitted #### NOTE Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK before the preamble begins causes the ESCI to send a break character instead of a preamble. ## 13.8.3 ESCI Control Register 3 ESCI control register 3 (SCC3): - Stores the ninth ESCI data bit received and the ninth ESCI data bit to be transmitted. - Enables these interrupts: - Receiver overrun - Noise error - Framing error - Parity error Figure 13-12. ESCI Control Register 3 (SCC3) #### R8 — Received Bit 8 When the ESCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits. MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 **System Integration Module (SIM)** ## 14.2 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, CGMOUT, as shown in Figure 14-3. This clock originates from either an external oscillator or from the on-chip PLL. ## 14.2.1 Bus Timing In user mode, the internal bus frequency is either the crystal oscillator output (CGMXCLK) divided by four or the PLL output (CGMVCLK) divided by four. ## 14.2.2 Clock Startup from POR or LVI Reset When the power-on reset module or the low-voltage inhibit module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 CGMXCLK cycle POR timeout has completed. The $\overline{\text{RST}}$ pin is driven low by the SIM during this entire period. The bus clocks start upon completion of the timeout. ## 14.2.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode by an interrupt or reset, the SIM allows CGMXCLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay timeout. This timeout is selectable as 4096 or 32 CGMXCLK cycles. See 14.6.2 Stop Mode. Figure 14-3. System Clock Signals In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 #### Serial Peripheral Interface (SPI) Module - 1. Pin contains integrated pullup device. - 2. Ports are software configurable with pullup device if input port or pullup/pulldown device for keyboard input. - 3. Higher current drive port pins Figure 15-1. Block Diagram Highlighting SPI Block and Pins | Table 15-2. SPI | Configuration | |-----------------|---------------| |-----------------|---------------| | SPE | SPMSTR | MODFEN | SPI Configuration | Function of SS Pin | |-----|-------------------|--------|---------------------|-------------------------------------------| | 0 | X <sup>(1))</sup> | x | Not enabled | General-purpose I/O;<br>SS ignored by SPI | | 1 | 0 | Х | Slave | Input-only to SPI | | 1 | 1 | 0 | Master without MODF | General-purpose I/O; SS ignored by SPI | | 1 | 1 | 1 | Master with MODF | Input-only to SPI | <sup>1.</sup> X = Don't care ## 15.12 I/O Registers Three registers control and monitor SPI operation: - SPI control register (SPCR) - SPI status and control register (SPSCR) - SPI data register (SPDR) ## 15.12.1 SPI Control Register The SPI control register: - Enables SPI module interrupt requests - Configures the SPI module as master or slave - Selects serial clock polarity and phase - Configures the SPSCK, MOSI, and MISO pins as open-drain outputs - Enables the SPI module Figure 15-14. SPI Control Register (SPCR) ## SPRIE — SPI Receiver Interrupt Enable Bit This read/write bit enables CPU interrupt requests generated by the SPRF bit. The SPRF bit is set when a byte transfers from the shift register to the receive data register. Reset clears the SPRIE bit. - 1 = SPRF CPU interrupt requests enabled - 0 = SPRF CPU interrupt requests disabled ## SPMSTR — SPI Master Bit This read/write bit selects master mode operation or slave mode operation. Reset sets the SPMSTR bit - 1 = Master mode - 0 = Slave mode MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 ## SPRF — SPI Receiver Full Bit This clearable, read-only flag is set each time a byte transfers from the shift register to the receive data register. SPRF generates a CPU interrupt request if the SPRIE bit in the SPI control register is set also. During an SPRF CPU interrupt, the CPU clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. Reset clears the SPRF bit. - 1 = Receive data register full - 0 = Receive data register not full ## **ERRIE** — Error Interrupt Enable Bit This read/write bit enables the MODF and OVRF bits to generate CPU interrupt requests. Reset clears the ERRIE bit. - 1 = MODF and OVRF can generate CPU interrupt requests - 0 = MODF and OVRF cannot generate CPU interrupt requests #### OVRF — Overflow Bit This clearable, read-only flag is set if software does not read the byte in the receive data register before the next full byte enters the shift register. In an overflow condition, the byte already in the receive data register is unaffected, and the byte that shifted in last is lost. Clear the OVRF bit by reading the SPI status and control register with OVRF set and then reading the receive data register. Reset clears the OVRF bit. - 1 = Overflow - 0 = No overflow #### MODF — Mode Fault Bit This clearable, read-only flag is set in a slave SPI if the SS pin goes high during a transmission with MODFEN set. In a master SPI, the MODF flag is set if the SS pin goes low at any time with the MODFEN bit set. Clear MODF by reading the SPI status and control register (SPSCR) with MODF set and then writing to the SPI control register (SPCR). Reset clears the MODF bit. - $1 = \overline{SS}$ pin at inappropriate logic level - $0 = \overline{SS}$ pin at appropriate logic level ## SPTE — SPI Transmitter Empty Bit This clearable, read-only flag is set each time the transmit data register transfers a byte into the shift register. SPTE generates an SPTE CPU interrupt request if SPTIE in the SPI control register is set also. #### NOTE Do not write to the SPI data register unless SPTE is high. During an SPTE CPU interrupt, the CPU clears SPTE by writing to the transmit data register. Reset sets the SPTE bit. - 1 = Transmit data register empty - 0 = Transmit data register not empty #### **MODFEN** — Mode Fault Enable Bit This read/write bit, when set, allows the MODF flag to be set. If the MODF flag is set, clearing MODFEN does not clear the MODF flag. If the SPI is enabled as a master and the MODFEN bit is 0, then the $\overline{SS}$ pin is available as a general-purpose I/O. If the MODFEN bit is 1, then the $\overline{SS}$ pin is not available as a general-purpose I/O. When the SPI is enabled as a slave, the $\overline{SS}$ pin is not available as a general-purpose I/O regardless of the value of MODFEN. See 15.11.4 SS (Slave Select). MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5 #### **Timer Interface Module (TIM1)** Figure 17-5. TIM1 Status and Control Register (T1SC) ## **TOF** — TIM1 Overflow Flag Bit This read/write flag is set when the TIM1 counter reaches the modulo value programmed in the TIM1 counter modulo registers. Clear TOF by reading the TIM1 status and control register when TOF is set and then writing a 0 to TOF. If another TIM1 overflow occurs before the clearing sequence is complete, then writing 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a 1 to TOF has no effect. - 1 = TIM1 counter has reached modulo value - 0 = TIM1 counter has not reached modulo value ## **TOIE** — TIM1 Overflow Interrupt Enable Bit This read/write bit enables TIM1 overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIM1 overflow interrupts enabled - 0 = TIM1 overflow interrupts disabled ## TSTOP — TIM1 Stop Bit This read/write bit stops the TIM1 counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM1 counter until software clears the TSTOP bit. - 1 = TIM1 counter stopped - 0 = TIM1 counter active #### NOTE Do not set the TSTOP bit before entering wait mode if the TIM1 is required to exit wait mode. Also, when the TSTOP bit is set and the timer is configured for input capture operation, input captures are inhibited until the TSTOP bit is cleared. ## TRST — TIM1 Reset Bit Setting this write-only bit resets the TIM1 counter and the TIM1 prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM1 counter is reset and always reads as 0. Reset clears the TRST bit. - 1 = Prescaler and TIM1 counter cleared - 0 = No effect #### NOTE Setting the TSTOP and TRST bits simultaneously stops the TIM1 counter at a value of \$0000. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable TIM2 overflow interrupts and write the new value in the TIM2 overflow interrupt routine. The TIM2 overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. #### NOTE In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. ## 18.3.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the T2CH0 pin. The TIM2 channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM2 channel 0 status and control register (T2SC0) links channel 0 and channel 1. The TIM2 channel 0 registers initially control the pulse width on the T2CH0 pin. Writing to the TIM2 channel 1 registers enables the TIM2 channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM2 channel registers (0 or 1) that control the pulse width are the ones written to last. T2SC0 controls and monitors the buffered PWM function, and TIM2 channel 1 status and control register (T2SC1) is unused. While the MS0B bit is set, the channel 1 pin, T2CH1, is available as a general-purpose I/O pin. Channels 2 and 3 can be linked to form a buffered PWM channel whose output appears on the T2CH2 pin. The TIM2 channel registers of the linked pair alternately control the pulse width of the output. Setting the MS2B bit in TIM2 channel 2 status and control register (T2SC2) links channel 2 and channel 3. The TIM2 channel 2 registers initially control the pulse width on the T2CH2 pin. Writing to the TIM2 channel 3 registers enables the TIM2 channel 3 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM2 channel registers (2 or 3) that control the pulse width are the ones written to last. T2SC2 controls and monitors the buffered PWM function, and TIM2 channel 3 status and control register (T2SC3) is unused. While the MS2B bit is set, the channel 3 pin, T2CH3, is available as a general-purpose I/O pin. Channels 4 and 5 can be linked to form a buffered PWM channel whose output appears on the T2CH4 pin. The TIM2 channel registers of the linked pair alternately control the pulse width of the output. Setting the MS4B bit in TIM2 channel 4 status and control register (T2SC4) links channel 4 and channel 5. The TIM2 channel 4 registers initially control the pulse width on the T2CH4 pin. Writing to the TIM2 channel 5 registers enables the TIM2 channel 5 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM2 channel registers (4 or 5) that control the pulse width are the ones written to last. T2SC4 controls and monitors the buffered PWM function, and TIM2 channel 5 status and control register (T2SC5) is unused. While the MS4B bit is set, the channel 5 pin, T2CH5, is available as a general-purpose I/O pin. | \$0000 | V2 | \$FE04 | INTERRUPT STATUS REGISTER 1 (INT1) | |-----------------------|-----------------------------------------|-------------------------|---------------------------------------------------------------------------------------| | $\downarrow$ | I/O REGISTERS<br>64 BYTES | \$FE05 | INTERRUPT STATUS REGISTER 2 (INT2) | | \$003F | | \$FE06 | INTERRUPT STATUS REGISTER 3 (INT3) | | \$0040 | | \$FE07 | INTERRUPT STATUS REGISTER 4 (INT4) | | $\downarrow$ | RAM-1<br>1024 BYTES | \$FE08 | UNIMPLEMENTED | | \$043F | | \$FE09 | BREAK ADDRESS REGISTER HIGH (BRKH) | | \$0440 | | \$FE0A | BREAK ADDRESS REGISTER LOW (BRKL) | | $\downarrow$ | I/O REGISTERS<br>34 BYTES | \$FE0B | BREAK STATUS AND CONTROL REGISTER (BRKSCR) | | \$0461 | 5.2.,25 | \$FE0C | LVI STATUS REGISTER (LVISR) | | \$0462 | | \$FE0D | UNIMPLEMENTED | | $\downarrow$ | RESERVED | \$FE0E | FLASH-1 TEST CONTROL REGISTER (FLTCR1) | | \$057F | | \$FE0F | UNIMPLEMENTED | | \$0580<br>↓<br>\$077F | RAM-2<br>512 BYTES | \$FE10<br>↓<br>\$FE1F | UNIMPLEMENTED 16 BYTES RESERVED FOR COMPATIBILITY WITH MONITOR CODE FOR A-FAMILY PART | | \$0780<br>↓<br>\$1DFF | RESERVED | \$FE20<br>↓<br>\$FF7F | MONITOR ROM<br>352 BYTES | | \$1E00 | | \$FF80 | FLASH-1 BLOCK PROTECT REGISTER (FL1BPR) | | ↓<br>\$1E0F | MONITOR ROM<br>16 BYTES | \$FF81<br>↓<br>\$FF87 | RESERVED | | \$1E10<br>↓ | RESERVED | \$FF88 | FLASH-1 CONTROL REGISTER (FL1CR) | | \$7FFF | TIESETTVES | | TENON TOOM THE MEAN TENON | | \$8000<br>↓<br>\$FDFF | FLASH-1<br>32,256 BYTES | _ \$FF89<br>↓<br>\$FFCB | RESERVED | | \$FE00 | SIM BREAK STATUS REGISTER (BSR) | _ \$FFCC | FLASH-1 VECTORS | | \$FE01 | SIM RESET STATUS REGISTER (SRSR) | \$FFFF <sup>(1)</sup> | 52 BYTES | | \$FE02 | RESERVED | _ | | | \$FE03 | SIM BREAK FLAG CONTROL REGISTER (7BFCR) | 1 \$555 | -\$FFFD used for eight security bytes | | ψι Δ00 | SIN BILLAR LAG SONTIOL HEGISTER (/BFOR) | | with D asea for eight security bytes | Figure B-2. MC68HC908GR32A Memory Map