



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c2                                                         |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 266MHz                                                                 |
| Co-Processors/DSP               | Communications; QUICC Engine                                           |
| RAM Controllers                 | DDR, DDR2                                                              |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | ·                                                                      |
| Ethernet                        | 10/100Mbps (3)                                                         |
| SATA                            | ·                                                                      |
| USB                             | USB 2.0 (1)                                                            |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                      |
| Package / Case                  | 516-BBGA                                                               |
| Supplier Device Package         | 516-PBGA (27x27)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8323zqaddc |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 1.1.2 Serial Interfaces

The MPC8323E serial interfaces are as follows:

- Support for one UL2 interface with 31 multi-PHY addresses (MPC8323E and MPC8323 only)
- Support for up to three 10/100 Mbps Ethernet interfaces using MII or RMII
- Support for up to four T1/E1/J1/E3 or DS-3 serial interfaces (TDM)
- Support for dual UART and SPI interfaces and a single I<sup>2</sup>C interface

# 1.2 QUICC Engine Block

The QUICC Engine block is a versatile communications complex that integrates several communications peripheral controllers. It provides on-chip system design for a variety of applications, particularly in communications and networking systems. The QUICC Engine block has the following features:

- One 32-bit RISC controller for flexible support of the communications peripherals
- Serial DMA channel for receive and transmit on all serial channels
- Five universal communication controllers (UCCs) supporting the following protocols and interfaces (not all of them simultaneously):
  - 10/100 Mbps Ethernet/IEEE 802.3® standard
  - IP support for IPv4 and IPv6 packets including TOS, TTL, and header checksum processing
  - ATM protocol through UTOPIA interface (note that the MPC8321 and MPC8321E do not support the UTOPIA interface)
  - HDLC /transparent up to 70-Mbps full-duplex
  - HDLC bus up to 10 Mbps
  - Asynchronous HDLC
  - UART
  - BISYNC up to 2 Mbps
  - QUICC multi-channel controller (QMC) for 64 TDM channels
- One UTOPIA interface (UPC1) supporting 31 multi-PHYs (MPC8323E- and MPC8323-specific)
- Two serial peripheral interfaces (SPI). SPI2 is dedicated to Ethernet PHY management.
- Four TDM interfaces
- Thirteen independent baud rate generators and 19 input clock pins for supplying clocks to UCC serial channels
- Four independent 16-bit timers that can be interconnected as two 32-bit timers

The UCCs are similar to the PowerQUICC II peripherals: SCC (BISYNC, UART, and HDLC bus) and FCC (fast Ethernet, HDLC, transparent, and ATM).



**Clock Input Timing** 

| Local bus I/O<br>load = 25 pF<br>1 pair of clocks | 66 MHz, 32 bits      | _ |   | 0.12  | W | _                |
|---------------------------------------------------|----------------------|---|---|-------|---|------------------|
| PCI I/O load = 30 pF                              | 66 MHz, 32 bits      | — |   | 0.057 | W | —                |
| QUICC Engine block and                            | UTOPIA 8-bit 31 PHYs | — | _ | 0.041 | W | Multiply by      |
| other I/Os                                        | TDM serial           | — | _ | 0.001 | W | interfaces used. |
|                                                   | TDM nibble           | — | _ | 0.004 | W |                  |
|                                                   | HDLC/TRAN serial     | — | _ | 0.003 | W |                  |
|                                                   | HDLC/TRAN nibble     | — | _ | 0.025 | W |                  |
|                                                   | DUART                | — | _ | 0.017 | W |                  |
|                                                   | Mils                 | — | _ | 0.009 | W |                  |
|                                                   | RMII                 | — | _ | 0.009 | W |                  |
|                                                   | Ethernet management  | — | _ | 0.002 | W |                  |
|                                                   | USB                  | — | _ | 0.001 | W |                  |
|                                                   | SPI                  | — | — | 0.001 | W |                  |
|                                                   | Timer output         | — | — | 0.002 | W |                  |

Table 6. Estimated Typical I/O Power Dissipation (continued)

## NOTE

 $AV_{DD}n$  (1.0 V) is estimated to consume 0.05 W (under normal operating conditions and ambient temperature).

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8323E.

## NOTE

The rise/fall time on QUICC Engine input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of VCC; fall time refers to transitions from 90% to 10% of VCC.

# 4.1 DC Electrical Characteristics

Table 7 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the MPC8323E.

| Parameter          | Condition | Symbol          | Min  | Мах                    | Unit |
|--------------------|-----------|-----------------|------|------------------------|------|
| Input high voltage | —         | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | _         | V <sub>IL</sub> | -0.3 | 0.4                    | V    |

### Table 7. CLKIN DC Electrical Characteristics



| CLKIN input current       | $0 \ V \leq V_{IN} \leq OV_{DD}$                                                                                 | I <sub>IN</sub> | _ | ±5  | μA |
|---------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|---|-----|----|
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \ or \\ OV_{DD} - 0.5 \ V \leq V_{IN} \leq OV_{DD} \end{array}$ | I <sub>IN</sub> | _ | ±5  | μA |
| PCI_SYNC_IN input current | $0.5~V \leq V_{IN} \leq OV_{DD} - 0.5~V$                                                                         | I <sub>IN</sub> | — | ±50 | μA |

## 4.2 AC Electrical Characteristics

The primary clock source for the MPC8323E can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 8 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the MPC8323E.

| Parameter/Condition        | Symbol                               | Min | Typical | Мах   | Unit | Notes |
|----------------------------|--------------------------------------|-----|---------|-------|------|-------|
| CLKIN/PCI_CLK frequency    | f <sub>CLKIN</sub>                   | 25  | —       | 66.67 | MHz  | 1     |
| CLKIN/PCI_CLK cycle time   | t <sub>CLKIN</sub>                   | 15  | —       | —     | ns   | —     |
| CLKIN rise and fall time   | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 0.8     | 4     | ns   | 2     |
| PCI_CLK rise and fall time | t <sub>PCH</sub> , t <sub>PCL</sub>  | 0.6 | 0.8     | 1.2   | ns   | 2     |
| CLKIN/PCI_CLK duty cycle   | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60    | %    | 3     |
| CLKIN/PCI_CLK jitter       |                                      | —   | —       | ±150  | ps   | 4, 5  |

**Table 8. CLKIN AC Timing Specifications** 

Notes:

1. **Caution:** The system, core, security, and QUICC Engine block must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter—short term and long term—and is guaranteed by design.

5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.

# 5 **RESET Initialization**

This section describes the AC electrical specifications for the reset initialization timing requirements of the MPC8323E. Table 9 provides the reset initialization AC timing specifications for the reset component(s).

| Table 9. RESET Initialization Timir | g Specifications |
|-------------------------------------|------------------|
|-------------------------------------|------------------|

| Parameter/Condition                                                                                                                   | Min | Max | Unit                     | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Required assertion time of $\overrightarrow{\text{HRESET}}$ or $\overrightarrow{\text{SRESET}}$ (input) to activate reset flow        | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Required assertion time of $\overrightarrow{\text{PORESET}}$ with stable clock applied to CLKIN when the MPC8323E is in PCI host mode | 32  |     | t <sub>CLKIN</sub>       | 2     |
| Required assertion time of PORESET with stable clock applied to<br>PCI_SYNC_IN when the MPC8323E is in PCI agent mode                 | 32  | _   | <sup>t</sup> PCI_SYNC_IN | 1     |



# 6.2 DDR1 and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR1 and DDR2 SDRAM interface.

## 6.2.1 DDR1 and DDR2 SDRAM Input AC Timing Specifications

Table 16 provides the input AC timing specifications for the DDR2 SDRAM ( $Dn_GV_{DD}(typ) = 1.8 \text{ V}$ ).

#### Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

At recommended operating conditions with  $Dn_GV_{DD}$  of 1.8 ± 5%.

| Parameter             | Symbol          | Min                          | Мах                                  | Unit | Notes |
|-----------------------|-----------------|------------------------------|--------------------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                            | MVREF <i>n</i> <sub>REF</sub> – 0.25 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MVREFn <sub>REF</sub> + 0.25 | _                                    | V    |       |

Table 17 provides the input AC timing specifications for the DDR1 SDRAM ( $Dn_GV_{DD}(typ) = 2.5 V$ ).

Table 17. DDR1 SDRAM Input AC Timing Specifications for 2.5 V Interface

At recommended operating conditions with  $Dn_GV_{DD}$  of 2.5 ± 5%.

| Parameter             | Symbol          | Min                                  | Мах                                  | Unit | Notes |
|-----------------------|-----------------|--------------------------------------|--------------------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                                    | MVREF <i>n</i> <sub>REF</sub> – 0.31 | V    | -     |
| AC input high voltage | V <sub>IH</sub> | MVREF <i>n</i> <sub>REF</sub> + 0.31 | _                                    | V    |       |

Table 18 provides the input AC timing specifications for the DDR1 and DDR2 SDRAM interface.

#### Table 18. DDR1 and DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions with  $Dn_GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                                              | Symbol              | Min           | Мах         | Unit | Notes |
|--------------------------------------------------------|---------------------|---------------|-------------|------|-------|
| Controller skew for MDQS—MDQ/MDM<br>266 MHz<br>200 MHz | <sup>t</sup> CISKEW | -750<br>-1250 | 750<br>1250 | ps   | 1, 2  |

#### Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±(T/4 – abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.



# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the MPC8323E.

# 7.1 DUART DC Electrical Characteristics

Table 20 provides the DC electrical characteristics for the DUART interface of the MPC8323E.

### Table 20. DUART DC Electrical Characteristics

| Parameter                                                                        | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                                         | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage OV <sub>DD</sub>                                         | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| High-level output voltage, $I_{OH} = -100 \ \mu A$                               | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | —                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$                                 | V <sub>OL</sub> | —                      | 0.2                    | V    |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ OV <sub>DD</sub> ) <sup>1</sup> | I <sub>IN</sub> | —                      | ±5                     | μA   |

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# 7.2 DUART AC Electrical Specifications

Table 21 provides the AC timing parameters for the DUART interface of the MPC8323E.

| Table 21 | . DUART | AC Timing | Specifications |
|----------|---------|-----------|----------------|
|----------|---------|-----------|----------------|

| Parameter         | Value       | Unit | Notes |
|-------------------|-------------|------|-------|
| Minimum baud rate | 256         | baud |       |
| Maximum baud rate | > 1,000,000 | baud | 1     |
| Oversample rate   | 16          |      | 2     |

Notes:

1. Actual attainable baud rate is limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 8 Ethernet and MII Management

This section provides the AC and DC electrical characteristics for Ethernet and MII management.

## 8.1 Ethernet Controller (10/100 Mbps)—MII/RMII Electrical Characteristics

The electrical characteristics specified here apply to all MII (media independent interface) and RMII (reduced media independent interface), except MDIO (management data input/output) and MDC



#### Table 23. MII Transmit AC Timing Specifications (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V  $\pm$  10%.

| Parameter/Condition         | Symbol <sup>1</sup> | Min | Typical | Max | Unit |
|-----------------------------|---------------------|-----|---------|-----|------|
| TX_CLK data clock fall time | t <sub>MTXF</sub>   | 1.0 | _       | 4.0 | ns   |

#### Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

#### Figure 7 shows the MII transmit AC timing diagram.



Figure 7. MII Transmit AC Timing Diagram

## 8.2.1.2 MII Receive AC Timing Specifications

Table 24 provides the MII receive AC timing specifications.

#### Table 24. MII Receive AC Timing Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Typical | Мах | Unit |
|---------------------------------------------|-------------------------------------|------|---------|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | —    | 400     | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | —    | 40      | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —       | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —       | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —       | —   | ns   |
| RX_CLK clock rise time                      | t <sub>MRXR</sub>                   | 1.0  | —       | 4.0 | ns   |



| Parameter                                                                              | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|----------------------------------------------------------------------------------------|----------------------|-----|-----|------|-------|
| LALE output fall to LAD output transition (LATCH hold time)                            | t <sub>LBOTOT2</sub> | 3   | _   | ns   | 6     |
| LALE output fall to LAD output transition (LATCH hold time)                            | t <sub>LBOTOT3</sub> | 2.5 | _   | ns   | 7     |
| Local bus clock (LCLKn) to output valid                                                | t <sub>LBKHOV</sub>  | —   | 3   | ns   | 3     |
| Local bus clock (LCLKn) to output high impedance for LAD/LDP                           | t <sub>LBKHOZ</sub>  | —   | 4   | ns   | 8     |
| Local bus clock (LCLKn) duty cycle                                                     | t <sub>LBDC</sub>    | 47  | 53  | %    | _     |
| Local bus clock (LCLKn) jitter specification                                           | t <sub>LBRJ</sub>    | —   | 400 | ps   | _     |
| Delay between the input clock (PCI_SYNC_IN) of local bus output clock (LCLK <i>n</i> ) | t <sub>LBCDL</sub>   | —   | 1.7 | ns   | _     |

#### Table 30. Local Bus General Timing Parameters (continued)

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1).

2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs).

All signals are measured from OV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3-V signaling levels.

4. Input timings are measured at the pin.

5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins.

 t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins.

7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and the load on LALE output pin equals to the load on LAD output pins.

8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

Figure 14 provides the AC test load for the local bus.



Figure 14. Local Bus C Test Load



JTAG

| Table 31. JTAG Interface DC Electrical Characteristics ( | continued) |
|----------------------------------------------------------|------------|
|----------------------------------------------------------|------------|

| Characteristic    | Symbol          | Condition                      | Min  | Мах | Unit |
|-------------------|-----------------|--------------------------------|------|-----|------|
| Input low voltage | V <sub>IL</sub> | —                              | -0.3 | 0.8 | V    |
| Input current     | I <sub>IN</sub> | $0~V \leq V_{IN} \leq OV_{DD}$ | —    | ±5  | μA   |

# **10.2 JTAG AC Electrical Characteristics**

This section describes the AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8323E. Table 32 provides the JTAG AC timing specifications as defined in Figure 19 through Figure 22.

### Table 32. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Parameter                                            | Symbol <sup>2</sup>                        | Min      | Мах      | Unit | Notes |
|------------------------------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequency of operation           | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  |       |
| JTAG external clock cycle time                       | t <sub>JTG</sub>                           | 30       | _        | ns   | _     |
| JTAG external clock pulse width measured at 1.4 V    | t <sub>JTKHKL</sub>                        | 11       | —        | ns   | —     |
| JTAG external clock rise and fall times              | t <sub>JTGR</sub> , t <sub>JTGF</sub>      | 0        | 2        | ns   | —     |
| TRST assert time                                     | t <sub>TRST</sub>                          | 25       | —        | ns   | 3     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>4   |          | ns   | 4     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI  | <sup>t</sup> jtdxkh<br>t <sub>jtixkh</sub> | 10<br>10 |          | ns   | 4     |
| Valid times:<br>Boundary-scan data<br>TDO            | tjtkldv<br>tjtklov                         | 2<br>2   | 15<br>15 | ns   | 5     |
| Output hold times:<br>Boundary-scan data<br>TDO      | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | 2<br>2   | _        | ns   | 5     |



Figure 21 provides the boundary-scan timing diagram.



Figure 21. Boundary-Scan Timing Diagram





Figure 22. Test Access Port Timing Diagram



Figure 29 provides the AC test load for the GPIO.



# 15 IPIC

This section describes the DC and AC electrical specifications for the external interrupt pins of the MPC8323E.

## **15.1 IPIC DC Electrical Characteristics**

Table 42 provides the DC electrical characteristics for the external interrupt pins of the MPC8323E.

| Characteristic     | Symbol          | Condition                | Min  | Мах                    | Unit |
|--------------------|-----------------|--------------------------|------|------------------------|------|
| Input high voltage | V <sub>IH</sub> | —                        | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | —                        | -0.3 | 0.8                    | V    |
| Input current      | I <sub>IN</sub> | —                        | —    | ±5                     | μA   |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA | —    | 0.5                    | V    |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | —    | 0.4                    | V    |

Table 42. IPIC DC Electrical Characteristics<sup>1,2</sup>

#### Notes:

1. This table applies for pins IRQ[0:7], IRQ\_OUT, MCP\_OUT, and CE ports Interrupts.

2. IRQ\_OUT and MCP\_OUT are open drain pins, thus V<sub>OH</sub> is not relevant for those pins.

# 15.2 IPIC AC Timing Specifications

Table 43 provides the IPIC input and output AC timing specifications.

#### Table 43. IPIC Input AC Timing Specifications<sup>1</sup>

| Characteristic                  | Symbol <sup>2</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| IPIC inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |

#### Notes:

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by any
external synchronous logic. IPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working
in edge triggered mode.



SPI

# 16 SPI

This section describes the DC and AC electrical specifications for the SPI of the MPC8323E.

# **16.1 SPI DC Electrical Characteristics**

Table 44 provides the DC electrical characteristics for the MPC8323E SPI.

| Characteristic      | Symbol          | Condition                      | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA      | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA       | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | —    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                              | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0 \ V \le V_{IN} \le OV_{DD}$ | —    | ±5                     | μA   |

## Table 44. SPI DC Electrical Characteristics

# 16.2 SPI AC Timing Specifications

Table 45 and provide the SPI input and output AC timing specifications.

Table 45. SPI AC Timing Specifications<sup>1</sup>

| Characteristic                                           | Symbol <sup>2</sup> | Min | Мах | Unit |
|----------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs—Master mode (internal clock) delay           | t <sub>NIKHOV</sub> | 0.5 | 6   | ns   |
| SPI outputs—Slave mode (external clock) delay            | t <sub>NEKHOV</sub> | 2   | 8   | ns   |
| SPI inputs—Master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 6   | —   | ns   |
| SPI inputs—Master mode (internal clock) input hold time  | t <sub>NIIXKH</sub> | 0   | —   | ns   |
| SPI inputs—Slave mode (external clock) input setup time  | t <sub>NEIVKH</sub> | 4   | —   | ns   |
| SPI inputs—Slave mode (external clock) input hold time   | t <sub>NEIXKH</sub> | 2   | —   | ns   |

Notes:

1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
</sub></sub>

Figure 30 provides the AC test load for the SPI.



Figure 30. SPI AC Test Load



TDM/SI

| Table 46. TDM | SI DC Electrica | Characteristics | (continued) |
|---------------|-----------------|-----------------|-------------|
|---------------|-----------------|-----------------|-------------|

| Characteristic    | Symbol          | Condition                      | Min  | Мах | Unit |
|-------------------|-----------------|--------------------------------|------|-----|------|
| Input low voltage | V <sub>IL</sub> | —                              | -0.3 | 0.8 | V    |
| Input current     | I <sub>IN</sub> | $0 \ V \le V_{IN} \le OV_{DD}$ | —    | ±5  | μA   |

# 17.2 TDM/SI AC Timing Specifications

Table 47 provides the TDM/SI input and output AC timing specifications.

Table 47. TDM/SI AC Timing Specifications<sup>1</sup>

| Characteristic                                | Symbol <sup>2</sup> | Min | Мах | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| TDM/SI outputs—External clock delay           | t <sub>SEKHOV</sub> | 2   | 12  | ns   |
| TDM/SI outputs—External clock High Impedance  | t <sub>SEKHOX</sub> | 2   | 10  | ns   |
| TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5   |     | ns   |
| TDM/SI inputs—External clock input hold time  | t <sub>SEIXKH</sub> | 2   | _   | ns   |

Notes:

1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>SEKHOX</sub> symbolizes the TDM/SI outputs external timing (SE) for the time t<sub>TDM/SI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).</sub>

Figure 33 provides the AC test load for the TDM/SI.



Figure 33. TDM/SI AC Test Load

Figure 34 represents the AC timing from Table 47. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.



Figure 34. TDM/SI AC Timing (External Clock) Diagram



Package and Pin Listings

| Signal                              | Package Pin Number         | Pin Type | Power<br>Supply  | Notes |
|-------------------------------------|----------------------------|----------|------------------|-------|
| LCS1                                | AB25                       | 0        | OV <sub>DD</sub> | 4     |
| LCS2                                | AA23                       | 0        | OV <sub>DD</sub> | 4     |
| LCS3                                | AA24                       | 0        | OV <sub>DD</sub> | 4     |
| LWEO                                | Y23                        | 0        | OV <sub>DD</sub> | 4     |
| LWE1                                | W25                        | 0        | OV <sub>DD</sub> | 4     |
| LBCTL                               | V25                        | 0        | OV <sub>DD</sub> | 4     |
| LALE                                | V24                        | 0        | OV <sub>DD</sub> | 7     |
| CFG_RESET_SOURCE[0]/LSDA10/LGPL0    | L23                        | IO       | OV <sub>DD</sub> | —     |
| CFG_RESET_SOURCE[1]/LSDWE/LGPL1     | K23                        | IO       | OV <sub>DD</sub> | —     |
| LSDRAS/LGPL2/LOE                    | J23                        | 0        | OV <sub>DD</sub> | 4     |
| CFG_RESET_SOURCE[2]/LSDCAS/LGPL3    | H23                        | IO       | OV <sub>DD</sub> | —     |
| LGPL4/LGTA/LUPWAIT/LPBSE            | G23                        | IO       | OV <sub>DD</sub> | 4, 8  |
| LGPL5                               | AC22                       | 0        | OV <sub>DD</sub> | 4     |
| LCLK0                               | Y24                        | 0        | OV <sub>DD</sub> | 7     |
| LCLK1                               | Y25                        | 0        | OV <sub>DD</sub> | 7     |
|                                     | DUART                      |          |                  | •     |
| UART_SOUT1/MSRCID0 (DDR ID)/LSRCID0 | G1                         | IO       | OV <sub>DD</sub> | —     |
| UART_SIN1/MSRCID1 (DDR ID)/LSRCID1  | G2                         | IO       | OV <sub>DD</sub> | —     |
| UART_CTS1/MSRCID2 (DDR ID)/LSRCID2  | H3                         | IO       | OV <sub>DD</sub> | —     |
| UART_RTS1/MSRCID3 (DDR ID)/LSRCID3  | K3                         | IO       | OV <sub>DD</sub> | —     |
| UART_SOUT2/MSRCID4 (DDR ID)/LSRCID4 | H2                         | IO       | OV <sub>DD</sub> | —     |
| UART_SIN2/MDVAL (DDR ID)/LDVAL      | H1                         | IO       | OV <sub>DD</sub> | —     |
| UART_CTS2                           | J3                         | IO       | OV <sub>DD</sub> | —     |
| UART_RTS2                           | K4                         | IO       | OV <sub>DD</sub> | —     |
|                                     | I <sup>2</sup> C interface |          |                  | •     |
| IIC_SDA/CKSTOP_OUT                  | AE24                       | IO       | OV <sub>DD</sub> | 2     |
| IIC_SCL/CKSTOP_IN                   | AF24                       | IO       | OV <sub>DD</sub> | 2     |
| Programm                            | able Interrupt Controller  |          |                  | •     |
| MCP_OUT                             | AD25                       | 0        | OV <sub>DD</sub> | —     |
| IRQ0/MCP_IN                         | AD26                       | I        | OV <sub>DD</sub> | —     |
| IRQ1                                | K1                         | IO       | OV <sub>DD</sub> | —     |
| IRQ2                                | K2                         | I        | OV <sub>DD</sub> | —     |

### Table 55. MPC8323E PBGA Pinout Listing (continued)



Package and Pin Listings

#### Table 55. MPC8323E PBGA Pinout Listing (continued)

| Signal                                                        | Package Pin Number | Pin Type | Power<br>Supply  | Notes |
|---------------------------------------------------------------|--------------------|----------|------------------|-------|
|                                                               | CE/GPIO            |          |                  |       |
| GPIO_PA0/SER1_TXD[0]/TDMA_TXD[0]/USBTXN                       | G3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA1/SER1_TXD[1]/TDMA_TXD[1]/USBTXP                       | F3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA2/SER1_TXD[2]/TDMA_TXD[2]                              | F2                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA3/SER1_TXD[3]/TDMA_TXD[3]                              | E3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA4/SER1_RXD[0]/TDMA_RXD[0]/USBRXP                       | E2                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA5/SER1_RXD[1]/TDMA_RXD[1]/USBRXN                       | E1                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA6/SER1_RXD[2]/TDMA_RXD[2]/USBRXD                       | D3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA7/SER1_RXD[3]/TDMA_RXD[3]                              | D2                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA8/SER1_CD/TDMA_REQ/USBOE                               | D1                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA9 TDMA_CLKO                                            | C3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA10/SER1_CTS/TDMA_RSYNC                                 | C2                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PA11/TDMA_STROBE                                         | C1                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA12/SER1_RTS/TDMA_TSYNC                                 | B1                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA13/CLK9/BRGO9                                          | H4                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA14/CLK11/BRGO10                                        | G4                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PA15/BRGO7                                               | J4                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PA16/ LA0 (LBIU)                                         | K24                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA17/ LA1 (LBIU)                                         | K26                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA18/Enet2_TXD[0]/SER2_TXD[0]/<br>TDMB_TXD[0]/LA2 (LBIU) | G25                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA19/Enet2_TXD[1]/SER2_TXD[1]/<br>TDMB_TXD[1]/LA3 (LBIU) | G26                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA20/Enet2_TXD[2]/SER2_TXD[2]/<br>TDMB_TXD[2]/LA4 (LBIU) | H25                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA21/Enet2_TXD[3]/SER2_TXD[3]/<br>TDMB_TXD[3]/LA5 (LBIU) | H26                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA22/Enet2_RXD[0]/SER2_RXD[0]/<br>TDMB_RXD[0]/LA6 (LBIU) | C25                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA23/Enet2_RXD[1]/SER2_RXD[1]/<br>TDMB_RXD[1]/LA7 (LBIU) | C26                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PA24/Enet2_RXD[2]/SER2_RXD[2]/<br>TDMB_RXD[2]/LA8 (LBIU) | D25                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA25/Enet2_RXD[3]/SER2_RXD[3]/<br>TDMB_RXD[3]/LA9 (LBIU) | D26                | IO       | OV <sub>DD</sub> | —     |



| Signal                                | Package Pin Number | Pin Type | Power<br>Supply  | Notes |
|---------------------------------------|--------------------|----------|------------------|-------|
| GPIO_PC10/UPC1_RxDATA[2]/SER5_RXD[2]  | B21                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC11/UPC1_RxDATA[3]/SER5_RXD[3]  | A20                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC12/UPC1_RxDATA[4]              | D19                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC13/UPC1_RxDATA[5]/LSRCID0      | C18                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC14/UPC1_RxDATA[6]/LSRCID1      | D18                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC15/UPC1_RxDATA[7]/LSRCID2      | A25                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC16/UPC1_TxADDR[0]              | C21                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC17/UPC1_TxADDR[1]/LSRCID3      | D22                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC18/UPC1_TxADDR[2]/LSRCID4      | C23                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC19/UPC1_TxADDR[3]/LDVAL        | D23                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC20/UPC1_RxADDR[0]              | C17                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC21/UPC1_RxADDR[1]              | D17                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC22/UPC1_RxADDR[2]              | C16                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC23/UPC1_RxADDR[3]              | D16                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC24/UPC1_RxSOC/SER5_CD          | A16                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC25/UPC1_RxCLAV                 | D20                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC26/UPC1_RxPRTY/CE_EXT_REQ2     | E23                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC27/UPC1_RxEN                   | B17                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC28/UPC1_TxSOC                  | B22                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC29/UPC1_TxCLAV/SER5_CTS        | A17                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC30/UPC1_TxPRTY                 | A22                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PC31/UPC1_TxEN/SER5_RTS          | C20                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD0/SPIMOSI                      | A2                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD1/SPIMISO                      | B2                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD2/SPICLK                       | B3                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD3/SPISEL                       | A3                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD4/SPI_MDIO/CE_MUX_MDIO         | A4                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD5/SPI_MDC/CE_MUX_MDC           | B4                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD6/CLK8/BRGO16/CE_EXT_REQ3      | F24                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD7/GTM1_TIN1/GTM2_TIN2/CLK5     | G24                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD8/GTM1_TGATE1/GTM2_TGATE2/CLK6 | H24                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PD9/GTM1_TOUT1                   | D24                | IO       | OV <sub>DD</sub> | —     |

### Table 55. MPC8323E PBGA Pinout Listing (continued)



#### Clocking

shows the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios.

|                                          |      | csh clk:    | Input Clock Frequency (MHz |            |         |
|------------------------------------------|------|-------------|----------------------------|------------|---------|
| CFG_CLKIN_DIV_B<br>at Reset <sup>1</sup> | SPMF | Input Clock | 25                         | 33.33      | 66.67   |
|                                          |      | Ratio       | csb_cll                    | k Frequenc | y (MHz) |
| High                                     | 0010 | 2:1         |                            |            | 133     |
| High                                     | 0011 | 3:1         |                            | 100        |         |
| High                                     | 0100 | 4 : 1       | 100                        | 133        |         |
| High                                     | 0101 | 5:1         | 125                        |            |         |
| High                                     | 0110 | 6:1         |                            |            |         |
| High                                     | 0111 | 7:1         |                            |            |         |
| High                                     | 1000 | 8:1         |                            |            |         |
| High                                     | 1001 | 9:1         |                            |            |         |
| High                                     | 1010 | 10 : 1      |                            |            |         |
| High                                     | 1011 | 11 : 1      |                            |            |         |
| High                                     | 1100 | 12 : 1      |                            |            |         |
| High                                     | 1101 | 13 : 1      |                            |            |         |
| High                                     | 1110 | 14 : 1      |                            |            |         |
| High                                     | 1111 | 15 : 1      |                            |            |         |
| High                                     | 0000 | 16 : 1      |                            |            |         |
| Low                                      | 0010 | 2 : 1       |                            |            | 133     |
| Low                                      | 0011 | 3:1         |                            | 100        |         |
| Low                                      | 0100 | 4 : 1       |                            | 133        |         |
| Low                                      | 0101 | 5 : 1       |                            |            |         |
| Low                                      | 0110 | 6:1         |                            |            |         |
| Low                                      | 0111 | 7:1         |                            |            |         |
| Low                                      | 1000 | 8:1         |                            |            |         |
| Low                                      | 1001 | 9:1         |                            |            |         |
| Low                                      | 1010 | 10 : 1      |                            |            |         |
| Low                                      | 1011 | 11:1        |                            |            |         |
| Low                                      | 1100 | 12 : 1      |                            |            |         |
| Low                                      | 1101 | 13 : 1      |                            |            |         |
| Low                                      | 1110 | 14 : 1      |                            |            |         |
| Low                                      | 1111 | 15 : 1      |                            |            |         |
| Low                                      | 0000 | 16 : 1      |                            |            |         |

### Table 59. CSB Frequency Options

<sup>1</sup> CFG\_CLKIN\_DIV\_B is only used for host mode; CLKIN must be tied low and

CFG\_CLKIN\_DIV\_B must be pulled up (high) in agent mode.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.



Clocking

# 22.6 QUICC Engine PLL Configuration

The QUICC Engine PLL is controlled by the RCWL[CEPMF] and RCWL[CEPDF] parameters. Table 61 shows the multiplication factor encodings for the QUICC Engine PLL.

| RCWL[CEPMF] | RCWL[CEPDF] | QUICC Engine PLL Multiplication<br>Factor = RCWL[CEPMF]/<br>(1 + RCWL[CEPDF) |
|-------------|-------------|------------------------------------------------------------------------------|
| 00000-00001 | 0           | Reserved                                                                     |
| 00010       | 0           | × 2                                                                          |
| 00011       | 0           | × 3                                                                          |
| 00100       | 0           | × 4                                                                          |
| 00101       | 0           | × 5                                                                          |
| 00110       | 0           | × 6                                                                          |
| 00111       | 0           | × 7                                                                          |
| 01000       | 0           | × 8                                                                          |
| 01001–11111 | 0           | Reserved                                                                     |

Table 61. QUICC Engine PLL Multiplication Factors

The RCWL[CEVCOD] denotes the QUICC Engine PLL VCO internal frequency as shown in Table 62.

Table 62. QUICC Engine PLL VCO Divider

| RCWL[CEVCOD] | VCO Divider |
|--------------|-------------|
| 00           | 4           |
| 01           | 8           |
| 10           | 2           |
| 11           | Reserved    |

## NOTE

The VCO divider (RCWL[CEVCOD]) must be set properly so that the QUICC Engine VCO frequency is in the range of 300–600 MHz. The QUICC Engine frequency is not restricted by the CSB and core frequencies. The CSB, core, and QUICC Engine frequencies should be selected according to the performance requirements.

The QUICC Engine VCO frequency is derived from the following equations:

 $ce_clk = (\text{primary clock input} \times \text{CEPMF}) \div (1 + \text{CEPDF})$ 

QUICC Engine VCO Frequency =  $ce_clk \times VCO$  divider  $\times (1 + CEPDF)$ 



#### Table 64. Package Thermal Characteristics for PBGA (continued)

| Characteristic          | Board type         | Symbol      | Value | Unit | Notes |
|-------------------------|--------------------|-------------|-------|------|-------|
| Junction-to-package top | Natural convection | $\Psi_{JT}$ | 2     | °C/W | 6     |

Notes:

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## 23.2 Thermal Management Information

For the following sections,  $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$ , where  $P_{I/O}$  is the power dissipation of the I/O drivers.

## 23.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation:

 $T_J = T_A + (R_{\theta JA} \times P_D)$ 

where:

 $T_J$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. As a general statement, the value obtained on a single layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.

## 23.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance

The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter





| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                             | 603-635-5102 |
|---------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Interface material vendors include the following:                                                                                     |              |
| Chomerics, Inc.<br>77 Dragon Ct.<br>Woburn, MA 01801<br>Internet: www.chomerics.com                                                   | 781-935-4850 |
| Dow-Corning Corporation<br>Dow-Corning Electronic Materials<br>P.O. Box 994<br>Midland, MI 48686-0997<br>Internet: www.dowcorning.com | 800-248-2481 |
| Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                                        | 888-642-7674 |
| The Bergquist Company<br>18930 West 78th St.<br>Chanhassen, MN 55317<br>Internet: www.bergquistcompany.com                            | 800-347-4572 |

# 23.3 Heat Sink Attachment

When attaching heat sinks to these devices, an interface material is required. The best method is to use thermal grease and a spring clip. The spring clip should connect to the printed-circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces which would lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. Recommended maximum force on the top of the package is 10 lb (4.5 kg) force. If an adhesive attachment is planned, the adhesive should be intended for attachment to painted or plastic surfaces and its performance verified under the application requirements.

## 23.3.1 Experimental Determination of the Junction Temperature with a Heat Sink

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the



#### **Document Revision History**

### Table 67. Document Revision History

| Rev.<br>No. | Date   | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2           | 4/2008 | <ul> <li>Removed Figures 2 and 3 overshoot and undershoot voltage specs from Section 2.1.2, "Power Supply Voltage Specification," and footnotes 4 and 5 from Table 1.</li> <li>Corrected QUIESCE signal to be an output signal in Table 55.</li> <li>Added column for GVDD (1.8 V) - DDR2 - to Table 6 with 0.212-W typical power dissipation.</li> <li>Added Figure 4 DDR input timing diagram.</li> <li>Removed CE_TRB* and CE_PIO* signals from Table 55.</li> <li>Added three local bus AC specifications to Table 30 (duty cycle, jitter, delay between input clock and local bus clock).</li> <li>Added row in Table 2 stating junction temperature range of 0 to 105•C.</li> <li>Modified Section 2.2, "Power Sequencing," to include PORESET requirement.</li> </ul> |
| 1           | 6/2007 | Correction to descriptive text in Section 2.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0           | 6/2007 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |