



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Active                                                                   |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c2                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 333MHz                                                                   |
| Co-Processors/DSP               | Communications; QUICC Engine, Security; SEC 2.2                          |
| RAM Controllers                 | DDR, DDR2                                                                |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | ·                                                                        |
| Ethernet                        | 10/100Mbps (3)                                                           |
| SATA                            | ·                                                                        |
| USB                             | USB 2.0 (1)                                                              |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                         |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography                                                             |
| Package / Case                  | 516-BBGA                                                                 |
| Supplier Device Package         | 516-PBGA (27x27)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8321ecvrafdca |
|                                 |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### NOTE

The QUICC Engine block can also support a UTOPIA level 2 capable of supporting 31 multi-PHY (MPC8323E- and MPC8323-specific).

The MPC8323E security engine (SEC 2.2) allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. The security-processing accelerator provides hardware acceleration for the DES, 3DES, AES, SHA-1, and MD-5 algorithms.

In summary, the MPC8323E family provides users with a highly integrated, fully programmable communications processor. This helps ensure that a low-cost system solution can be quickly developed and offers flexibility to accommodate new standards and evolving system requirements.

### 1.1 MPC8323E Features

Major features of the MPC8323E are as follows:

- High-performance, low-power, and cost-effective single-chip data-plane/control-plane solution for ATM or IP/Ethernet packet processing (or both).
- MPC8323E QUICC Engine block offers a future-proof solution for next generation designs by supporting programmable protocol termination and network interface termination to meet evolving protocol standards.
- Single platform architecture supports the convergence of IP packet networks and ATM networks.
- DDR1/DDR2 memory controller—one 32-bit interface at up to 266 MHz supporting both DDR1 and DDR2.
- An e300c2 core built on Power Architecture technology with 16-Kbyte instruction and data caches, and dual integer units.
- Peripheral interfaces such as 32-bit PCI (2.2) interface up to 66-MHz operation, 16-bit local bus interface up to 66-MHz operation, and USB 2.0 (full-/low-speed).
- Security engine provides acceleration for control and data plane security protocols.
- High degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration.

### 1.1.1 Protocols

The protocols are as follows:

- ATM SAR up to 155 Mbps (OC-3) full duplex, with ATM traffic shaping (ATF TM4.1)
- Support for ATM AAL1 structured and unstructured circuit emulation service (CES 2.0)
- Support for IMA and ATM transmission convergence sub-layer
- ATM OAM handling features compatible with ITU-T I.610
- IP termination support for IPv4 and IPv6 packets including TOS, TTL, and header checksum processing
- Extensive support for ATM statistics and Ethernet RMON/MIB statistics
- Support for 64 channels of HDLC/transparent



| CLKIN input current       | $0 \ V \leq V_{IN} \leq OV_{DD}$                                                                                 | I <sub>IN</sub> | _ | ±5  | μA |
|---------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|---|-----|----|
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \ or \\ OV_{DD} - 0.5 \ V \leq V_{IN} \leq OV_{DD} \end{array}$ | I <sub>IN</sub> | _ | ±5  | μA |
| PCI_SYNC_IN input current | $0.5~V \leq V_{IN} \leq OV_{DD} - 0.5~V$                                                                         | I <sub>IN</sub> | — | ±50 | μA |

## 4.2 AC Electrical Characteristics

The primary clock source for the MPC8323E can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 8 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the MPC8323E.

| Parameter/Condition        | Symbol                               | Min | Typical | Мах   | Unit | Notes |
|----------------------------|--------------------------------------|-----|---------|-------|------|-------|
| CLKIN/PCI_CLK frequency    | f <sub>CLKIN</sub>                   | 25  | —       | 66.67 | MHz  | 1     |
| CLKIN/PCI_CLK cycle time   | t <sub>CLKIN</sub>                   | 15  | —       | —     | ns   | —     |
| CLKIN rise and fall time   | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 0.8     | 4     | ns   | 2     |
| PCI_CLK rise and fall time | t <sub>PCH</sub> , t <sub>PCL</sub>  | 0.6 | 0.8     | 1.2   | ns   | 2     |
| CLKIN/PCI_CLK duty cycle   | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60    | %    | 3     |
| CLKIN/PCI_CLK jitter       |                                      | —   | —       | ±150  | ps   | 4, 5  |

**Table 8. CLKIN AC Timing Specifications** 

Notes:

1. **Caution:** The system, core, security, and QUICC Engine block must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter—short term and long term—and is guaranteed by design.

5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.

# 5 **RESET Initialization**

This section describes the AC electrical specifications for the reset initialization timing requirements of the MPC8323E. Table 9 provides the reset initialization AC timing specifications for the reset component(s).

| Table 9. RESET Initialization Timir | g Specifications |
|-------------------------------------|------------------|
|-------------------------------------|------------------|

| Parameter/Condition                                                                                                                   | Min | Max | Unit                     | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Required assertion time of $\overrightarrow{\text{HRESET}}$ or $\overrightarrow{\text{SRESET}}$ (input) to activate reset flow        | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Required assertion time of $\overrightarrow{\text{PORESET}}$ with stable clock applied to CLKIN when the MPC8323E is in PCI host mode | 32  |     | t <sub>CLKIN</sub>       | 2     |
| Required assertion time of PORESET with stable clock applied to<br>PCI_SYNC_IN when the MPC8323E is in PCI agent mode                 | 32  | _   | <sup>t</sup> PCI_SYNC_IN | 1     |



**DDR1 and DDR2 SDRAM** 

#### Table 13. DDR2 SDRAM Capacitance for Dn\_GV<sub>DD</sub>(typ) = 1.8 V

| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | - | 0.5 | pF | 1 |
|-----------------------------------------|------------------|---|-----|----|---|
|                                         |                  |   |     |    |   |

#### Note:

1. This parameter is sampled.  $Dn_GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25 °C, V<sub>OUT</sub> =  $Dn_GV_{DD} \div 2$ ,

V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

Table 14 provides the recommended operating conditions for the DDR1 SDRAM component(s) of the MPC8323E when  $Dn_GV_{DD}(typ) = 2.5 V.$ 

Parameter/Condition Symbol Min Max Unit Notes V I/O supply voltage 2.375 2.625 Dn\_GV<sub>DD</sub> 1 I/O reference voltage MVREF n<sub>REF</sub>  $0.49 \times Dn_GV_{DD}$  $0.51 \times Dn_GV_{DD}$ V 2 I/O termination voltage MVREF n<sub>REF</sub> - 0.04 MVREFn<sub>REF</sub> + 0.04 ٧ 3 VTT Input high voltage VIH MVREFn<sub>REF</sub> + 0.15  $Dn_GV_{DD} + 0.3$ ٧ ٧ Input low voltage VIL -0.3 MVREFn<sub>REF</sub> – 0.15 Output leakage current -9.9 loz -9.9 μΑ 4 Output high current (V<sub>OUT</sub> = 1.95 V) -16.2 mΑ I<sub>OH</sub> Output low current (V<sub>OUT</sub> = 0.35 V) 16.2 mΑ I<sub>OL</sub>

Table 14. DDR1 SDRAM DC Electrical Characteristics for Dn\_GV<sub>DD</sub>(typ) = 2.5 V

#### Notes:

1. Dn\_GV<sub>DD</sub> is expected to be within 50 mV of the DRAM Dn\_GV<sub>DD</sub> at all times.

2. MVREF  $n_{\text{BEF}}$  is expected to be equal to  $0.5 \times Dn_{\text{GV}DD}$ , and to track  $Dn_{\text{GV}DD}$  DC variations as measured at the receiver. Peak-to-peak noise on MVREF nREF may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREFn<sub>REF</sub>. This rail should track variations in the DC level of MVREFn<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled,  $0 V \le V_{OUT} \le Dn_GV_{DD}$ .

Table 15 provides the DDR1 capacitance  $Dn_GV_{DD}(typ) = 2.5$  V.

### Table 15. DDR1 SDRAM Capacitance for Dn\_GV<sub>DD</sub>(typ) = 2.5 V Interface

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ,DQS        | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> |     | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $Dn_GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz,  $T_A = 25^{\circ} C$ ,  $V_{OUT} = Dn_GV_{DD} \div 2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.



# 6.2 DDR1 and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR1 and DDR2 SDRAM interface.

## 6.2.1 DDR1 and DDR2 SDRAM Input AC Timing Specifications

Table 16 provides the input AC timing specifications for the DDR2 SDRAM ( $Dn_GV_{DD}(typ) = 1.8 \text{ V}$ ).

### Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

At recommended operating conditions with  $Dn_GV_{DD}$  of 1.8 ± 5%.

| Parameter             | Symbol          | Min                          | Мах                                  | Unit | Notes |
|-----------------------|-----------------|------------------------------|--------------------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                            | MVREF <i>n</i> <sub>REF</sub> – 0.25 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MVREFn <sub>REF</sub> + 0.25 | _                                    | V    |       |

Table 17 provides the input AC timing specifications for the DDR1 SDRAM ( $Dn_GV_{DD}(typ) = 2.5 V$ ).

Table 17. DDR1 SDRAM Input AC Timing Specifications for 2.5 V Interface

At recommended operating conditions with  $Dn_GV_{DD}$  of 2.5 ± 5%.

| Parameter             | Symbol          | Min                                  | Мах                                  | Unit | Notes |
|-----------------------|-----------------|--------------------------------------|--------------------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                                    | MVREF <i>n</i> <sub>REF</sub> – 0.31 | V    | -     |
| AC input high voltage | V <sub>IH</sub> | MVREF <i>n</i> <sub>REF</sub> + 0.31 | _                                    | V    |       |

Table 18 provides the input AC timing specifications for the DDR1 and DDR2 SDRAM interface.

### Table 18. DDR1 and DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions with  $Dn_GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                                              | Symbol              | Min           | Мах         | Unit | Notes |
|--------------------------------------------------------|---------------------|---------------|-------------|------|-------|
| Controller skew for MDQS—MDQ/MDM<br>266 MHz<br>200 MHz | <sup>t</sup> CISKEW | -750<br>-1250 | 750<br>1250 | ps   | 1, 2  |

#### Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±(T/4 – abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.



#### **Ethernet and MII Management**

Table 26. RMII Receive AC Timing Specifications (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V  $\pm$  10%.

| Parameter/Condition                                    | Symbol <sup>1</sup> | Min | Typical | Мах | Unit |
|--------------------------------------------------------|---------------------|-----|---------|-----|------|
| REF_CLK clock fall time $V_{IH}(max)$ to $V_{IL}(min)$ | t <sub>RMXF</sub>   | 1.0 |         | 4.0 | ns   |

#### Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state)(signal)(state) for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the tinvalid (X) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

### Figure 11 provides the AC test load.



Figure 11. AC Test Load

Figure 12 shows the RMII receive AC timing diagram.



Figure 12. RMII Receive AC Timing Diagram

## 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for MII, and RMII are specified in Section 8.1, "Ethernet Controller (10/100 Mbps)—MII/RMII Electrical Characteristics."



### 8.3.1 MII Management DC Electrical Characteristics

MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in Table 27.

| Parameter              | Symbol           | Conditions                |                                  | Min  | Мах                    | Unit |
|------------------------|------------------|---------------------------|----------------------------------|------|------------------------|------|
| Supply voltage (3.3 V) | OV <sub>DD</sub> | -                         | _                                | 2.97 | 3.63                   | V    |
| Output high voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA | OV <sub>DD</sub> = Min           | 2.10 | OV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA  | OV <sub>DD</sub> = Min           | GND  | 0.50                   | V    |
| Input high voltage     | V <sub>IH</sub>  | -                         | _                                | 2.00 | —                      | V    |
| Input low voltage      | V <sub>IL</sub>  | —                         |                                  | —    | 0.80                   | V    |
| Input current          | I <sub>IN</sub>  | 0 V ≤ V <sub>II</sub>     | $_{\rm N} \le {\rm OV}_{\rm DD}$ | —    | ±5                     | μA   |

Table 27. MII Management DC Electrical Characteristics When Powered at 3.3 V

### 8.3.2 MII Management AC Electrical Specifications

Table 28 provides the MII management AC timing specifications.

#### Table 28. MII Management AC Timing Specifications

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  is 3.3 V  $\pm$  10%.

| Parameter/Condition        | Symbol <sup>1</sup> | Min | Typical | Мах | Unit | Notes |
|----------------------------|---------------------|-----|---------|-----|------|-------|
| MDC frequency              | f <sub>MDC</sub>    | —   | 2.5     | —   | MHz  | _     |
| MDC period                 | t <sub>MDC</sub>    | —   | 400     | —   | ns   | _     |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32  | —       | —   | ns   | _     |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10  | —       | 70  | ns   | _     |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5   | —       | —   | ns   | _     |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0   | —       | —   | ns   | _     |
| MDC rise time              | t <sub>MDCR</sub>   | —   | —       | 10  | ns   | _     |
| MDC fall time              | t <sub>MDHF</sub>   | —   | —       | 10  | ns   |       |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>



Local Bus

Figure 13 shows the MII management AC timing diagram.



Figure 13. MII Management Interface Timing Diagram

# 9 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8323E.

# 9.1 Local Bus DC Electrical Characteristics

Table 29 provides the DC electrical characteristics for the local bus interface.

| Table 29. Local Bus DC Electrical Characteristics |
|---------------------------------------------------|
|---------------------------------------------------|

| Parameter                                            | Symbol          | Min                    | Мах                    | Unit |
|------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                             | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                              | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| High-level output voltage, I <sub>OH</sub> = −100 μA | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | —                      | V    |
| Low-level output voltage, I <sub>OL</sub> = 100 μA   | V <sub>OL</sub> | —                      | 0.2                    | V    |
| Input current                                        | I <sub>IN</sub> | —                      | ±5                     | μA   |

# 9.2 Local Bus AC Electrical Specifications

Table 30 describes the general timing parameters of the local bus interface of the MPC8323E.

Table 30. Local Bus General Timing Parameters

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|-------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 15  | —   | ns   | 2     |
| Input setup to local bus clock (LCLKn)                      | t <sub>LBIVKH</sub>  | 7   | —   | ns   | 3, 4  |
| Input hold from local bus clock (LCLKn)                     | t <sub>LBIXKH</sub>  | 1.0 | —   | ns   | 3, 4  |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | —   | ns   | 5     |



Figure 17. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4

# 10 JTAG

This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1<sup>TM</sup> (JTAG) interface of the MPC8323E.

## **10.1 JTAG DC Electrical Characteristics**

Table 31 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8323E.

| Table 31. JTAG | Interface D | OC Electrical | Characteristics |
|----------------|-------------|---------------|-----------------|
|----------------|-------------|---------------|-----------------|

| Characteristic      | Symbol          | Condition                 | Min | Мах                    | Unit |
|---------------------|-----------------|---------------------------|-----|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA | 2.4 | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA  | _   | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _   | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                         | 2.5 | OV <sub>DD</sub> + 0.3 | V    |



### Table 32. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> (continued)

At recommended operating conditions (see Table 2).

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min    | Мах     | Unit | Notes     |
|----------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-----------|
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns   | 5, 6<br>6 |

Notes:

1. All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$  load (see Figure 14). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K)</sub> going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.

4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.

- 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- 6. Guaranteed by design and characterization.

Figure 18 provides the AC test load for TDO and the boundary-scan outputs of the MPC8323E.



Figure 18. AC Test Load for the JTAG Interface

Figure 19 provides the JTAG clock input timing diagram.



Figure 19. JTAG Clock Input Timing Diagram

Figure 20 provides the TRST timing diagram.





1<sup>2</sup>C

### Table 34. I<sup>2</sup>C AC Electrical Specifications (continued)

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 33).

| Parameter                                                                       | Symbol <sup>1</sup> | Min                                  | Мах | Unit |
|---------------------------------------------------------------------------------|---------------------|--------------------------------------|-----|------|
| Rise time of both SDA and SCL signals                                           | t <sub>l2CR</sub>   | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300 | ns   |
| Fall time of both SDA and SCL signals                                           | t <sub>I2CF</sub>   | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300 | ns   |
| Setup time for STOP condition                                                   | t <sub>I2PVKH</sub> | 0.6                                  |     | μs   |
| Bus free time between a STOP and START condition                                | t <sub>I2KHDX</sub> | 1.3                                  |     | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | $0.1 \times OV_{DD}$                 | Ι   | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times \text{OV}_{\text{DD}}$   | _   | V    |

#### Notes:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

- MPC8323E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum t<sub>I2DVKH</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal.

4.  $C_B$  = capacitance of one bus line in pF.

Figure 23 provides the AC test load for the  $I^2C$ .



Figure 23. I<sup>2</sup>C AC Test Load

Figure 24 shows the AC timing diagram for the  $I^2C$  bus.



Figure 24. I<sup>2</sup>C Bus AC Timing Diagram



# **18 UTOPIA**

This section describes the UTOPIA DC and AC electrical specifications of the MPC8323E.

NOTE

The MPC8321E and MPC8321 do not support UTOPIA.

## **18.1 UTOPIA DC Electrical Characteristics**

Table 48 provides the DC electrical characteristics for the MPC8323E UTOPIA.

#### Table 48. UTOPIA DC Electrical Characteristics

| Characteristic      | Symbol          | Condition                    | Min  | Мах                    | Unit |
|---------------------|-----------------|------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA    | 2.4  | _                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA     | -    | 0.5                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                            | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                            | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0 V \le V_{IN} \le OV_{DD}$ | —    | ±5                     | μA   |

## **18.2 UTOPIA AC Timing Specifications**

Table 49 provides the UTOPIA input and output AC timing specifications.

Table 49. UTOPIA AC Timing Specifications<sup>1</sup>

| Characteristic                                | Symbol <sup>2</sup> | Min | Мах | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| UTOPIA outputs—Internal clock delay           | <sup>t</sup> UIKHOV | 0   | 5.5 | ns   |
| UTOPIA outputs—External clock delay           | t <sub>UEKHOV</sub> | 1   | 8   | ns   |
| UTOPIA outputs—Internal clock high impedance  | tuikhox             | 0   | 5.5 | ns   |
| UTOPIA outputs—External clock high impedance  | t <sub>UEKHOX</sub> | 1   | 8   | ns   |
| UTOPIA inputs—Internal clock input setup time | t <sub>UIIVKH</sub> | 8   | —   | ns   |
| UTOPIA inputs—External clock input setup time | t <sub>UEIVKH</sub> | 4   | —   | ns   |
| UTOPIA inputs—Internal clock input hold time  | t <sub>∪IIXKH</sub> | 0   | —   | ns   |
| UTOPIA inputs—External clock input hold time  | t <sub>UEIXKH</sub> | 1   | —   | ns   |

#### Notes:

1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>UIKHOX</sub> symbolizes the UTOPIA outputs internal timing (UI) for the time t<sub>UTOPIA</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).</sub></sub>



# 21 Package and Pin Listings

This section details package parameters, pin assignments, and dimensions. The MPC8323E is available in a thermally enhanced Plastic Ball Grid Array (PBGA); see Section 21.1, "Package Parameters for the MPC8323E PBGA," and Section 21.2, "Mechanical Dimensions of the MPC8323E PBGA," for information on the PBGA.

# 21.1 Package Parameters for the MPC8323E PBGA

The package parameters are as provided in the following list. The package type is  $27 \text{ mm} \times 27 \text{ mm}$ , 516 PBGA.

| Package outline         | $27 \text{ mm} \times 27 \text{ mm}$                             |
|-------------------------|------------------------------------------------------------------|
| Interconnects           | 516                                                              |
| Pitch                   | 1.00 mm                                                          |
| Module height (typical) | 2.25 mm                                                          |
| Solder Balls            | 62 Sn/36 Pb/2 Ag (ZQ package)<br>95.5 Sn/0.5 Cu/4Ag (VR package) |
| Ball diameter (typical) | 0.6 mm                                                           |

## 21.2 Mechanical Dimensions of the MPC8323E PBGA

Figure 42 shows the mechanical dimensions and bottom surface nomenclature of the MPC8323E, 516-PBGA package.



# 21.3 Pinout Listings

Table 55 shows the pin list of the MPC8323E.

#### Table 55. MPC8323E PBGA Pinout Listing

| Signal                          | Package Pin Number | Pin Type | Power<br>Supply  | Notes |  |  |
|---------------------------------|--------------------|----------|------------------|-------|--|--|
| DDR Memory Controller Interface |                    |          |                  |       |  |  |
| MEMC_MDQ0                       | AE9                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ1                       | AD10               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ2                       | AF10               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ3                       | AF9                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ4                       | AF7                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ5                       | AE10               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ6                       | AD9                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ7                       | AF8                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ8                       | AE6                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ9                       | AD7                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ10                      | AF6                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ11                      | AC7                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ12                      | AD8                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ13                      | AE7                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ14                      | AD6                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ15                      | AF5                | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ16                      | AD18               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ17                      | AE19               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ18                      | AF17               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ19                      | AF19               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ20                      | AF18               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ21                      | AE18               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ22                      | AF20               | Ю        | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ23                      | AD19               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ24                      | AD21               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ25                      | AF22               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ26                      | AC21               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ27                      | AF21               | IO       | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDQ28                      | AE21               | IO       | GV <sub>DD</sub> |       |  |  |
|                                 |                    |          |                  |       |  |  |



Package and Pin Listings

#### Table 55. MPC8323E PBGA Pinout Listing (continued)

| Signal                    | Package Pin Number | Pin Type | Power<br>Supply             | Notes |  |  |
|---------------------------|--------------------|----------|-----------------------------|-------|--|--|
| Power and Ground Supplies |                    |          |                             |       |  |  |
| AV <sub>DD</sub> 1        | P3                 | I        | AV <sub>DD</sub> 1          | _     |  |  |
| AV <sub>DD</sub> 2        | AA1                | I        | AV <sub>DD</sub> 2          | _     |  |  |
| AV <sub>DD</sub> 3        | AB15               | I        | AV <sub>DD</sub> 3          | _     |  |  |
| AV <sub>DD</sub> 4        | C24                | I        | AV <sub>DD</sub> 4          | _     |  |  |
| MVREF1                    | AB8                | I        | DDR<br>reference<br>voltage | _     |  |  |
| MVREF2                    | AB17               | I        | DDR<br>reference<br>voltage | _     |  |  |
|                           | PCI                |          |                             |       |  |  |
| PCI_INTA /IRQ_OUT         | AF2                | 0        | OV <sub>DD</sub>            | 2     |  |  |
| PCI_RESET_OUT             | AE2                | 0        | OV <sub>DD</sub>            | _     |  |  |
| PCI_AD0/MSRCID0 (DDR ID)  | L1                 | IO       | OV <sub>DD</sub>            | _     |  |  |
| PCI_AD1/MSRCID1 (DDR ID)  | L2                 | IO       | OV <sub>DD</sub>            | _     |  |  |
| PCI_AD2/MSRCID2 (DDR ID)  | M1                 | IO       | OV <sub>DD</sub>            | _     |  |  |
| PCI_AD3/MSRCID3 (DDR ID)  | M2                 | IO       | OV <sub>DD</sub>            | _     |  |  |
| PCI_AD4/MSRCID4 (DDR ID)  | L3                 | IO       | OV <sub>DD</sub>            | _     |  |  |
| PCI_AD5/MDVAL (DDR ID)    | N1                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD6                   | N2                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD7                   | МЗ                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD8                   | P1                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD9                   | R1                 | Ю        | $OV_{DD}$                   |       |  |  |
| PCI_AD10                  | N3                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD11                  | N4                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD12                  | T1                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD13                  | R2                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD14/ECID_TMODE_IN    | T2                 | Ю        | OV <sub>DD</sub>            |       |  |  |
| PCI_AD15                  | U1                 | IO       | OV <sub>DD</sub>            | _     |  |  |
| PCI_AD16                  | Y2                 | IO       | OV <sub>DD</sub>            |       |  |  |
| PCI_AD17                  | ¥1                 | IO       | OV <sub>DD</sub>            | _     |  |  |
| PCI_AD18                  | AA2                | IO       | OV <sub>DD</sub>            |       |  |  |
| PCI_AD19                  | AB1                | IO       | OV <sub>DD</sub>            | _     |  |  |



Package and Pin Listings

#### Table 55. MPC8323E PBGA Pinout Listing (continued)

| Signal                                                        | Package Pin Number | Pin Type | Power<br>Supply  | Notes |
|---------------------------------------------------------------|--------------------|----------|------------------|-------|
|                                                               | CE/GPIO            |          |                  |       |
| GPIO_PA0/SER1_TXD[0]/TDMA_TXD[0]/USBTXN                       | G3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA1/SER1_TXD[1]/TDMA_TXD[1]/USBTXP                       | F3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA2/SER1_TXD[2]/TDMA_TXD[2]                              | F2                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA3/SER1_TXD[3]/TDMA_TXD[3]                              | E3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA4/SER1_RXD[0]/TDMA_RXD[0]/USBRXP                       | E2                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA5/SER1_RXD[1]/TDMA_RXD[1]/USBRXN                       | E1                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA6/SER1_RXD[2]/TDMA_RXD[2]/USBRXD                       | D3                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA7/SER1_RXD[3]/TDMA_RXD[3]                              | D2                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PA8/SER1_CD/TDMA_REQ/USBOE                               | D1                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PA9 TDMA_CLKO                                            | C3                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA10/SER1_CTS/TDMA_RSYNC                                 | C2                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA11/TDMA_STROBE                                         | C1                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA12/SER1_RTS/TDMA_TSYNC                                 | B1                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA13/CLK9/BRGO9                                          | H4                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA14/CLK11/BRGO10                                        | G4                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA15/BRGO7                                               | J4                 | IO       | OV <sub>DD</sub> |       |
| GPIO_PA16/ LA0 (LBIU)                                         | K24                | IO       | OV <sub>DD</sub> |       |
| GPIO_PA17/ LA1 (LBIU)                                         | K26                | IO       | OV <sub>DD</sub> |       |
| GPIO_PA18/Enet2_TXD[0]/SER2_TXD[0]/<br>TDMB_TXD[0]/LA2 (LBIU) | G25                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA19/Enet2_TXD[1]/SER2_TXD[1]/<br>TDMB_TXD[1]/LA3 (LBIU) | G26                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA20/Enet2_TXD[2]/SER2_TXD[2]/<br>TDMB_TXD[2]/LA4 (LBIU) | H25                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA21/Enet2_TXD[3]/SER2_TXD[3]/<br>TDMB_TXD[3]/LA5 (LBIU) | H26                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA22/Enet2_RXD[0]/SER2_RXD[0]/<br>TDMB_RXD[0]/LA6 (LBIU) | C25                | IO       | OV <sub>DD</sub> |       |
| GPIO_PA23/Enet2_RXD[1]/SER2_RXD[1]/<br>TDMB_RXD[1]/LA7 (LBIU) | C26                | IO       | OV <sub>DD</sub> | _     |
| GPIO_PA24/Enet2_RXD[2]/SER2_RXD[2]/<br>TDMB_RXD[2]/LA8 (LBIU) | D25                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PA25/Enet2_RXD[3]/SER2_RXD[3]/<br>TDMB_RXD[3]/LA9 (LBIU) | D26                | IO       | OV <sub>DD</sub> | —     |



| Characteristic <sup>1</sup>                        | Max Operating Frequency | Unit |
|----------------------------------------------------|-------------------------|------|
| DDR1/DDR2 memory bus frequency (MCLK) <sup>2</sup> | 133                     | MHz  |
| Local bus frequency (LCLKn) <sup>3</sup>           | 66                      | MHz  |
| PCI input frequency (CLKIN or PCI_CLK)             | 66                      | MHz  |

#### Table 57. Operating Frequencies for PBGA (continued)

<sup>1</sup> The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting *csb\_clk*, MCLK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies.

<sup>2</sup> The DDR1/DDR2 data rate is 2× the DDR1/DDR2 memory bus frequency.

<sup>3</sup> The local bus frequency is 1/2, 1/4, or 1/8 of the *lb\_clk* frequency (depending on LCRR[CLKDIV]) which is in turn 1× or 2× the *csb\_clk* frequency (depending on RCWL[LBCM]).

### 22.4 System PLL Configuration

The system PLL is controlled by the RCWL[SPMF] parameter. Table 58 shows the multiplication factor encodings for the system PLL.

#### NOTE

System PLL VCO frequency =  $2 \times (CSB \text{ frequency}) \times (System PLL VCO divider})$ .

The VCO divider needs to be set properly so that the System PLL VCO frequency is in the range of 300–600 MHz.

| RCWL[SPMF] | System PLL<br>Multiplication Factor |
|------------|-------------------------------------|
| 0000       | Reserved                            |
| 0001       | Reserved                            |
| 0010       | × 2                                 |
| 0011       | × 3                                 |
| 0100       | × 4                                 |
| 0101       | × 5                                 |
| 0110       | × 6                                 |
| 0111-1111  | Reserved                            |

### Table 58. System PLL Multiplication Factors

As described in Section 22, "Clocking," the LBCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). Table 59



#### 22.7 Suggested PLL Configurations

To simplify the PLL configurations, the MPC8323E might be separated into two clock domains. The first domain contain the CSB PLL and the core PLL. The core PLL is connected serially to the CSB PLL, and has the csb\_clk as its input clock. The second clock domain has the QUICC Engine PLL. The clock domains are independent, and each of their PLLs are configured separately. Both of the domains has one common input clock. Table 63 shows suggested PLL configurations for 33, 25, and 66 MHz input clocks.

| Conf No. | SPMF | Core<br>PLL | CEMF | CEDF | Input Clock<br>Frequency<br>(MHz) | CSB<br>Frequency<br>(MHz) | Core<br>Frequency<br>(MHz) | QUICC<br>Engine<br>Frequency<br>(MHz) |
|----------|------|-------------|------|------|-----------------------------------|---------------------------|----------------------------|---------------------------------------|
| 1        | 0100 | 0000100     | 0110 | 0    | 33.33                             | 133.33                    | 266.66                     | 200                                   |
| 2        | 0100 | 0000101     | 1000 | 0    | 25                                | 100                       | 250                        | 200                                   |
| 3        | 0010 | 0000100     | 0011 | 0    | 66.67                             | 133.33                    | 266.66                     | 200                                   |
| 4        | 0100 | 0000101     | 0110 | 0    | 33.33                             | 133.33                    | 333.33                     | 200                                   |
| 5        | 0101 | 0000101     | 1000 | 0    | 25                                | 125                       | 312.5                      | 200                                   |
| 6        | 0010 | 0000101     | 0011 | 0    | 66.67                             | 133.33                    | 333.33                     | 200                                   |

Table 63. Suggested PLL Configurations

#### 23 Thermal

This section describes the thermal specifications of the MPC8323E.

#### 23.1 **Thermal Characteristics**

Table 64 provides the package thermal characteristics for the 516  $27 \times 27$  mm PBGA of the MPC8323E.

| Table 64. Package Thermal Characteristics for PBGA |                         |                   |       |      |         |
|----------------------------------------------------|-------------------------|-------------------|-------|------|---------|
| Characteristic                                     | Board type              | Symbol            | Value | Unit | Notes   |
| Junction-to-ambient natural convection             | Single-layer board (1s) | R <sub>θJA</sub>  | 28    | °C/W | 1, 2    |
| Junction-to-ambient natural convection             | Four-layer board (2s2p) | R <sub>θJA</sub>  | 21    | °C/W | 1, 2, 3 |
| Junction-to-ambient (@200 ft/min)                  | Single-layer board (1s) | R <sub>0JMA</sub> | 23    | °C/W | 1, 3    |
| Junction-to-ambient (@200 ft/min)                  | Four-layer board (2s2p) | R <sub>0JMA</sub> | 18    | °C/W | 1, 3    |
| Junction-to-board                                  | —                       | $R_{\theta J B}$  | 13    | °C/W | 4       |
| Junction-to-case                                   | _                       | R <sub>θJC</sub>  | 9     | °C/W | 5       |

. . ----



#### System Design Information

output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_P$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_P$  then becomes the resistance of the pull-up devices.  $R_P$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .



Figure 45. Driver Impedance Measurement

The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is  $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value  $R_{term}$ . The measured voltage is  $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then  $I_{source} = V_1/R_{source}$ .

Table 65 summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ , 105°C.

| Impedance      | Local Bus, Ethernet, DUART, Control,<br>Configuration, Power Management | PCI       | DDR DRAM  | Symbol            | Unit |
|----------------|-------------------------------------------------------------------------|-----------|-----------|-------------------|------|
| R <sub>N</sub> | 42 Target                                                               | 25 Target | 20 Target | Z <sub>0</sub>    | W    |
| R <sub>P</sub> | 42 Target                                                               | 25 Target | 20 Target | Z <sub>0</sub>    | W    |
| Differential   | NA                                                                      | NA        | NA        | Z <sub>DIFF</sub> | W    |

**Table 65. Impedance Characteristics** 

Note: Nominal supply voltages. See Table 1,  $T_i = 105^{\circ}C$ .

## 24.6 Configuration Pin Multiplexing

The MPC8323E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.



#### **Document Revision History**

### Table 67. Document Revision History

| Rev.<br>No. | Date   | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2           | 4/2008 | <ul> <li>Removed Figures 2 and 3 overshoot and undershoot voltage specs from Section 2.1.2, "Power Supply Voltage Specification," and footnotes 4 and 5 from Table 1.</li> <li>Corrected QUIESCE signal to be an output signal in Table 55.</li> <li>Added column for GVDD (1.8 V) - DDR2 - to Table 6 with 0.212-W typical power dissipation.</li> <li>Added Figure 4 DDR input timing diagram.</li> <li>Removed CE_TRB* and CE_PIO* signals from Table 55.</li> <li>Added three local bus AC specifications to Table 30 (duty cycle, jitter, delay between input clock and local bus clock).</li> <li>Added row in Table 2 stating junction temperature range of 0 to 105•C.</li> <li>Modified Section 2.2, "Power Sequencing," to include PORESET requirement.</li> </ul> |
| 1           | 6/2007 | Correction to descriptive text in Section 2.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0           | 6/2007 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2010 Freescale Semiconductor, Inc.

Document Number: MPC8323EEC Rev. 4 09/2010



