

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Obsolete                                                   |
|------------------------------------------------------------|
| PowerPC e300c2                                             |
| 1 Core, 32-Bit                                             |
| 333MHz                                                     |
| Communications; QUICC Engine                               |
| DDR, DDR2                                                  |
| Νο                                                         |
| -                                                          |
| 10/100Mbps (3)                                             |
| -                                                          |
| USB 2.0 (1)                                                |
| 1.8V, 2.5V, 3.3V                                           |
| 0°C ~ 105°C (TA)                                           |
| -                                                          |
| 516-BBGA                                                   |
| 516-PBGA (27x27)                                           |
| https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8321zqafdc |
|                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 1.1.2 Serial Interfaces

The MPC8323E serial interfaces are as follows:

- Support for one UL2 interface with 31 multi-PHY addresses (MPC8323E and MPC8323 only)
- Support for up to three 10/100 Mbps Ethernet interfaces using MII or RMII
- Support for up to four T1/E1/J1/E3 or DS-3 serial interfaces (TDM)
- Support for dual UART and SPI interfaces and a single I<sup>2</sup>C interface

# 1.2 QUICC Engine Block

The QUICC Engine block is a versatile communications complex that integrates several communications peripheral controllers. It provides on-chip system design for a variety of applications, particularly in communications and networking systems. The QUICC Engine block has the following features:

- One 32-bit RISC controller for flexible support of the communications peripherals
- Serial DMA channel for receive and transmit on all serial channels
- Five universal communication controllers (UCCs) supporting the following protocols and interfaces (not all of them simultaneously):
  - 10/100 Mbps Ethernet/IEEE 802.3® standard
  - IP support for IPv4 and IPv6 packets including TOS, TTL, and header checksum processing
  - ATM protocol through UTOPIA interface (note that the MPC8321 and MPC8321E do not support the UTOPIA interface)
  - HDLC /transparent up to 70-Mbps full-duplex
  - HDLC bus up to 10 Mbps
  - Asynchronous HDLC
  - UART
  - BISYNC up to 2 Mbps
  - QUICC multi-channel controller (QMC) for 64 TDM channels
- One UTOPIA interface (UPC1) supporting 31 multi-PHYs (MPC8323E- and MPC8323-specific)
- Two serial peripheral interfaces (SPI). SPI2 is dedicated to Ethernet PHY management.
- Four TDM interfaces
- Thirteen independent baud rate generators and 19 input clock pins for supplying clocks to UCC serial channels
- Four independent 16-bit timers that can be interconnected as two 32-bit timers

The UCCs are similar to the PowerQUICC II peripherals: SCC (BISYNC, UART, and HDLC bus) and FCC (fast Ethernet, HDLC, transparent, and ATM).



Electrical Characteristics

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8323E. The MPC8323E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

## 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

## 2.1.1 Absolute Maximum Ratings

Table 1 provides the absolute maximum ratings.

|                                                                                                                                    |                          |                              | -                                |      |       |
|------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|----------------------------------|------|-------|
| Chara                                                                                                                              | acteristic               | Symbol                       | Max Value                        | Unit | Notes |
| Core supply voltage                                                                                                                |                          | V <sub>DD</sub>              | -0.3 to 1.26                     | V    | —     |
| PLL supply voltage                                                                                                                 | $AV_{DDn}$               | –0.3 to 1.26                 | V                                | _    |       |
| DDR1 and DDR2 DRAM I/O vol                                                                                                         | GV <sub>DD</sub>         | –0.3 to 2.75<br>–0.3 to 1.98 | V                                | _    |       |
| PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, SPI, MII, RMII, MII management, and JTAG I/O voltage |                          | OV <sub>DD</sub>             | -0.3 to 3.6                      | V    | —     |
| Input voltage                                                                                                                      | DDR1/DDR2 DRAM signals   | MV <sub>IN</sub>             | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2     |
|                                                                                                                                    | DDR1/DDR2 DRAM reference | MV <sub>REF</sub>            | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2     |
| Local bus, DUART, CLKIN, system control and power management, I <sup>2</sup> C, SPI, and JTAG signals                              |                          | OV <sub>IN</sub>             | –0.3 to (OV <sub>DD</sub> + 0.3) | V    | 3     |
|                                                                                                                                    | PCI                      | OVIN                         | –0.3 to (OV <sub>DD</sub> + 0.3) | V    | 5     |
| Storage temperature range                                                                                                          |                          | T <sub>STG</sub>             | –55 to 150                       | °C   | _     |

### Table 1. Absolute Maximum Ratings<sup>1</sup>

Notes:

1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

 Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences.

3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences.



| CLKIN input current       | $0 \ V \leq V_{IN} \leq OV_{DD}$                                                                                 | I <sub>IN</sub> | _ | ±5  | μA |
|---------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|---|-----|----|
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \ or \\ OV_{DD} - 0.5 \ V \leq V_{IN} \leq OV_{DD} \end{array}$ | I <sub>IN</sub> | _ | ±5  | μA |
| PCI_SYNC_IN input current | $0.5~V \leq V_{IN} \leq OV_{DD} - 0.5~V$                                                                         | I <sub>IN</sub> | — | ±50 | μA |

## 4.2 AC Electrical Characteristics

The primary clock source for the MPC8323E can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 8 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the MPC8323E.

| Parameter/Condition        | Symbol                               | Min | Typical | Мах   | Unit | Notes |
|----------------------------|--------------------------------------|-----|---------|-------|------|-------|
| CLKIN/PCI_CLK frequency    | f <sub>CLKIN</sub>                   | 25  | —       | 66.67 | MHz  | 1     |
| CLKIN/PCI_CLK cycle time   | t <sub>CLKIN</sub>                   | 15  | —       | —     | ns   | —     |
| CLKIN rise and fall time   | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 0.8     | 4     | ns   | 2     |
| PCI_CLK rise and fall time | t <sub>PCH</sub> , t <sub>PCL</sub>  | 0.6 | 0.8     | 1.2   | ns   | 2     |
| CLKIN/PCI_CLK duty cycle   | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60    | %    | 3     |
| CLKIN/PCI_CLK jitter       |                                      | —   | —       | ±150  | ps   | 4, 5  |

**Table 8. CLKIN AC Timing Specifications** 

Notes:

1. **Caution:** The system, core, security, and QUICC Engine block must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter—short term and long term—and is guaranteed by design.

5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.

# 5 **RESET Initialization**

This section describes the AC electrical specifications for the reset initialization timing requirements of the MPC8323E. Table 9 provides the reset initialization AC timing specifications for the reset component(s).

| Table 9. RESET Initialization Timir | g Specifications |
|-------------------------------------|------------------|
|-------------------------------------|------------------|

| Parameter/Condition                                                                                                                   | Min | Max | Unit                     | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Required assertion time of $\overrightarrow{\text{HRESET}}$ or $\overrightarrow{\text{SRESET}}$ (input) to activate reset flow        | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Required assertion time of $\overrightarrow{\text{PORESET}}$ with stable clock applied to CLKIN when the MPC8323E is in PCI host mode | 32  |     | t <sub>CLKIN</sub>       | 2     |
| Required assertion time of PORESET with stable clock applied to<br>PCI_SYNC_IN when the MPC8323E is in PCI agent mode                 | 32  | _   | <sup>t</sup> PCI_SYNC_IN | 1     |



| Parameter/Condition                                                                                                                                                       | Min | Max | Unit                     | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| HRESET/SRESET assertion (output)                                                                                                                                          | 512 | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| HRESET negation to SRESET negation (output)                                                                                                                               | 16  |     | t <sub>PCI_SYNC_IN</sub> | 1     |
| Input setup time for POR configuration signals<br>(CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to<br>negation of PORESET when the MPC8323E is in PCI host mode  | 4   | _   | <sup>t</sup> CLKIN       | 2     |
| Input setup time for POR configuration signals<br>(CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to<br>negation of PORESET when the MPC8323E is in PCI agent mode | 4   | _   | <sup>t</sup> PCI_SYNC_IN | 1     |
| Input hold time for POR config signals with respect to negation of HRESET                                                                                                 | 0   | _   | ns                       | —     |
| Time for the MPC8323E to turn off POR configuration signals with respect to the assertion of $\overrightarrow{\text{HRESET}}$                                             | _   | 4   | ns                       | 3     |
| Time for the MPC8323E to turn on POR configuration signals with respect to the negation of HRESET                                                                         | 1   | _   | <sup>t</sup> PCI_SYNC_IN | 1, 3  |

### Table 9. RESET Initialization Timing Specifications (continued)

### Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the MPC8323E is In PCI host mode the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8323E PowerQUICC II Pro Integrated Communications Processor Reference Manual* for more details.

 t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is only valid when the MPC8323E is in PCI host mode. See the MPC8323E PowerQUICC II Pro Integrated Communications Processor Reference Manual for more details.

3. POR configuration signals consists of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.

### Table 10 provides the PLL lock times.

### Table 10. PLL Lock Times

| Parameter/Condition | Min | Мах | Unit | Notes |
|---------------------|-----|-----|------|-------|
| PLL lock times      |     | 100 | μs   | _     |

## 5.1 Reset Signals DC Electrical Characteristics

Table 11 provides the DC electrical characteristics for the MPC8323E reset signals mentioned in Table 9.

Table 11. Reset Signals DC Electrical Characteristics

| Characteristic      | Symbol          | Condition                 | Min  | Мах                    | Unit | Notes |
|---------------------|-----------------|---------------------------|------|------------------------|------|-------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA | 2.4  | —                      | V    | 1     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA  | —    | 0.5                    | V    | 1     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | —    | 0.4                    | V    | 1     |
| Input high voltage  | V <sub>IH</sub> | —                         | 2.0  | OV <sub>DD</sub> + 0.3 | V    | 1     |
| Input low voltage   | V <sub>IL</sub> | _                         | -0.3 | 0.8                    | V    | _     |



#### **Ethernet and MII Management**

#### Table 24. MII Receive AC Timing Specifications (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V  $\pm$  10%.

| Parameter/Condition    | Symbol <sup>1</sup> | Min | Typical | Мах | Unit |
|------------------------|---------------------|-----|---------|-----|------|
| RX_CLK clock fall time | t <sub>MRXF</sub>   | 1.0 |         | 4.0 | ns   |

Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

Figure 8 provides the AC test load.



Figure 8. AC Test Load

Figure 9 shows the MII receive AC timing diagram.



Figure 9. MII Receive AC Timing Diagram

## 8.2.2 RMII AC Timing Specifications

This section describes the RMII transmit and receive AC timing specifications.



## 8.2.2.1 RMII Transmit AC Timing Specifications

Table 23 provides the RMII transmit AC timing specifications.

#### **Table 25. RMII Transmit AC Timing Specifications**

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                                                    | Symbol <sup>1</sup>                 | Min | Typical | Max | Unit |
|------------------------------------------------------------------------|-------------------------------------|-----|---------|-----|------|
| REF_CLK clock                                                          | t <sub>RMX</sub>                    | _   | 20      | _   | ns   |
| REF_CLK duty cycle                                                     | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35  | _       | 65  | %    |
| REF_CLK to RMII data TXD[1:0], TX_EN delay                             | t <sub>RMTKHDX</sub>                | 2   | _       | 10  | ns   |
| REF_CLK data clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub>                   | 1.0 | _       | 4.0 | ns   |
| REF_CLK data clock fall $V_{IH}(max)$ to $V_{IL}(min)$                 | t <sub>RMXF</sub>                   | 1.0 |         | 4.0 | ns   |

Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMTKHDX</sub> symbolizes RMII transmit timing (RMT) for the time t<sub>RMX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII(RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

### Figure 10 shows the RMII transmit AC timing diagram.



Figure 10. RMII Transmit AC Timing Diagram

### 8.2.2.2 RMII Receive AC Timing Specifications

Table 24 provides the RMII receive AC timing specifications.

### Table 26. RMII Receive AC Timing Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                           | Symbol <sup>1</sup>                 | Min | Typical | Мах | Unit |
|-----------------------------------------------|-------------------------------------|-----|---------|-----|------|
| REF_CLK clock period                          | t <sub>RMX</sub>                    | —   | 20      | —   | ns   |
| REF_CLK duty cycle                            | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35  | —       | 65  | %    |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK | t <sub>RMRDVKH</sub>                | 4.0 | —       | —   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK  | t <sub>RMRDXKH</sub>                | 2.0 | —       | —   | ns   |
| REF_CLK clock rise VIL(min) to VIH(max)       | t <sub>RMXR</sub>                   | 1.0 | —       | 4.0 | ns   |



Local Bus

Figure 13 shows the MII management AC timing diagram.



Figure 13. MII Management Interface Timing Diagram

# 9 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8323E.

## 9.1 Local Bus DC Electrical Characteristics

Table 29 provides the DC electrical characteristics for the local bus interface.

| Table 29. Local Bus DC Electrical Characteristics |
|---------------------------------------------------|
|---------------------------------------------------|

| Parameter                                            | Symbol          | Min                    | Мах                    | Unit |
|------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                             | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                              | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| High-level output voltage, I <sub>OH</sub> = −100 μA | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | —                      | V    |
| Low-level output voltage, I <sub>OL</sub> = 100 μA   | V <sub>OL</sub> | —                      | 0.2                    | V    |
| Input current                                        | I <sub>IN</sub> | —                      | ±5                     | μA   |

## 9.2 Local Bus AC Electrical Specifications

Table 30 describes the general timing parameters of the local bus interface of the MPC8323E.

Table 30. Local Bus General Timing Parameters

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|-------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 15  | —   | ns   | 2     |
| Input setup to local bus clock (LCLKn)                      | t <sub>LBIVKH</sub>  | 7   | —   | ns   | 3, 4  |
| Input hold from local bus clock (LCLKn)                     | t <sub>LBIXKH</sub>  | 1.0 | —   | ns   | 3, 4  |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | —   | ns   | 5     |



Figure 17. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4

# 10 JTAG

This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1<sup>TM</sup> (JTAG) interface of the MPC8323E.

## **10.1 JTAG DC Electrical Characteristics**

Table 31 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8323E.

| Table 31. JTAG | Interface D | OC Electrical | Characteristics |
|----------------|-------------|---------------|-----------------|
|----------------|-------------|---------------|-----------------|

| Characteristic      | Symbol          | Condition                 | Min | Мах                    | Unit |
|---------------------|-----------------|---------------------------|-----|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA | 2.4 | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA  | _   | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _   | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                         | 2.5 | OV <sub>DD</sub> + 0.3 | V    |



JTAG

| Table 31. JTAG Interface DC Electrical Characteristics ( | continued) |
|----------------------------------------------------------|------------|
|----------------------------------------------------------|------------|

| Characteristic    | Symbol          | Condition                      | Min  | Мах | Unit |
|-------------------|-----------------|--------------------------------|------|-----|------|
| Input low voltage | V <sub>IL</sub> | —                              | -0.3 | 0.8 | V    |
| Input current     | I <sub>IN</sub> | $0~V \leq V_{IN} \leq OV_{DD}$ | —    | ±5  | μA   |

## **10.2 JTAG AC Electrical Characteristics**

This section describes the AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8323E. Table 32 provides the JTAG AC timing specifications as defined in Figure 19 through Figure 22.

### Table 32. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Parameter                                            | Symbol <sup>2</sup>                        | Min      | Мах      | Unit | Notes |
|------------------------------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequency of operation           | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  |       |
| JTAG external clock cycle time                       | t <sub>JTG</sub>                           | 30       | _        | ns   | _     |
| JTAG external clock pulse width measured at 1.4 V    | t <sub>JTKHKL</sub>                        | 11       | —        | ns   | —     |
| JTAG external clock rise and fall times              | t <sub>JTGR</sub> , t <sub>JTGF</sub>      | 0        | 2        | ns   | —     |
| TRST assert time                                     | t <sub>TRST</sub>                          | 25       | —        | ns   | 3     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>4   |          | ns   | 4     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI  | <sup>t</sup> jtdxkh<br>t <sub>jtixkh</sub> | 10<br>10 |          | ns   | 4     |
| Valid times:<br>Boundary-scan data<br>TDO            | tjtkldv<br>tjtklov                         | 2<br>2   | 15<br>15 | ns   | 5     |
| Output hold times:<br>Boundary-scan data<br>TDO      | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | 2<br>2   | _        | ns   | 5     |



Figure 28 provides the AC test load for the timers.



# 14 GPIO

This section describes the DC and AC electrical specifications for the GPIO of the MPC8323E.

## 14.1 GPIO DC Electrical Characteristics

Table 11 provides the DC electrical characteristics for the MPC8323E GPIO.

| Characteristic      | Symbol          | Condition                        | Min  | Мах                    | Unit | Notes |
|---------------------|-----------------|----------------------------------|------|------------------------|------|-------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA        | 2.4  | —                      | V    | 1     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA         | —    | 0.5                    | V    | 1     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA         | _    | 0.4                    | V    | 1     |
| Input high voltage  | V <sub>IH</sub> | —                                | 2.0  | OV <sub>DD</sub> + 0.3 | V    | 1     |
| Input low voltage   | V <sub>IL</sub> | —                                | -0.3 | 0.8                    | V    | —     |
| Input current       | I <sub>IN</sub> | $0 \ V \leq V_{IN} \leq OV_{DD}$ | _    | ±5                     | μA   | —     |

### Table 40. GPIO DC Electrical Characteristics

### Note:

1. This specification applies when operating from 3.3-V supply.

## 14.2 GPIO AC Timing Specifications

Table 41 provides the GPIO input and output AC timing specifications.

### Table 41. GPIO Input AC Timing Specifications<sup>1</sup>

| Characteristic                  | Symbol <sup>2</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |

### Notes:

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.



Figure 35 provides the AC test load for the UTOPIA.



Figure 36 and Figure 37 represent the AC timing from Table 49. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 36 shows the UTOPIA timing with external clock.



Figure 36. UTOPIA AC Timing (External Clock) Diagram

Figure 37 shows the UTOPIA timing with internal clock.



Figure 37. UTOPIA AC Timing (Internal Clock) Diagram

#### HDLC, BISYNC, Transparent, and Synchronous UART

### Table 51. HDLC, BISYNC, and Transparent UART AC Timing Specifications<sup>1</sup> (continued)

| Characteristic                        | Symbol <sup>2</sup> | Min | Мах | Unit |
|---------------------------------------|---------------------|-----|-----|------|
| Inputs—External clock input hold time | t <sub>HEIXKH</sub> | 1   | —   | ns   |

Notes:

1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).</sub>

### Table 52. Synchronous UART AC Timing Specifications<sup>1</sup>

| Characteristic                         | Symbol <sup>2</sup>  | Min | Мах | Unit |
|----------------------------------------|----------------------|-----|-----|------|
| Outputs—Internal clock delay           | t <sub>UAIKHOV</sub> | 0   | 5.5 | ns   |
| Outputs—External clock delay           | t <sub>UAEKHOV</sub> | 1   | 10  | ns   |
| Outputs—Internal clock high impedance  | t <sub>UAIKHOX</sub> | 0   | 5.5 | ns   |
| Outputs—External clock high impedance  | t <sub>UAEKHOX</sub> | 1   | 8   | ns   |
| Inputs—Internal clock input setup time | t <sub>UAIIVKH</sub> | 6   | —   | ns   |
| Inputs—External clock input setup time | t <sub>UAEIVKH</sub> | 4   | —   | ns   |
| Inputs—Internal clock input hold time  | t <sub>UAIIXKH</sub> | 0   | _   | ns   |
| Inputs—External clock input hold time  | t <sub>UAEIXKH</sub> | 1   | _   | ns   |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>UAIKHOX</sub> symbolizes the outputs internal timing (UAI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
  </sub>

Figure 38 provides the AC test load.



Figure 38. AC Test Load

Figure 39 and Figure 40 represent the AC timing from Table 51. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.



## 21.3 Pinout Listings

Table 55 shows the pin list of the MPC8323E.

### Table 55. MPC8323E PBGA Pinout Listing

| Signal                          | Package Pin Number | Pin Type | Power<br>Supply  | Notes |  |  |  |  |
|---------------------------------|--------------------|----------|------------------|-------|--|--|--|--|
| DDR Memory Controller Interface |                    |          |                  |       |  |  |  |  |
| MEMC_MDQ0                       | AE9                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ1                       | AD10               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ2                       | AF10               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ3                       | AF9                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ4                       | AF7                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ5                       | AE10               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ6                       | AD9                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ7                       | AF8                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ8                       | AE6                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ9                       | AD7                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ10                      | AF6                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ11                      | AC7                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ12                      | AD8                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ13                      | AE7                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ14                      | AD6                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ15                      | AF5                | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ16                      | AD18               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ17                      | AE19               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ18                      | AF17               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ19                      | AF19               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ20                      | AF18               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ21                      | AE18               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ22                      | AF20               | Ю        | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ23                      | AD19               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ24                      | AD21               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ25                      | AF22               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ26                      | AC21               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ27                      | AF21               | IO       | GV <sub>DD</sub> | —     |  |  |  |  |
| MEMC_MDQ28                      | AE21               | IO       | GV <sub>DD</sub> |       |  |  |  |  |
|                                 |                    |          |                  |       |  |  |  |  |



Package and Pin Listings

| Signal                              | Package Pin Number         | Pin Type | Power<br>Supply  | Notes |  |
|-------------------------------------|----------------------------|----------|------------------|-------|--|
| LCS1                                | AB25                       | 0        | OV <sub>DD</sub> | 4     |  |
| LCS2                                | AA23                       | 0        | OV <sub>DD</sub> | 4     |  |
| LCS3                                | AA24                       | 0        | OV <sub>DD</sub> | 4     |  |
| LWE0                                | Y23                        | 0        | OV <sub>DD</sub> | 4     |  |
| LWE1                                | W25                        | 0        | OV <sub>DD</sub> | 4     |  |
| LBCTL                               | V25                        | 0        | OV <sub>DD</sub> | 4     |  |
| LALE                                | V24                        | 0        | OV <sub>DD</sub> | 7     |  |
| CFG_RESET_SOURCE[0]/LSDA10/LGPL0    | L23                        | IO       | OV <sub>DD</sub> | —     |  |
| CFG_RESET_SOURCE[1]/LSDWE/LGPL1     | K23                        | IO       | OV <sub>DD</sub> | —     |  |
| LSDRAS/LGPL2/LOE                    | J23                        | 0        | OV <sub>DD</sub> | 4     |  |
| CFG_RESET_SOURCE[2]/LSDCAS/LGPL3    | H23                        | IO       | OV <sub>DD</sub> | —     |  |
| LGPL4/LGTA/LUPWAIT/LPBSE            | G23                        | IO       | OV <sub>DD</sub> | 4, 8  |  |
| LGPL5                               | AC22                       | 0        | OV <sub>DD</sub> | 4     |  |
| LCLK0                               | Y24                        | 0        | OV <sub>DD</sub> | 7     |  |
| LCLK1                               | Y25                        | 0        | OV <sub>DD</sub> | 7     |  |
|                                     | DUART                      |          |                  | •     |  |
| UART_SOUT1/MSRCID0 (DDR ID)/LSRCID0 | G1                         | IO       | OV <sub>DD</sub> | —     |  |
| UART_SIN1/MSRCID1 (DDR ID)/LSRCID1  | G2                         | IO       | OV <sub>DD</sub> | —     |  |
| UART_CTS1/MSRCID2 (DDR ID)/LSRCID2  | H3                         | IO       | OV <sub>DD</sub> | —     |  |
| UART_RTS1/MSRCID3 (DDR ID)/LSRCID3  | K3                         | IO       | OV <sub>DD</sub> | —     |  |
| UART_SOUT2/MSRCID4 (DDR ID)/LSRCID4 | H2                         | IO       | OV <sub>DD</sub> | —     |  |
| UART_SIN2/MDVAL (DDR ID)/LDVAL      | H1                         | IO       | OV <sub>DD</sub> | —     |  |
| UART_CTS2                           | J3                         | IO       | OV <sub>DD</sub> | —     |  |
| UART_RTS2                           | K4                         | IO       | OV <sub>DD</sub> | —     |  |
|                                     | I <sup>2</sup> C interface |          |                  | •     |  |
| IIC_SDA/CKSTOP_OUT                  | AE24                       | IO       | OV <sub>DD</sub> | 2     |  |
| IIC_SCL/CKSTOP_IN                   | AF24                       | IO       | OV <sub>DD</sub> | 2     |  |
| Programm                            | able Interrupt Controller  |          |                  | •     |  |
| MCP_OUT                             | AD25                       | 0        | OV <sub>DD</sub> | —     |  |
| IRQ0/MCP_IN                         | AD26                       | I        | OV <sub>DD</sub> | —     |  |
| IRQ1                                | K1                         | IO       | OV <sub>DD</sub> | —     |  |
| IRQ2                                | K2                         | I        | OV <sub>DD</sub> | —     |  |

### Table 55. MPC8323E PBGA Pinout Listing (continued)



Package and Pin Listings

### Table 55. MPC8323E PBGA Pinout Listing (continued)

| Signal                                                 | Package Pin Number | Pin Type | Power<br>Supply  | Notes |
|--------------------------------------------------------|--------------------|----------|------------------|-------|
| GPIO_PB17/BRGO1/CE_EXT_REQ1                            | D10                | IO       | OV <sub>DD</sub> |       |
| GPIO_PB18/Enet4_TXD[0]/SER4_TXD[0]/<br>TDMD_TXD[0]     | C10                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB19/Enet4_TXD[1]/SER4_TXD[1]/<br>TDMD_TXD[1]     | C9                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB20/Enet4_TXD[2]/SER4_TXD[2]/<br>TDMD_TXD[2]     | D8                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB21/Enet4_TXD[3]/SER4_TXD[3]/<br>TDMD_TXD[3]     | C8                 | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB22/Enet4_RXD[0]/SER4_RXD[0]/<br>TDMD_RXD[0]     | C15                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB23/Enet4_RXD[1]/SER4_RXD[1]/<br>TDMD_RXD[1]     | C14                | Ю        | OV <sub>DD</sub> | —     |
| GPIO_PB24/Enet4_RXD[2]/SER4_RXD[2]/<br>TDMD_RXD[2]     | D13                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB25/Enet4_RXD[3]/SER4_RXD[3]/<br>TDMD_RXD[3]     | C13                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB26/Enet4_RX_ER/SER4_CD/TDMD_REQ                 | C12                | IO       | OV <sub>DD</sub> |       |
| GPIO_PB27/Enet4_TX_ER/TDMD_CLKO                        | D11                | IO       | OV <sub>DD</sub> |       |
| GPIO_PB28/Enet4_RX_DV/SER4_CTS/<br>TDMD_RSYNC          | D12                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB29/Enet4_COL/RXD[4]/SER4_RXD[4]/<br>TDMD_STROBE | D7                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PB30/Enet4_TX_EN/SER4_RTS/<br>TDMD_TSYNC          | C11                | IO       | OV <sub>DD</sub> | —     |
| GPIO_PB31/Enet4_CRS/SDET                               | C7                 | IO       | OV <sub>DD</sub> | _     |
| GPIO_PC0/UPC1_TxDATA[0]/SER5_TXD[0]                    | A18                | Ю        | $OV_{DD}$        | _     |
| GPIO_PC1/UPC1_TxDATA[1]/SER5_TXD[1]                    | A19                | Ю        | $OV_{DD}$        | _     |
| GPIO_PC2/UPC1_TxDATA[2]/SER5_TXD[2]                    | B18                | Ю        | OV <sub>DD</sub> | —     |
| GPIO_PC3/UPC1_TxDATA[3]/SER5_TXD[3]                    | B19                | Ю        | OV <sub>DD</sub> | _     |
| GPIO_PC4/UPC1_TxDATA[4]                                | A24                | Ю        | $OV_{DD}$        | _     |
| GPIO_PC5/UPC1_TxDATA[5]                                | B24                | Ю        | $OV_{DD}$        | _     |
| GPIO_PC6/UPC1_TxDATA[6]                                | A23                | Ю        | OV <sub>DD</sub> |       |
| GPIO_PC7/UPC1_TxDATA[7]                                | B26                | Ю        | OV <sub>DD</sub> |       |
| GPIO_PC8/UPC1_RxDATA[0]/SER5_RXD[0]                    | A21                | Ю        | OV <sub>DD</sub> |       |
| GPIO_PC9/UPC1_RxDATA[1]/SER5_RXD[1]                    | B20                | Ю        | OV <sub>DD</sub> | —     |



## 22.1 Clocking in PCI Host Mode

When the MPC8323E is configured as a PCI host device (RCWH[PCIHOST] = 1), CLKIN is its primary input clock. CLKIN feeds the PCI clock divider ( $\div$ 2) and the PCI\_SYNC\_OUT and PCI\_CLK\_OUT multiplexors. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system.

## 22.1.1 PCI Clock Outputs (PCI\_CLK\_OUT[0:2])

When the MPC8323E is configured as a PCI host, it provides three separate clock output signals, PCI\_CLK\_OUT[0:2], for external PCI agents.

When the device comes out of reset, the PCI clock outputs are disabled and are actively driven to a steady low state. Each of the individual clock outputs can be enabled (enable toggling of the clock) by setting its corresponding OCCR[PCICOEn] bit. All output clocks are phase-aligned to each other.

## 22.2 Clocking in PCI Agent Mode

When the MPC8323E is configured as a PCI agent device, PCI\_CLK is the primary input clock. In agent mode, the CLKIN signal should be tied to GND, and the clock output signals, PCI\_CLK\_OUT*n* and PCI\_SYNC\_OUT, are not used.

## 22.3 System Clock Domains

As shown in Figure 43, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create three major clock domains:

- The coherent system bus clock (*csb\_clk*)
- The QUICC Engine clock (*ce\_clk*)
- The internal clock for the DDR controller (*ddr\_clk*)
- The internal clock for the local bus controller (*lb\_clk*)

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

 $csb_clk = [PCI_SYNC_IN \times (1 + \sim \overline{CFG_CLKIN_DIV})] \times SPMF$ 

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 +  $\sim \overline{CFG}_{CLKIN}_{DIV}$ ) is the CLKIN frequency.

The *csb\_clk* serves as the clock input to the e300c2 core. A second PLL inside the core multiplies up the *csb\_clk* frequency to create the internal clock for the core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See the "Reset Configuration" section in the *MPC8323E PowerQUICC II Pro Communications Processor Reference Manual* for more information.





## 22.5 Core PLL Configuration

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). Table 60 shows the encodings for RCWL[COREPLL]. COREPLL values not listed in Table 60 should be considered reserved.

| RCWL[COREPLL] |      | PLL] | aara alku aab alk Batia                                           |                                                                   |  |
|---------------|------|------|-------------------------------------------------------------------|-------------------------------------------------------------------|--|
| 0-1           | 2-5  | 6    | COTE_CIK : CSD_CIK HALIO                                          | VCO Divider                                                       |  |
| nn            | 0000 | n    | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks<br>core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks<br>core directly) |  |
| 00            | 0001 | 0    | 1:1                                                               | ÷2                                                                |  |
| 01            | 0001 | 0    | 1:1                                                               | ÷4                                                                |  |
| 10            | 0001 | 0    | 1:1                                                               | ÷8                                                                |  |
| 11            | 0001 | 0    | 1:1                                                               | ÷8                                                                |  |
| 00            | 0001 | 1    | 1.5:1                                                             | ÷2                                                                |  |
| 01            | 0001 | 1    | 1.5:1                                                             | ÷4                                                                |  |
| 10            | 0001 | 1    | 1.5:1                                                             | ÷8                                                                |  |
| 11            | 0001 | 1    | 1.5:1                                                             | ÷8                                                                |  |
| 00            | 0010 | 0    | 2:1                                                               | ÷2                                                                |  |
| 01            | 0010 | 0    | 2:1                                                               | ÷4                                                                |  |
| 10            | 0010 | 0    | 2:1                                                               | ÷8                                                                |  |
| 11            | 0010 | 0    | 2:1                                                               | ÷8                                                                |  |
| 00            | 0010 | 1    | 2.5:1                                                             | ÷2                                                                |  |
| 01            | 0010 | 1    | 2.5:1                                                             | ÷4                                                                |  |
| 10            | 0010 | 1    | 2.5:1                                                             | ÷8                                                                |  |
| 11            | 0010 | 1    | 2.5:1                                                             | ÷8                                                                |  |
| 00            | 0011 | 0    | 3:1                                                               | ÷2                                                                |  |
| 01            | 0011 | 0    | 3:1                                                               | ÷4                                                                |  |
| 10            | 0011 | 0    | 3:1                                                               | ÷8                                                                |  |
| 11            | 0011 | 0    | 3:1                                                               | ÷8                                                                |  |

Table 60. e300 Core PLL Configuration

### NOTE

Core VCO frequency = core frequency  $\times$  VCO divider

VCO divider (RCWL[COREPLL[0:1]]) must be set properly so that the core VCO frequency is in the range of 500–800 MHz.



#### 22.7 Suggested PLL Configurations

To simplify the PLL configurations, the MPC8323E might be separated into two clock domains. The first domain contain the CSB PLL and the core PLL. The core PLL is connected serially to the CSB PLL, and has the csb\_clk as its input clock. The second clock domain has the QUICC Engine PLL. The clock domains are independent, and each of their PLLs are configured separately. Both of the domains has one common input clock. Table 63 shows suggested PLL configurations for 33, 25, and 66 MHz input clocks.

| Conf No. | SPMF | Core<br>PLL | CEMF | CEDF | Input Clock<br>Frequency<br>(MHz) | CSB<br>Frequency<br>(MHz) | Core<br>Frequency<br>(MHz) | QUICC<br>Engine<br>Frequency<br>(MHz) |
|----------|------|-------------|------|------|-----------------------------------|---------------------------|----------------------------|---------------------------------------|
| 1        | 0100 | 0000100     | 0110 | 0    | 33.33                             | 133.33                    | 266.66                     | 200                                   |
| 2        | 0100 | 0000101     | 1000 | 0    | 25                                | 100                       | 250                        | 200                                   |
| 3        | 0010 | 0000100     | 0011 | 0    | 66.67                             | 133.33                    | 266.66                     | 200                                   |
| 4        | 0100 | 0000101     | 0110 | 0    | 33.33                             | 133.33                    | 333.33                     | 200                                   |
| 5        | 0101 | 0000101     | 1000 | 0    | 25                                | 125                       | 312.5                      | 200                                   |
| 6        | 0010 | 0000101     | 0011 | 0    | 66.67                             | 133.33                    | 333.33                     | 200                                   |

Table 63. Suggested PLL Configurations

#### 23 Thermal

This section describes the thermal specifications of the MPC8323E.

#### 23.1 **Thermal Characteristics**

Table 64 provides the package thermal characteristics for the 516  $27 \times 27$  mm PBGA of the MPC8323E.

| Table 64. Package Thermal Characteristics for PBGA |                         |                   |       |      |         |
|----------------------------------------------------|-------------------------|-------------------|-------|------|---------|
| Characteristic                                     | Board type              | Symbol            | Value | Unit | Notes   |
| Junction-to-ambient natural convection             | Single-layer board (1s) | R <sub>θJA</sub>  | 28    | °C/W | 1, 2    |
| Junction-to-ambient natural convection             | Four-layer board (2s2p) | R <sub>θJA</sub>  | 21    | °C/W | 1, 2, 3 |
| Junction-to-ambient (@200 ft/min)                  | Single-layer board (1s) | R <sub>0JMA</sub> | 23    | °C/W | 1, 3    |
| Junction-to-ambient (@200 ft/min)                  | Four-layer board (2s2p) | R <sub>0JMA</sub> | 18    | °C/W | 1, 3    |
| Junction-to-board                                  | —                       | $R_{\theta J B}$  | 13    | °C/W | 4       |
| Junction-to-case                                   | _                       | R <sub>θJC</sub>  | 9     | °C/W | 5       |

. . ----



#### System Design Information

interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

$$T_J = T_C + (R_{\theta JC} \times P_D)$$

where:

 $T_C$  = case temperature of the package (°C)  $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)  $P_D$  = power dissipation (W)

# 24 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8323E.

## 24.1 System Clocking

The MPC8323E includes three PLLs.

- The system PLL (AV<sub>DD</sub>2) generates the system clock from the externally supplied CLKIN input. The frequency ratio between the system and CLKIN is selected using the system PLL ratio configuration bits as described in Section 22.4, "System PLL Configuration."
- The e300 core PLL (AV<sub>DD</sub>3) generates the core clock as a slave to the system clock. The frequency ratio between the e300 core clock and the system clock is selected using the e300 PLL ratio configuration bits as described in Section 22.5, "Core PLL Configuration."
- The QUICC Engine PLL (AV<sub>DD</sub>1) which uses the same reference as the system PLL. The QUICC Engine block generates or uses external sources for all required serial interface clocks.

## 24.2 PLL Power Supply Filtering

Each of the PLLs listed above is provided with power through independent power supply pins. The voltage level at each  $AV_{DD}n$  pin should always be equivalent to  $V_{DD}$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low frequency filter scheme such as the following.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide five independent filter circuits as illustrated in Figure 44, one to each of the five  $AV_{DD}$  pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.



#### System Design Information

output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_P$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_P$  then becomes the resistance of the pull-up devices.  $R_P$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .



Figure 45. Driver Impedance Measurement

The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is  $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value  $R_{term}$ . The measured voltage is  $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then  $I_{source} = V_1/R_{source}$ .

Table 65 summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ , 105°C.

| Impedance      | Local Bus, Ethernet, DUART, Control,<br>Configuration, Power Management | PCI       | DDR DRAM  | Symbol            | Unit |
|----------------|-------------------------------------------------------------------------|-----------|-----------|-------------------|------|
| R <sub>N</sub> | 42 Target                                                               | 25 Target | 20 Target | Z <sub>0</sub>    | W    |
| R <sub>P</sub> | 42 Target                                                               | 25 Target | 20 Target | Z <sub>0</sub>    | W    |
| Differential   | NA                                                                      | NA        | NA        | Z <sub>DIFF</sub> | W    |

**Table 65. Impedance Characteristics** 

Note: Nominal supply voltages. See Table 1,  $T_i = 105^{\circ}C$ .

## 24.6 Configuration Pin Multiplexing

The MPC8323E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.