

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | HC08                                                       |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 8MHz                                                       |
| Connectivity               | LINbus, SCI, SPI                                           |
| Peripherals                | POR, PWM                                                   |
| Number of I/O              | 24                                                         |
| Program Memory Size        | 16KB (16K x 8)                                             |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | -                                                          |
| RAM Size                   | 512 x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                |
| Data Converters            | A/D 8x10b                                                  |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                          |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 32-LQFP                                                    |
| Supplier Device Package    | 32-LQFP (7x7)                                              |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc908ey16cfae |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





**Table of Contents** 

Chapter 8 Internal Clock Generator (ICG) Module

| 8.1     | Introduction                            | 77       |
|---------|-----------------------------------------|----------|
| 8.2     | Features                                | 77       |
| 8.3     | Functional Description                  | 77       |
| 8.3.1   | Clock Enable Circuit                    | 80       |
| 8.3.2   | Internal Clock Generator                | 80       |
| 8.3.2.1 | Digitally Controlled Oscillator 8       | 81       |
| 8.3.2.2 | Modulo N Divider                        | 81       |
| 8.3.2.3 | Frequency Comparator.                   | 81       |
| 8.3.2.4 | Digital Loop Filter                     | 82       |
| 8.3.3   | External Clock Generator.               | 82       |
| 8.3.3.1 | External Oscillator Amplifier 8         | 83       |
| 8.3.3.2 | External Clock Input Path               | 84       |
| 8.3.4   | Clock Monitor Circuit                   | 84       |
| 8.3.4.1 | Clock Monitor Reference Generator.      | 85       |
| 8.3.4.2 | Internal Clock Activity Detector.       | 85       |
| 8.3.4.3 | External Clock Activity Detector        | 36       |
| 8.3.5   |                                         | 37       |
| 8.3.5.1 | Clock Selection Switches                | 87       |
| 8.3.5.2 |                                         | 37       |
| 8.4     |                                         | 88       |
| 8.4.1   |                                         | 38       |
| 8.4.2   | Enabling the Clock Monitor              | 89       |
| 8.4.3   | Using Clock Monitor Interrupts          | 90       |
| 8.4.4   | Quantization Error in DCO Output        | 90       |
| 8.4.4.1 | Digitally Controlled Oscillator         | 90       |
| 8.4.4.2 | Binary Weighted Divider                 | 91       |
| 8.4.4.3 | Variable-Delay Ring Oscillator          | 91       |
| 8.4.4.4 | Ring Oscillator Fine-Adjust Circuit     | 91       |
| 8.4.5   |                                         | 92       |
| 8.4.6   |                                         | 92       |
| 8.4.6.1 | Settling to Within 15 Percent           | 92       |
| 8.4.0.2 | Total Sottling Time                     | 93<br>02 |
| 0.4.0.3 | Total Setting Time                      | 90<br>01 |
| 0.4.7   |                                         | 94<br>04 |
| 8.5     | Low-Power Modes                         | 94<br>04 |
| 0.0.1   |                                         | 94       |
| 8.5.2   |                                         | 94       |
| 8.6     | CONFIG Options                          | 95       |
| 8.6.1   | External Clock Enable (EXICLKEN)        | 95       |
| 8.6.2   | External Crystal Enable (EXTXTALEN)     | 95       |
| 8.6.3   | Slow External Clock (EXTSLOW)           | 95       |
| 8.6.4   | Oscillator Enable In Stop (OSCENINSTOP) | 96       |



# 1.3 MCU Block Diagram

Figure 1-1 shows the structure of the MC68HC908EY16.



Figure 1-1. MCU Block Diagram



#### Input/Output (I/O) Section

| Addr.        | Register Name                       | _      | Bit 7  | 6          | 5     | 4           | 3           | 2      | 1        | Bit 0 |
|--------------|-------------------------------------|--------|--------|------------|-------|-------------|-------------|--------|----------|-------|
|              | Port A Data Register                | Read:  | 0      | ΡΤΔ6       | ΡΤΔ5  | ΡΤΔ4        | ΡΤΔ3        | ΡΤΔ2   | ΡΤΔ1     | ΡΤΔΟ  |
| \$0000       | (PTA)                               | Write: |        | TIAU       | 1170  | 1 1/14      | 1170        | 1172   |          | 1 TAU |
|              | See page 115.                       | Reset: |        |            |       | Unaffecte   | ed by reset |        |          |       |
|              | Port B Data Register                | Read:  | PTB7   | PTB6       | PTB5  | PTB4        | PTB3        | PTB2   | PTB1     | PTB0  |
| \$0001       | (PTB)<br>See page 117               | Write: |        |            |       |             |             |        | <u> </u> |       |
|              |                                     | Reset: |        | 1          | Γ     | Unaffecte   | ed by reset | 1      |          | [     |
|              | Port C Data Register                | Read:  | 0      | 0          | 0     | PTC4        | PTC3        | PTC2   | PTC1     | PTC0  |
| \$0002       | (PTC)<br>See page 119.              | Write: |        |            |       |             |             |        |          |       |
|              | Devit D. Dete Devieter              | Reset: | 0      | 0          | 0     | Unattecte   | ed by reset | 0      | <b>I</b> |       |
| <b>#0000</b> | Port D Data Register<br>(PTD)       | Read:  | 0      | 0          | 0     | 0           | 0           | 0      | PTD1     | PTD0  |
| \$0003       | See page 120.                       | Pocot: |        |            |       | Unoffecto   | d by recet  |        |          |       |
|              |                                     | Reset. | 0      |            |       | Unanecie    |             |        |          |       |
| \$0004       | Data Direction                      | Write  | 0      | DDRA6      | DDRA5 | DDRA4       | DDRA3       | DDRA2  | DDRA1    | DDRA0 |
| φυυυτ        | See page 115.                       | Reset  | 0      | 0          | 0     | 0           | 0           | 0      | 0        | 0     |
|              |                                     | Read:  | 0      | Ŭ          | Ŭ     | Ŭ           | Ŭ           | Ŭ      | <u> </u> | Ū     |
| \$0005       | Data Direction<br>Register B (DDRB) | Write: | DDRB7  | DDRB6      | DDRB5 | DDRB4       | DDRB3       | DDRB2  | DDRB1    | DDRB0 |
|              | See page 118.                       | Reset: | 0      | 0          | 0     | 0           | 0           | 0      | 0        | 0     |
|              | Data Direction                      | Read:  |        | 0          | 0     |             |             |        |          |       |
| \$0006       | Register C (DDRC)                   | Write: | MCLKEN |            |       | DDRC4       | DDRC3       | DDRC2  | DDRC1    | DDRC0 |
|              | See page 119.                       | Reset: | 0      | 0          | 0     | 0           | 0           | 0      | 0        | 0     |
|              | Data Direction                      | Read:  | 0      | 0          | 0     | 0           | 0           | 0      |          |       |
| \$0007       | Register D (DDRD)<br>See page 121.  | Write: |        |            |       |             |             |        | DURUT    | DDRDU |
|              |                                     | Reset: | 0      | 0          | 0     | 0           | 0           | 0      | 0        | 0     |
|              | Port E Data Register                | Read:  | 0      | 0          | 0     | 0           | 0           | 0      | PTE1     | PTEO  |
| \$0008       | (PTE)                               | Write: |        |            |       |             |             |        | 1 1 -    | TILO  |
|              | See page 122.                       | Reset: |        |            |       | Unaffecte   | ed by reset |        |          |       |
| \$0009       | Reserved                            |        | R      | R          | R     | R           | R           | R      | R        | R     |
|              |                                     |        |        | 1          | ſ     | 1           | ſ           | 1      |          | 1     |
|              | Data Direction                      | Read:  | 0      | 0          | 0     | 0           | 0           | 0      | DDRE1    | DDRE0 |
| \$000A       | Register E (DDRE)                   | Write: |        |            |       |             |             |        |          |       |
|              | See page 125.                       | Reset: | 0      | 0          | 0     | 0           | 0           | 0      | 0        | 0     |
| <b>.</b>     | BEMF Register                       | Read:  | BEMF7  | BEMF6      | BEMF5 | BEMF4       | BEMF3       | BEMF2  | BEMF1    | BEMF0 |
| \$000B       | (BEMF)<br>See page 55               | Write: |        |            |       |             |             |        |          |       |
|              | 000 page 00.                        | Reset: | 0      | 0          | 0     | 0           | 0           | 0      | 0        | 0     |
|              |                                     |        |        | = Unimplem | ented | H = Heserve | D           | U = Un | attected |       |

Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 7)



#### Memory

| Addr.        | Register Name                                    |                 | Bit 7  | 6          | 5      | 4           | 3           | 2       | 1            | Bit 0 |
|--------------|--------------------------------------------------|-----------------|--------|------------|--------|-------------|-------------|---------|--------------|-------|
| \$003B       | Reserved                                         |                 | R      | R          | R      | R           | R           | R       | R            | R     |
|              |                                                  |                 |        |            |        |             |             |         |              |       |
| \$003C       | Analog-to-Digital Status<br>and Control Register | Read:<br>Write: | 0000   | AIEN       | ADCO   | ADCH4       | ADCH3       | ADCH2   | ADCH1        | ADCH0 |
|              | See page 49.                                     | Reset:          | 0      | 0          | 0      | 1           | 1           | 1       | 1            | 1     |
|              | Analog-to-Digital Data                           | Read:           | 0      | 0          | 0      | 0           | 0           | 0       | AD9          | AD8   |
| \$003D       | Register High (ADRH)                             | Write:          |        |            |        |             |             |         |              |       |
|              | See page 51.                                     | Reset:          |        |            |        | Unaffecte   | ed by reset |         |              |       |
|              | Analog-to-Digital Data                           | Read:           | AD7    | AD6        | AD5    | AD4         | AD3         | AD2     | AD1          | AD0   |
| \$003E       | Register Low (ADRL)                              | Write:          |        |            |        |             |             |         |              |       |
|              | See page 53.                                     | Reset:          |        |            |        | Unaffecte   | ed by reset |         |              |       |
| \$003F       | Analog-to-Digital Clock<br>Register (ADCLK)      | Read:<br>Write: | ADIV2  | ADIV1      | ADIV0  | ADICLK      | MODE1       | MODE0   | R            | 0     |
|              | See page 53.                                     | Reset:          | 0      | 0          | 0      | 0           | 0           | 1       | 0            | 0     |
| \$FE00       | SIM Break Status Register<br>(SBSR)              | Read:<br>Write: | R      | R          | R      | R           | R           | R       | SBSW<br>NOTE | R     |
|              | See page 166.                                    | Reset:          | 0      | 0          | 0      | 0           | 0           | 0       | 0            | 0     |
| Note: Wr     | iting a 0 clears SBSW.                           |                 |        |            |        |             |             |         |              |       |
|              | SIM Reset Status Register                        | Read:           | POR    | PIN        | COP    | ILOP        | ILAD        | MENRST  | LVI          | 0     |
| \$FE01       | (SRSR)                                           | Write:          |        |            |        |             |             |         |              |       |
|              | See page 167.                                    | POR:            | 1      | 0          | 0      | 0           | 0           | 0       | 0            | 0     |
| \$FE02       | Reserved                                         |                 |        |            |        |             |             |         |              |       |
|              |                                                  |                 |        |            |        |             |             |         |              |       |
| \$FE03       | SIM Break Flag Control<br>Register (SBFCR)       |                 | BCFE   | R          | R      | R           | R           | R       | R            | R     |
| \$FE04       | Reserved                                         |                 |        |            |        |             |             |         |              |       |
| $\downarrow$ |                                                  | I               |        |            |        | 1           |             |         |              |       |
| \$FE07       | Reserved                                         |                 |        |            |        |             |             |         |              |       |
|              |                                                  | 1               |        | 1          |        |             | 1           |         |              | 1     |
|              | FLASH Control Register                           | Read:           | 0      | 0          | 0      | 0           | HVEN        | MASS    | EBASE        | PGM   |
| \$FE08       | (FLCR)                                           | Write:          |        |            |        |             |             | NIA00   | LINAGE       |       |
|              | See page 36.                                     | Reset:          | 0      | 0          | 0      | 0           | 0           | 0       | 0            | 0     |
| \$FE09       | Break Address Register<br>High (BRKH)            | Read:<br>Write: | BIT 15 | BIT 14     | BIT 13 | BIT 12      | BIT 11      | BIT 10  | BIT 9        | BIT 8 |
|              | See page 228.                                    | Reset:          | 0      | 0          | 0      | 0           | 0           | 0       | 0            | 0     |
|              |                                                  |                 |        | = Unimplem | ented  | R = Reserve | d           | U = Una | affected     |       |

Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 7)



Right justification will place only the two MSBs in the corresponding ADC data register high, ADRH, and the eight LSBs in ADC data register low, ADRL. This mode of operation typically is used when a 10-bit unsigned result is desired.

Left justified sign data mode is similar to left justified mode with one exception. The MSB of the 10-bit result, AD9 located in ADRH, is complemented. This mode of operation is useful when a result, represented as a signed magnitude from mid-scale, is needed. Finally, 8-bit truncation mode will place the eight MSBs in ADC data register low, ADRL. The two LSBs are dropped. This mode of operation is used when compatibility with 8-bit ADC designs are required. No interlocking between ADRH and ADRL is present.

#### NOTE

Quantization error is affected when only the most significant eight bits are used as a result. See Figure 3-3.



Figure 3-3. 8-Bit Truncation Mode Error

### 3.3.6 Monotonicity

The conversion process is monotonic and has no missing codes.

# 3.4 Interrupts

When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit is at 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled.



**Central Processor Unit (CPU)** 

| Course                                                                                         |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   | Effect |   | Effect |             |     | SS                                                  | de                                               | pu                                        | s                     |
|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------|---|--------|-------------|-----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|-----------------------|
| Form                                                                                           | Operation                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | v |        |   |        | ddre<br>ode | bco | pera                                                | /cle                                             |                                           |                       |
|                                                                                                |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | v | п      | • | IN     | 2           | C   | Ă                                                   | 0                                                | 0                                         | Ū.                    |
| PULA                                                                                           | Pull A from Stack                                                 | $SP \leftarrow (SP + 1); Pull (A)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - | -      | - | -      | -           | -   |                                                     | 86                                               |                                           | 2                     |
|                                                                                                | Pull A from Stack                                                 | $SP \leftarrow (SP + 1); Pull (H)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - | -      | - | -      | -           | -   |                                                     | 8A<br>00                                         |                                           | 2                     |
| POLA<br>POL opr                                                                                |                                                                   | $3F \leftarrow (3F + 1), Full(A)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | - | -      | _ | -      | _           | _   | חאוו<br>פוס                                         | 20                                               | dd                                        | 2                     |
| ROLA<br>ROLX<br>ROL <i>opr</i> ,X<br>ROL ,X<br>ROL <i>opr</i> ,SP                              | Rotate Left through Carry                                         | C ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← \to ← \to _ | ţ | -      | - | 1      | ţ           | ţ   | INH<br>INH<br>IX1<br>IX<br>SP1                      | 49<br>59<br>69<br>79<br>9E69                     | ff<br>ff                                  | 1<br>1<br>4<br>3<br>5 |
| ROR <i>opr</i><br>RORA<br>RORX<br>ROR <i>opr</i> ,X<br>ROR ,X<br>ROR <i>opr</i> ,SP            | Rotate Right through Carry                                        | b7 b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ţ | _      | _ | 1      | ţ           | ţ   | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 36<br>46<br>56<br>66<br>76<br>9E66               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5 |
| RSP                                                                                            | Reset Stack Pointer                                               | $SP \leftarrow \$FF$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | - | -      | - | -      | -           | -   | INH                                                 | 9C                                               |                                           | 1                     |
| RTI                                                                                            | Return from Interrupt                                             | $\begin{array}{l} SP \leftarrow (SP) + 1; \ Pull \ (CCR) \\ SP \leftarrow (SP) + 1; \ Pull \ (A) \\ SP \leftarrow (SP) + 1; \ Pull \ (X) \\ SP \leftarrow (SP) + 1; \ Pull \ (PCH) \\ SP \leftarrow (SP) + 1; \ Pull \ (PCL) \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ţ | ţ      | ţ | 1      | ţ           | ţ   | INH                                                 | 80                                               |                                           | 7                     |
| RTS                                                                                            | Return from Subroutine                                            | $\begin{array}{l} SP \leftarrow SP + 1; Pull \ (PCH) \\ SP \leftarrow SP + 1; Pull \ (PCL) \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | - | -      | - | I      | _           | -   | INH                                                 | 81                                               |                                           | 4                     |
| SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry                                               | $A \gets (A) - (M) - (C)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ţ | _      | _ | ţ      | ţ           | ţ   | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 23443245              |
| SEC                                                                                            | Set Carry Bit                                                     | C ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | - | -      | - | -      | -           | 1   | INH                                                 | 99                                               |                                           | 1                     |
| SEI                                                                                            | Set Interrupt Mask                                                | l ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | - | -      | 1 | Ι      | -           | -   | INH                                                 | 9B                                               |                                           | 2                     |
| STA opr<br>STA opr,X<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP           | Store A in M                                                      | $M \gets (A)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 | _      | _ | ţ      | ţ           | _   | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7       | dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 3443245               |
| STHX opr                                                                                       | Store H:X in M                                                    | $(M{:}M+1) \gets (H{:}X)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 | -      | - | \$     | \$          | -   | DIR                                                 | 35                                               | dd                                        | 4                     |
| STOP                                                                                           | Enable Interrupts, Stop Processing,<br>Refer to MCU Documentation | $I \leftarrow 0$ ; Stop Processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - | -      | 0 | 1      | -           | -   | INH                                                 | 8E                                               |                                           | 1                     |
| STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX,X<br>STX opr,SP<br>STX opr,SP              | Store X in M                                                      | $M \gets (X)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 | _      | _ | ţ      | ţ           | _   | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF       | dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 3443245               |
| SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB opr,SP<br>SUB opr,SP           | Subtract                                                          | A ← (A) – (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ţ | _      | _ | ţ      | ţ           | ţ   | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 23443245              |

| Table 7-1. | Instruction | Set | Summarv                               | (Sheet 5 | of 6) |
|------------|-------------|-----|---------------------------------------|----------|-------|
|            |             |     | • • • • • • • • • • • • • • • • • • • | (0.000.0 | ••••  |



#### **Usage Notes**

If the clock period needs more than doubled or halved, the same relationship applies, only for each time the clock period needs doubled, the total number of cycles doubles. That is, when transitioning from fast to slow, going from the initial speed to half speed takes  $44*N*\tau_{ICLKFAST}$ ; from half speed to quarter speed takes  $88*N*\tau_{ICLKFAST}$ ; going from quarter speed to eighth speed takes  $176*N*\tau_{ICLKFAST}$ ; and so on. This series can be expressed as  $(2^{X}-1)*44*N*\tau_{ICLKFAST}$ , where x is the number of times the speed needs doubled or halved. Since  $2^{x}$  happens to be equal to  $\tau_{ICLKSLOW}/\tau_{ICLKFAST}$ , the equation reduces to  $44*N*(\tau_{ICLKSLOW}-\tau_{ICLKFAST})$ .

Note that increasing speed takes much longer than decreasing speed since N is higher. This can be expressed in terms of the initial clock period ( $\tau_1$ ) minus the final clock period ( $\tau_2$ ) as such:

$$\tau_{15} = abs[44N(\tau_1 - \tau_2)]$$

#### 8.4.6.2 Settling to Within 5 Percent

Once the clock period is within 15 percent of the desired clock period, the filter starts making smaller adjustments. When between 15 percent and 5 percent error, each correction will adjust the clock period between 1.61 percent and 2.94 percent. In this mode, a maximum of eight corrections will be required to get to less than 5 percent error. Since the clock period is relatively close to desired, each correction takes approximately the same period of time, or  $4^*\tau_{IBASE}$ . At this point, the internal clock stable bit (ICGS) will be set and the clock frequency is usable, although the error will be as high as 5 percent. The total time to this point is:

$$\tau_5 = abs[44N(\tau_1 - \tau_2)] + 32\tau_{IBASE}$$

### 8.4.6.3 Total Settling Time

Once the clock period is within 5 percent of the desired clock period, the filter starts making minimum adjustments. In this mode, each correction will adjust the frequency between 0.202 percent and 0.368 percent. A maximum of 24 corrections will be required to get to the minimum error. Each correction takes approximately the same period of time, or  $4^*\tau_{IBASE}$ . Added to the corrections for 15 percent to 5 percent, this makes 32 corrections (128\* $\tau_{IBASE}$ ) to get from 15 percent to the minimum error. The total time to the minimum error is:

$$\tau_{tot} = abs[44N(\tau_1 - \tau_2)] + 128\tau_{IBASE}$$

The equations for  $\tau_{15}$ ,  $\tau_5$ , and  $\tau_{tot}$  are dependent on the actual initial and final clock periods  $\tau_1$  and  $\tau_2$ , not the nominal. This means the variability in the ICLK frequency due to process, temperature, and voltage must be considered. Additionally, other process factors and noise can affect the actual tolerances of the points at which the filter changes modes. This means a worst case adjustment of up to 35 percent (ICLK clock period tolerance plus 10 percent) must be added. This adjustment can be reduced with trimming. Table 8-3 shows some typical values for settling time.

| τ <sub>1</sub> | τ2             | Ν  | <sup>7</sup> 15 | τ5      | <sup>τ</sup> tot |
|----------------|----------------|----|-----------------|---------|------------------|
| 1/ (6.45 MHz)  | 1/ (25.8 MHz)  | 84 | 430 μs          | 535 µs  | 850 μs           |
| 1/ (25.8 MHz)  | 1/ (6.45 MHz)  | 21 | 107 μs          | 212 µs  | 525 µs           |
| 1/ (25.8 MHz)  | 1/ (307.2 kHz) | 1  | 141 μs          | 246 µs  | 560 μs           |
| 1/ (307.2 kHz) | 1/ (25.8 MHz)  | 84 | 11.9 ms         | 12.0 ms | 12.3 ms          |

 Table 8-3. Typical Settling Time Examples



# 11.4 LVI Interrupts

The LVI module does not generate interrupt requests.

# **11.5 Low-Power Modes**

The WAIT and STOP instructions put the microcontroller unit (MCU) in low power-consumption standby modes.

### 11.5.1 Wait Mode

With the LVIPWRD bit in the configuration register programmed to 0, the LVI module is active after a WAIT instruction.

With the LVIRSTD bit in the configuration register programmed to 0, the LVI module can generate a reset and bring the MCU out of wait mode.

### 11.5.2 Stop Mode

With the LVISTOP bit in the configuration register programmed to a 1, and the LVIPWRD bit programmed to a 0, the LVI module will be active after a STOP instruction.

With the LVIPWRD bit in the configuration register programmed to 1, and the LVISTOP bit programmed to a 0, the LVI module will be inactive after a STOP instruction.



#### Enhanced Serial Communications Interface (ESCI) Module

### 13.8.1 ESCI Control Register 1

ESCI control register 1 (SCC1):

- Enables loop mode operation
- Enables the ESCI
- Controls output polarity
- Controls character length
- Controls ESCI wakeup method
- Controls idle character detection
- Enables parity function
- Controls parity type



#### Figure 13-9. ESCI Control Register 1 (SCC1)

#### LOOPS — Loop Mode Select Bit

This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the ESCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit.

- 1 = Loop mode enabled
- 0 = Normal operation enabled

#### ENSCI — Enable ESCI Bit

This read/write bit enables the ESCI and the ESCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in ESCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit.

- 1 = ESCI enabled
- 0 = ESCI disabled

#### **TXINV** — Transmit Inversion Bit

This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit.

- 1 = Transmitter output inverted
- 0 = Transmitter output not inverted

#### NOTE

Setting the TXINV bit inverts all transmitted values including idle, break, start, and stop bits.

#### M — Mode (Character Length) Bit

This read/write bit determines whether ESCI characters are eight or nine bits long (See Table 13-5). The ninth bit can serve as a receiver wakeup signal or as a parity bit. Reset clears the M bit.

1 = 9-bit ESCI characters

0 = 8-bit ESCI characters

**I/O Registers** 



### NF — Receiver Noise Flag Bit

This clearable, read-only bit is set when the ESCI detects noise on the RxD pin. NF generates an NF CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit.

1 = Noise detected

0 = No noise detected

### FE — Receiver Framing Error Bit

This clearable, read-only bit is set when a 0 is accepted as the stop bit. FE generates an ESCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit.

1 = Framing error detected

0 = No framing error detected

### PE — Receiver Parity Error Bit

This clearable, read-only bit is set when the ESCI detects a parity error in incoming data. PE generates a PE CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit.

1 = Parity error detected

0 = No parity error detected

### 13.8.5 ESCI Status Register 2

ESCI status register 2 (SCS2) contains flags to signal these conditions:

- Break character detected
- Incoming data



Figure 13-14. ESCI Status Register 2 (SCS2)

#### **BKF** — Break Flag Bit

This clearable, read-only bit is set when the ESCI detects a break character on the RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit.

1 = Break character detected

0 = No break character detected

### **RPF** — Reception in Progress Flag Bit

This read-only bit is set when the receiver detects a 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch), or when the receiver detects an idle character. Polling RPF before disabling the ESCI module or entering stop mode can show whether a reception is in progress.

1 = Reception in progress

0 = No reception in progress



#### Enhanced Serial Communications Interface (ESCI) Module

| PDS[2:1:0] | PSSB[4:3:2:1:0] | SCP[1:0] | Prescaler<br>Divisor<br>(BPD) | SCR[2:1:0] | Baud Rate<br>Divisor<br>(BD) | Baud Rate<br>(ESCI Clock = 4.9152 MHz) |
|------------|-----------------|----------|-------------------------------|------------|------------------------------|----------------------------------------|
| 000        | x               | 0 0      | 1                             | 000        | 1                            | 76,800                                 |
| 111        | 00000           | 0 0      | 1                             | 000        | 1                            | 9600                                   |
| 1 1 1      | 00001           | 0 0      | 1                             | 000        | 1                            | 9562.65                                |
| 1 1 1      | 00010           | 0 0      | 1                             | 000        | 1                            | 9525.58                                |
| 1 1 1      | 11111           | 0 0      | 1                             | 000        | 1                            | 8563.07                                |
| 0 0 0      | X X X X X       | 0 0      | 1                             | 001        | 2                            | 38,400                                 |
| 000        | X X X X X       | 0 0      | 1                             | 010        | 4                            | 19,200                                 |
| 0 0 0      | X X X X X       | 0 0      | 1                             | 011        | 8                            | 9600                                   |
| 0 0 0      | X X X X X       | 0 0      | 1                             | 100        | 16                           | 4800                                   |
| 0 0 0      | X X X X X       | 0 0      | 1                             | 101        | 32                           | 2400                                   |
| 000        | X X X X X       | 0 0      | 1                             | 110        | 64                           | 1200                                   |
| 0 0 0      | X X X X X       | 0 0      | 1                             | 111        | 128                          | 600                                    |
| 0 0 0      | X X X X X       | 0 1      | 3                             | 000        | 1                            | 25,600                                 |
| 0 0 0      | X X X X X       | 0 1      | 3                             | 001        | 2                            | 12,800                                 |
| 0 0 0      | X X X X X       | 0 1      | 3                             | 010        | 4                            | 6400                                   |
| 0 0 0      | X X X X X       | 0 1      | 3                             | 011        | 8                            | 3200                                   |
| 0 0 0      | X X X X X       | 0 1      | 3                             | 100        | 16                           | 1600                                   |
| 0 0 0      | X X X X X       | 0 1      | 3                             | 101        | 32                           | 800                                    |
| 000        | x x x x x x     | 0 1      | 3                             | 110        | 64                           | 400                                    |
| 000        | x x x x x x     | 0 1      | 3                             | 111        | 128                          | 200                                    |
| 0 0 0      | X X X X X       | 10       | 4                             | 000        | 1                            | 19,200                                 |
| 0 0 0      | X X X X X       | 10       | 4                             | 001        | 2                            | 9600                                   |
| 0 0 0      | X X X X X       | 10       | 4                             | 010        | 4                            | 4800                                   |
| 0 0 0      | X X X X X       | 10       | 4                             | 011        | 8                            | 2400                                   |
| 0 0 0      | X X X X X       | 10       | 4                             | 100        | 16                           | 1200                                   |
| 0 0 0      | X X X X X       | 10       | 4                             | 101        | 32                           | 600                                    |
| 0 0 0      | X X X X X       | 10       | 4                             | 110        | 64                           | 300                                    |
| 0 0 0      | X X X X X       | 10       | 4                             | 111        | 128                          | 150                                    |
| 0 0 0      | X X X X X       | 11       | 13                            | 000        | 1                            | 5908                                   |
| 0 0 0      | X X X X X       | 11       | 13                            | 001        | 2                            | 2954                                   |
| 0 0 0      | X X X X X       | 11       | 13                            | 010        | 4                            | 1477                                   |
| 000        | x x x x x x     | 1 1      | 13                            | 011        | 8                            | 739                                    |
| 000        | X X X X X       | 11       | 13                            | 100        | 16                           | 369                                    |
| 000        | X X X X X       | 11       | 13                            | 101        | 32                           | 185                                    |
| 000        | X X X X X       | 11       | 13                            | 110        | 64                           | 92                                     |
| 0 0 0      | X X X X X       | 11       | 13                            | 111        | 128                          | 46                                     |

| Table 13-11 | . ESCI Ba | aud Rate | Selection | <b>Examples</b> |
|-------------|-----------|----------|-----------|-----------------|
|-------------|-----------|----------|-----------|-----------------|



# Chapter 15 Serial Peripheral Interface (SPI) Module

# **15.1 Introduction**

This section describes the serial peripheral interface (SPI) module, which allows full-duplex, synchronous, serial communications with peripheral devices.

# 15.2 Features

Features of the SPI module include:

- Full-duplex operation
- Master and slave modes
- Double-buffered operation with separate transmit and receive registers
- Four master mode frequencies (maximum = bus frequency ÷ 2)
- Maximum slave mode frequency = bus frequency
- Serial clock with programmable polarity and phase
- Two separately enabled interrupts with CPU service:
  - SPRF (SPI receiver full)
  - SPTE (SPI transmitter empty)
- Mode fault error flag with CPU interrupt capability
- Overflow error flag with CPU interrupt capability
- Programmable wired-OR mode
- I<sup>2</sup>C (inter-integrated circuit) compatibility

# 15.3 Pin Name and Register Name Conventions

The generic names of the SPI input/output (I/O) pins are:

- SS (slave select)
- SPSCK (SPI serial clock)
- MOSI (master out slave in)
- MISO (master in slave out)

The SPI shares four I/O pins with a parallel I/O port. The full name of an SPI pin reflects the name of the shared port pin. Table 15-1 shows the full names of the SPI I/O pins. The generic pin names appear in the text that follows.

| SPI Generic Pin Name | MISO      | MOSI      | SS      | SPSCK      |
|----------------------|-----------|-----------|---------|------------|
| Full SPI Pin Name    | PTC0/MISO | PTC1/MOSI | PTA6/SS | PTA5/SPSCK |

### Table 15-1. Pin Name Conventions



# 17.7 I/O Signals

Port D shares two of its pins with the TIMA. There is no external clock input to the TIMA prescaler. The two TIMA channel I/O pins are PTD0/TACH0 and PTD1/TACH1. See Chapter 12 Input/Output (I/O) Ports (PORTS)

# 17.7.1 TIMA Channel I/O Pins (PTD0/TACH0, PTD1/TACH1)

Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. PTD0/TACH0 and PTD1/TACH1 can be configured as buffered output compare or buffered PWM pins.

# 17.8 I/O Registers

These I/O registers control and monitor TIMA operation:

- TIMA status and control register, TASC
- TIMA control registers, TACNTH–TACNTL
- TIMA counter modulo registers, TAMODH-TAMODL
- TIMA channel status and control registers, TASC0 and TASC1
- TIMA channel registers, TACH0H–TACH0L and TACH1H–TACH1L

# 17.8.1 TIMA Status and Control Register

The TIMA status and control register (TASC):

- Enables TIMA overflow interrupts
- Flags TIMA overflows
- Stops the TIMA counter
- Resets the TIMA counter
- Prescales the TIMA counter clock



Figure 17-4. TIMA Status and Control Register (TASC)

### TOF — TIMA Overflow Flag Bit

This read/write flag is set when the TIMA counter reaches the modulo value programmed in the TIMA counter modulo registers. Clear TOF by reading the TIMA status and control register when TOF is set and then writing a 0 to TOF. If another TIMA overflow occurs before the clearing sequence is complete, then writing 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a 1 to TOF has no effect.

- 1 = TIMA counter has reached modulo value
- 0 = TIMA counter has not reached modulo value



#### Timer Interface B (TIMB) Module

### 18.3.4.1 Unbuffered PWM Signal Generation

Any output compare channel can generate unbuffered PWM pulses as described in 18.3.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the value currently in the TIMB channel registers.

An unsynchronized write to the TIMB channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIMB overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIMB may pass the new value before it is written to the TIMB channel registers.

Use these methods to synchronize unbuffered changes in the PWM pulse width on channel x:

- When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value.
- When changing to a longer pulse width, enable TIMB overflow interrupts and write the new value in the TIMB overflow interrupt routine. The TIMB overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period.

#### NOTE

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

#### 18.3.4.2 Buffered PWM Signal Generation

Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the PTB6/TBCH0 pin. The TIMB channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS0B bit in TIMB channel 0 status and control register (TBSC0) links channel 0 and channel 1. The TIMB channel 0 registers initially control the pulse width on the PTB6/TBCH0 pin. Writing to the TIMB channel 1 registers enables the TIMB channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIMB channel registers (0 or 1) that control the pulse width are the ones written to last. TBSC0 controls and monitors the buffered PWM function, and TIMB channel 1 status and control register (TBSC1) is unused. While the MS0B bit is set, the channel 1 pin, PTB7/TBCH1, is available as a general-purpose I/O pin.

#### NOTE

In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals.



Timer Interface B (TIMB) Module

# 18.8.4 TIMB Channel Status and Control Registers

Each of the TIMB channel status and control registers:

- Flags input captures and output compares
- Enables input capture and output compare interrupts
- Selects input capture, output compare, or PWM operation
- Selects high, low, or toggling output on output compare
- Selects rising edge, falling edge, or any edge as the active input capture trigger
- Selects output toggling on TIMB overflow
- Selects 0% and 100% PWM duty cycle
- Selects buffered or unbuffered output compare/PWM operation





### CHxF — Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIMB counter registers matches the value in the TIMB channel x registers.

When CHxIE = 1, clear CHxF by reading TIMB channel x status and control register with CHxF set, and then writing a 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a 1 to CHxF has no effect.

- 1 = Input capture or output compare on channel x
- 0 = No input capture or output compare on channel x

# CHxIE — Channel x Interrupt Enable Bit

This read/write bit enables TIMB CPU interrupts on channel x.

Reset clears the CHxIE bit.

- 1 = Channel x CPU interrupt requests enabled
- 0 = Channel x CPU interrupt requests disabled

### MSxB — Mode Select Bit B

This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIMB channel 0.



#### **Development Support**



### Figure 19-1. Block Diagram Highlighting BRK and MON Blocks

The break interrupt timing is:

- When a break address is placed at the address of the instruction opcode, the instruction is not executed until after completion of the break interrupt routine.
- When a break address is placed at an address of an instruction operand, the instruction is executed before the break interrupt.
- When software writes a 1 to the BRKA bit, the break interrupt occurs just before the next instruction is executed.



#### **Development Support**

Table 19-1 also lists external frequencies required to achieve a standard baud rate of 7200 bps. The effective baud rate is the bus frequency divided by 278. If using a crystal as the clock source, be aware of the upper frequency limit that the internal clock module can handle. See 20.6 Control Timing for this limit.

#### 19.3.1.7 Commands

The monitor ROM firmware uses these commands:

- READ (read memory)
- WRITE (write memory)
- IREAD (indexed read)
- IWRITE (indexed write)
- READSP (read stack pointer)
- RUN (run user program)

The monitor ROM firmware echoes each received byte back to the PTA0 pin for error checking. An 11-bit delay at the end of each command allows the host to send a break character to cancel the command. A delay of two bit times occurs before each echo and before READ, IREAD, or READSP data is returned. The data returned by a read command appears after the echo of the last byte of the command.

**NOTE** Wait one bit time after each echo before sending the next byte.



Figure 19-15. Write Transaction



- **CPU clock** The CPU clock is derived from the CGMOUT output from the CGM. The CPU clock frequency is equal to the frequency of the oscillator output, CGMXCLK, divided by four.
- **CPU cycles** A CPU cycle is one period of the internal bus clock, normally derived by dividing a crystal oscillator source by two or more so the high and low times will be equal. The length of time required to execute an instruction is measured in CPU clock cycles.
- **CPU registers** Memory locations that are wired directly into the CPU logic instead of being part of the addressable memory map. The CPU always has direct access to the information in these registers. The CPU registers in an M68HC08 are:
  - •A (8-bit accumulator)
  - •H:X (16-bit index register)
  - •SP (16-bit stack pointer)
  - •PC (16-bit program counter)
  - •CCR (condition code register containing the V, H, I, N, Z, and C bits)
- CSIC customer-specified integrated circuit
- **cycle time** The period of the operating frequency:  $t_{CYC} = 1/f_{OP}$ .
- decimal number system Base 10 numbering system that uses the digits zero through nine.
- **direct memory access module (DMA)** A M68HC08 Family module that can perform data transfers between any two CPU-addressable locations without CPU intervention. For transmitting or receiving blocks of data to or from peripherals, DMA transfers are faster and more code-efficient than CPU interrupts.
- DMA See "direct memory access module (DMA)."
- **DMA service request** A signal from a peripheral to the DMA module that enables the DMA module to transfer data.
- **duty cycle** A ratio of the amount of time the signal is on versus the time it is off. Duty cycle is usually represented by a percentage.
- **EEPROM** Electrically erasable, programmable, read-only memory. A nonvolatile type of memory that can be electrically reprogrammed.
- **EPROM** Erasable, programmable, read-only memory. A nonvolatile type of memory that can be erased by exposure to an ultraviolet light source and then reprogrammed.
- **exception** An event such as an interrupt or a reset that stops the sequential execution of the instructions in the main program.
- external interrupt module (IRQ) A module in the M68HC08 Family with both dedicated external interrupt pins and port pins that can be enabled as interrupt pins.
- fetch To copy data from a memory location into the accumulator.
- firmware Instructions and data programmed into nonvolatile memory.
- **free-running counter** A device that counts from zero to a predetermined number, then rolls over to zero and begins counting again.



- **full-duplex transmission** Communication on a channel in which data can be sent and received simultaneously.
- H The upper byte of the 16-bit index register (H:X) in the CPU08.
- H The half-carry bit in the condition code register of the CPU08. This bit indicates a carry from the low-order four bits of the accumulator value to the high-order four bits. The half-carry bit is required for binary-coded decimal arithmetic operations. The decimal adjust accumulator (DAA) instruction uses the state of the H and C bits to determine the appropriate correction factor.

hexadecimal — Base 16 numbering system that uses the digits 0 through 9 and the letters A through F.

- high byte The most significant eight bits of a word.
- illegal address An address not within the memory map
- illegal opcode A nonexistent opcode.
- I The interrupt mask bit in the condition code register of the CPU08. When I is set, all interrupts are disabled.
- index register (H:X) A 16-bit register in the CPU08. The upper byte of H:X is called H. The lower byte is called X. In the indexed addressing modes, the CPU uses the contents of H:X to determine the effective address of the operand. H:X can also serve as a temporary data storage location.
- **input/output (I/O)** Input/output interfaces between a computer system and the external world. A CPU reads an input to sense the level of an external signal and writes to an output to change the level on an external signal.
- **instructions** Operations that a CPU can perform. Instructions are expressed by programmers as assembly language mnemonics. A CPU interprets an opcode and its associated operand(s) and instruction.
- **interrupt** A temporary break in the sequential execution of a program to respond to signals from peripheral devices by executing a subroutine.
- **interrupt request** A signal from a peripheral to the CPU intended to cause the CPU to execute a subroutine.
- I/O See "input/output (I/O)."
- IRQ See "external interrupt module (IRQ)."
- jitter Short-term signal instability.
- **latch** A circuit that retains the voltage level (logic 1 or logic 0) written to it for as long as power is applied to the circuit.
- **latency** The time lag between instruction completion and data movement.
- least significant bit (LSB) The rightmost digit of a binary number.
- **logic 1** A voltage level approximately equal to the input power voltage ( $V_{DD}$ ).