Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 40MHz | | Connectivity | CANbus, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LVD, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 16KB (8K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 768 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | A/D 5x10b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf248-i-so | TABLE 1-2: PIC18FXX8 PINOUT I/O DESCRIPTIONS (CONTINUED) | | Pi | n Numb | er | | | | | | |------------------------------------------|---------------|--------|---------|------|-----------------|----------------|---------------------------------------------------------------------------------------------------------|--| | Pin Name | PIC18F248/258 | PIC | 18F448/ | 458 | Pin<br>Type | Buffer<br>Type | Description | | | | SPDIP, SOIC | PDIP | TQFP | PLCC | .,,,, | .,,,, | | | | RC0/T1OSO/T1CKI<br>RC0<br>T1OSO<br>T1CKI | 11 | 15 | 32 | 16 | I/O<br>O<br>I | ST<br>—<br>ST | PORTC is a bidirectional I/O port. Digital I/O. Timer1 oscillator output. Timer1/Timer3 external clock | | | RC1/T1OSI<br>RC1<br>T1OSI | 12 | 16 | 35 | 18 | I/O<br>I | ST<br>CMOS | input. Digital I/O. Timer1 oscillator input. | | | RC2/CCP1<br>RC2<br>CCP1 | 13 | 17 | 36 | 19 | I/O<br>I/O | ST<br>ST | Digital I/O. Capture 1 input/Compare 1 output/PWM1 output. | | | RC3/SCK/SCL<br>RC3<br>SCK | 14 | 18 | 37 | 20 | I/O<br>I/O | ST<br>ST | Digital I/O.<br>Synchronous serial clock<br>input/output for SPI™ mode. | | | SCL | 45 | 00 | 40 | 0.5 | I/O | ST | Synchronous serial clock input/output for I <sup>2</sup> C™ mode. | | | RC4/SDI/SDA<br>RC4<br>SDI<br>SDA | 15 | 23 | 42 | 25 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>SPI data in.<br>I <sup>2</sup> C data I/O. | | | RC5/SDO<br>RC5<br>SDO | 16 | 24 | 43 | 26 | I/O<br>O | ST<br>— | Digital I/O.<br>SPI data out. | | | RC6/TX/CK<br>RC6<br>TX | 17 | 25 | 44 | 27 | I/O<br>O | ST<br>— | Digital I/O. USART asynchronous transmit. | | | СК | | | | | I/O | ST | USART synchronous clock (see RX/DT). | | | RC7/RX/DT<br>RC7<br>RX<br>DT | 18 | 26 | 1 | 29 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O. USART asynchronous receive. USART synchronous data (see TX/CK). | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels I = Input P = Power $\mathsf{CMOS} \ = \ \mathsf{CMOS} \ \mathsf{compatible} \ \mathsf{input} \ \mathsf{or} \ \mathsf{output}$ Analog = Analog input O = Output OD = Open-Drain (no P diode to VDD) NOTES: #### 8.1 INTCON Registers The INTCON registers are readable and writable registers which contain various enable, priority and flag bits. Because of the number of interrupts to be controlled, PIC18FXX8 devices have three INTCON registers. They are detailed in Register 8-1 through Register 8-3. Interrupt flag bits are set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global interrupt enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows software polling. #### REGISTER 8-1: INTCON: INTERRUPT CONTROL REGISTER | R/W-0 R/W-x | | |----------|-----------|--------|--------|-------|--------|--------|-------|---| | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | Ì | | bit 7 | | | | | | | bit 0 | | Note: bit 7 GIE/GIEH: Global Interrupt Enable bit #### When IPEN (RCON<7>) = 0: - 1 = Enables all unmasked interrupts - 0 = Disables all interrupts #### When IPEN (RCON<7>) = 1: - 1 = Enables all high priority interrupts - 0 = Disables all priority interrupts - bit 6 PEIE/GIEL: Peripheral Interrupt Enable bit #### When IPEN (RCON<7>) = 0: - 1 = Enables all unmasked peripheral interrupts - 0 = Disables all peripheral interrupts #### When IPEN (RCON<7>) = 1: - 1 = Enables all low priority peripheral interrupts - 0 = Disables all low priority peripheral interrupts - bit 5 **TMR0IE:** TMR0 Overflow Interrupt Enable bit - 1 = Enables the TMR0 overflow interrupt - 0 = Disables the TMR0 overflow interrupt - bit 4 INT0IE: INT0 External Interrupt Enable bit - 1 = Enables the INT0 external interrupt - 0 = Disables the INT0 external interrupt - bit 3 RBIE: RB Port Change Interrupt Enable bit - 1 = Enables the RB port change interrupt - 0 = Disables the RB port change interrupt - bit 2 TMR0IF: TMR0 Overflow Interrupt Flag bit - 1 = TMR0 register has overflowed (must be cleared in software) - 0 = TMR0 register did not overflow - bit 1 INT0IF: INT0 External Interrupt Flag bit - 1 = The INT0 external interrupt occurred (must be cleared in software by reading PORTB) - 0 = The INTO external interrupt did not occur - bit 0 RBIF: RB Port Change Interrupt Flag bit - 1 = At least one of the RB7:RB4 pins changed state (must be cleared in software) - 0 = None of the RB7:RB4 pins have changed state **Note:** A mismatch condition will continue to set this bit. Reading PORTB will end the mismatch condition and allow the bit to be cleared. | Legend | • | |--------|---| |--------|---| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### 8.5 RCON Register The Reset Control (RCON) register contains the IPEN bit which is used to enable prioritized interrupts. The functions of the other bits in this register are discussed in more detail in **Section 4.14 "RCON Register"**. #### REGISTER 8-13: RCON: RESET CONTROL REGISTER | R/W-0 | U-0 | U-0 | R/W-1 | R-1 | R-1 | R/W-0 | R/W-0 | | |-------|-----|-----|-------|-----|-----|-------|-------|--| | IPEN | _ | _ | RI | TO | PD | POR | BOR | | | bit 7 | | | | | | | bit 0 | | bit 7 IPEN: Interrupt Priority Enable bit 1 = Enable priority levels on interrupts 0 = Disable priority levels on interrupts (PIC16CXXX Compatibility mode) bit 6-5 Unimplemented: Read as '0' bit 4 RI: RESET Instruction Flag bit For details of bit operation, see Register 4-3. bit 3 TO: Watchdog Time-out Flag bit For details of bit operation, see Register 4-3. bit 2 PD: Power-down Detection Flag bit For details of bit operation, see Register 4-3. bit 1 POR: Power-on Reset Status bit For details of bit operation, see Register 4-3. bit 0 BOR: Brown-out Reset Status bit For details of bit operation, see Register 4-3. #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # 9.4 PORTD, TRISD and LATD Registers **Note:** This port is only available on the PIC18F448 and PIC18F458. PORTD is an 8-bit wide, bidirectional port. The corresponding Data Direction register for the port is TRISD. Setting a TRISD bit (=1) will make the corresponding PORTD pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISD bit (=0) will make the corresponding PORTD pin an output (i.e., put the contents of the output latch on the selected pin). Read-modify-write operations on the LATD register read and write the latched output value for PORTD. PORTD uses Schmitt Trigger input buffers. Each pin is individually configurable as an input or output. PORTD can be configured as an 8-bit wide, microprocessor port (Parallel Slave Port or PSP) by setting the control bit PSPMODE (TRISE<4>). In this mode, the input buffers are TTL. See **Section 10.0 "Parallel Slave Port"** for additional information. PORTD is also multiplexed with the analog comparator module and the ECCP module. **EXAMPLE 9-4: INITIALIZING PORTD** | CLRF | PORTD | ; Initialize PORTD by | |-------|-------|-------------------------| | | | ; clearing output | | | | ; data latches | | CLRF | LATD | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 07h | ; comparator off | | MOVWF | CMCON | | | MOVLW | 0CFh | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISD | ; Set RD3:RD0 as inputs | | | | ; RD5:RD4 as outputs | | | | ; RD7:RD6 as inputs | | | | | #### FIGURE 9-9: PORTD BLOCK DIAGRAM IN I/O PORT MODE FIGURE 10-3: PARALLEL SLAVE PORT READ WAVEFORMS TABLE 10-1: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Valu<br>POR, | e on<br>BOR | Valu<br>all o<br>Res | ther | |--------|---------------------------------------------------|-------------|--------|---------|-------|---------|------------|-----------|--------------|-------------|----------------------|------| | PORTD | Port Data Latch when written; Port pins when read | | | | | | | | | xxxx | uuuu | uuuu | | LATD | LATD Data Output bits | | | | | | | | xxxx | xxxx | uuuu | uuuu | | TRISD | PORTD Data Direction bits | | | | | | | | 1111 | 1111 | 1111 | 1111 | | PORTE | _ | _ | ı | I | | RE2 | RE1 | RE0 | | -xxx | | -000 | | LATE | LATE Data | Output bits | | | | | | | | -xxx | | -uuu | | TRISE | IBF | OBF | IBOV | PSPMODE | _ | PORTE D | Data Direc | tion bits | 0000 | -111 | 0000 | -111 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 | 000x | 0000 | 000u | | PIR1 | PSPIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 | 0000 | 0000 | 0000 | | PIE1 | PSPIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 | 0000 | 0000 | 0000 | | IPR1 | PSPIP | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 1111 | 1111 | 1111 | 1111 | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Parallel Slave Port. ### 16.0 ENHANCED CAPTURE/ COMPARE/PWM (ECCP) MODULE Note: The ECCP (Enhanced Capture/Compare/ PWM) module is only available on PIC18F448 and PIC18F458 devices. This module contains a 16-bit register which can operate as a 16-bit Capture register, a 16-bit Compare register or a PWM Master/Slave Duty Cycle register. The operation of the ECCP module differs from the CCP (discussed in detail in **Section 15.0 "Capture/Compare/PWM (CCP) Modules"**) with the addition of an Enhanced PWM module which allows for up to 4 output channels and user selectable polarity. These features are discussed in detail in **Section 16.5 "Enhanced PWM Mode"**. The module can also be programmed for automatic shutdown in response to various analog or digital events. The control register for ECCP1 is shown in Register 16-1. #### REGISTER 16-1: ECCP1CON: ECCP1 CONTROL REGISTER | R/W-0 |---------|---------|--------|--------|---------|---------|---------|---------| | EPWM1M1 | EPWM1M0 | EDC1B1 | EDC1B0 | ECCP1M3 | ECCP1M2 | ECCP1M1 | ECCP1M0 | | bit 7 | | | • | • | • | • | bit 0 | #### bit 7-6 **EPWM1M<1:0>:** PWM Output Configuration bits If ECCP1M<3:2> = 00, 01, 10: xx = P1A assigned as Capture/Compare input; P1B, P1C, P1D assigned as port pins #### If ECCP1M<3:2> = 11: 00 = Single output; P1A modulated; P1B, P1C, P1D assigned as port pins 01 = Full-bridge output forward; P1D modulated; P1A active; P1B, P1C inactive 10 = Half-bridge output; P1A, P1B modulated with deadband control; P1C, P1D assigned as port pins 11 = Full-bridge output reverse; P1B modulated; P1C active; P1A, P1D inactive #### bit 5-4 EDC1B<1:0>: PWM Duty Cycle Least Significant bits ### Capture mode: Unused. Compare mode: Unused. #### PWM mode: These bits are the two LSbs of the PWM duty cycle. The eight MSbs are found in ECCPR1L. #### bit 3-0 **ECCP1M<3:0>:** ECCP1 Mode Select bits 0000 = Capture/Compare/PWM off (resets ECCP module) 0001 = Unused (reserved) 0010 = Compare mode, toggle output on match (ECCP1IF bit is set) 0011 = Unused (reserved) 0100 = Capture mode, every falling edge 0101 = Capture mode, every rising edge 0110 = Capture mode, every 4th rising edge 0111 = Capture mode, every 16th rising edge 1000 = Compare mode, set output on match (ECCP1IF bit is set) 1001 = Compare mode, clear output on match (ECCP1IF bit is set) 1010 = Compare mode, ECCP1 pin is unaffected (ECCP1IF bit is set) 1011 = Compare mode, trigger special event (ECCP1IF bit is set; ECCP resets TMR1or TMR3 and starts an A/D conversion if the A/D module is enabled) 1100 = PWM mode; P1A, P1C active-high; P1B, P1D active-high 1101 = PWM mode; P1A, P1C active-high; P1B, P1D active-low 1110 = PWM mode; P1A, P1C active-low; P1B, P1D active-high 1111 = PWM mode; P1A, P1C active-low; P1B, P1D active-low #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### SSPCON2: MSSP CONTROL REGISTER 2 (I<sup>2</sup>C MODE) REGISTER 17-5: | R/W-0 |-------|---------|-------|-------|-------|-------|-------|-------| | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | | bit 7 | | | | | | | bit 0 | bit 0 - bit 7 **GCEN:** General Call Enable bit (Slave mode only) - 1 = Enable interrupt when a general call address (0000h) is received in the SSPSR - 0 = General call address disabled - bit 6 ACKSTAT: Acknowledge Status bit (Master Transmit mode only) - 1 = Acknowledge was not received from slave - 0 = Acknowledge was received from slave - **ACKDT:** Acknowledge Data bit (Master Receive mode only) bit 5 - 1 = Not Acknowledge - 0 = Acknowledge Note: Value that will be transmitted when the user initiates an Acknowledge sequence at the end of a receive. - bit 4 **ACKEN:** Acknowledge Sequence Enable bit (Master Receive mode only) - 1 = Initiate Acknowledge sequence on SDA and SCL pins and transmit ACKDT data bit. Automatically cleared by hardware. - 0 = Acknowledge sequence Idle - bit 3 **RCEN:** Receive Enable bit (Master Mode only) - 1 = Enables Receive mode for I<sup>2</sup>C - 0 = Receive Idle - bit 2 **PEN:** Stop Condition Enable bit (Master mode only) - 1 = Initiate Stop condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Stop condition Idle - bit 1 **RSEN:** Repeated Start Condition Enable bit (Master mode only) - 1 = Initiate Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Repeated Start condition Idle - bit 0 SEN: Start Condition Enable/Stretch Enable bit #### In Master mode: - 1 = Initiate Start condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Start condition Idle #### In Slave mode: - 1 = Clock stretching is enabled for both slave transmit and slave receive (stretch enabled) - 0 = Clock stretching is enabled for slave transmit only (Legacy mode) #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown For bits ACKEN, RCEN, PEN, RSEN, SEN: If the I<sup>2</sup>C module is not in the Idle mode, Note: this bit may not be set (no spooling) and the SSPBUF may not be written (or writes to the SSPBUF are disabled). ## 17.4.9 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING A Repeated Start condition occurs when the RSEN bit (SSPCON2<1>) is programmed high and the I<sup>2</sup>C logic module is in the Idle state. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the Baud Rate Generator is loaded with the contents of SSPADD<5:0> and begins counting. The SDA pin is released (brought high) for one Baud Rate Generator count (TBRG). When the Baud Rate Generator times out, if SDA is sampled high, the SCL pin will be deasserted (brought high). When SCL is sampled high, the Baud Rate Generator is reloaded with the contents of SSPADD<6:0> and begins counting. SDA and SCL must be sampled high for one TBRG. This action is then followed by assertion of the SDA pin (SDA = 0) for one TBRG while SCL is high. Following this, the RSEN bit (SSPCON2<1>) will be automatically cleared and the Baud Rate Generator will not be reloaded, leaving the SDA pin held low. As soon as a Start condition is detected on the SDA and SCL pins, the S bit (SSPSTAT<3>) will be set. The SSPIF bit will not be set until the Baud Rate Generator has timed out. - **Note 1:** If RSEN is programmed while any other event is in progress, it will not take effect. - **2:** A bus collision during the Repeated Start condition occurs if: - SDA is sampled low when SCL goes from low-to-high. - SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data '1'. Immediately following the SSPIF bit getting set, the user may write the SSPBUF with the 7-bit address in 7-bit mode, or the default first address in 10-bit mode. After the first eight bits are transmitted and an ACK is received, the user may then transmit an additional eight bits of address (10-bit mode) or eight bits of data (7-bit mode). #### 17.4.9.1 WCOL Status Flag If the user writes the SSPBUF when a Repeated Start sequence is in progress, the WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). Note: Because queueing of events is not allowed, writing of the lower 5 bits of SSPCON2 is disabled until the Repeated Start condition is complete. #### FIGURE 17-20: REPEATED START CONDITION WAVEFORM # 22.0 COMPARATOR VOLTAGE REFERENCE MODULE Note: The comparator voltage reference is only available on the PIC18F448 and PIC18F458. This module is a 16-tap resistor ladder network that provides a selectable voltage reference. The resistor ladder is segmented to provide two ranges of CVREF values and has a power-down function to conserve power when the reference is not being used. The CVRCON register controls the operation of the reference, as shown in Register 22-1. The block diagram is shown in Figure 22-1. The comparator and reference supply voltage can come from either VDD and VSS, or the external VREF+ and VREF+, that are multiplexed with RA3 and RA2. The comparator reference supply voltage is controlled by the CVRSS bit. ## 22.1 Configuring the Comparator Voltage Reference The comparator voltage reference can output 16 distinct voltage levels for each range. The equations used to calculate the output of the comparator voltage reference are as follows. #### **EQUATION 22-1:** ``` If CVRR = 1: CVREF = (CVR<3:0>/24) x CVRSRC where: CVRSS = 1, CVRSRC = (VREF+) - (VREF-) CVRSS = 0, CVRSRC = AVDD - AVSS ``` #### **EQUATION 22-2:** ``` If CVRR = 0: CVREF = (CVRSRC x 1/4) + (CVR<3:0>/32) x CVRSRC where: CVRSS = 1, CVRSRC = (VREF+) - (VREF-) CVRSS = 0, CVRSRC = AVDD - AVSS ``` The settling time of the Comparator Voltage Reference must be considered when changing the RA0/AN0/CVREF output (see Table 27-4 in **Section 27.2 "DC Characteristics"**). ### REGISTER 22-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | CVREN | CVROE | CVRR | CVRSS | CVR3 | CVR2 | CVR1 | CVR0 | | bit 7 | • | | • | • | • | | bit 0 | bit 7 CVREN: Comparator Voltage Reference Enable bit 1 = CVREF circuit powered on 0 = CVREF circuit powered down bit 6 CVROE: Comparator VREF Output Enable bit 1 = CVREF voltage level is also output on the RA0/AN0/CVREF pin 0 = CVREF voltage is disconnected from the RA0/AN0/CVREF pin bit 5 CVRR: Comparator VREF Range Selection bit 1 = 0.00 CVRSRC to 0.625 CVRSRC with CVRSRC/24 step size 0 = 0.25 CVRSRC to 0.719 CVRSRC with CVRSRC/32 step size bit 4 CVRSS: Comparator VREF Source Selection bit 1 = Comparator reference source, CVRSRC = (VREF+) - (VREF-) 0 = Comparator reference source, CVRSRC = VDD - VSS bit 3-0 CVR<3:0>: Comparator VREF Value Selection $0 \le \text{CVR}3:\text{CVR}0 \le 15$ bits When CVRR = 1: CVREF = (CVR3:CVR0/24) • (CVRSRC) When CVRR = 0: CVREF = 1/4 • (CVRSRC) + (CVR3:CVR0/32) • (CVRSRC) ``` Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ``` TABLE 25-2: PIC18FXXX INSTRUCTION SET (CONTINUED) | Mnemo | onic, | Description | Cycles | 16-E | Bit Instr | uction V | Vord | Status | Notes | |---------|--------|--------------------------------|--------|------|-----------|----------|------|------------------------|-------| | Opera | nds | Description | Cycles | MSb | | | LSb | Affected | Notes | | CONTROL | . OPER | ATIONS | | | | | | | | | ВС | n | Branch if Carry | 1 (2) | 1110 | 0010 | nnnn | nnnn | None | | | BN | n | Branch if Negative | 1 (2) | 1110 | 0110 | nnnn | nnnn | None | | | BNC | n | Branch if Not Carry | 1 (2) | 1110 | 0011 | nnnn | nnnn | None | | | BNN | n | Branch if Not Negative | 1 (2) | 1110 | 0111 | nnnn | nnnn | None | | | BNOV | n | Branch if Not Overflow | 1 (2) | 1110 | 0101 | nnnn | nnnn | None | | | BNZ | n | Branch if Not Zero | 2 | 1110 | 0001 | nnnn | nnnn | None | | | BOV | n | Branch if Overflow | 1 (2) | 1110 | 0100 | nnnn | nnnn | None | | | BRA | n | Branch Unconditionally | 1 (2) | 1101 | 0nnn | nnnn | nnnn | None | | | BZ | n | Branch if Zero | 1 (2) | 1110 | 0000 | nnnn | nnnn | None | | | CALL | n, s | Call subroutine1st word | 2 | 1110 | 110s | kkkk | kkkk | None | | | | | 2nd word | | 1111 | kkkk | kkkk | kkkk | | | | CLRWDT | _ | Clear Watchdog Timer | 1 | 0000 | 0000 | 0000 | 0100 | TO, PD | | | DAW | _ | Decimal Adjust WREG | 1 | 0000 | 0000 | 0000 | 0111 | С | | | GOTO | n | Go to address 1st word | 2 | 1110 | 1111 | kkkk | kkkk | None | | | | | 2nd word | | 1111 | kkkk | kkkk | kkkk | | | | NOP | _ | No Operation | 1 | 0000 | 0000 | 0000 | 0000 | None | | | NOP | _ | No Operation | 1 | 1111 | XXXX | XXXX | XXXX | None | 4 | | POP | _ | Pop top of return stack (TOS) | 1 | 0000 | 0000 | 0000 | | None | | | PUSH | _ | Push top of return stack (TOS) | 1 | 0000 | 0000 | 0000 | 0101 | | | | RCALL | n | Relative Call | 2 | 1101 | 1nnn | nnnn | nnnn | None | | | RESET | | Software device Reset | 1 | 0000 | 0000 | 1111 | 1111 | | | | RETFIE | S | Return from interrupt enable | 2 | 0000 | 0000 | 0001 | 000s | GIE/GIEH,<br>PEIE/GIEL | | | RETLW | k | Return with literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | | | | RETURN | S | Return from Subroutine | 2 | 0000 | 0000 | 0001 | 001s | None | | | SLEEP | _ | Go into Standby mode | 1 | 0000 | 0000 | 0000 | 0011 | TO, PD | | - Note 1: When a Port register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. - 2: If this instruction is executed on the TMR0 register (and where applicable, d = 1), the prescaler will be cleared if assigned. - **3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. - **4:** Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. - **5:** If the table write starts the write cycle to internal memory, the write will continue until terminated. MOVLW Move Literal to W Syntax: [ label ] MOVLW k $\label{eq:continuous} \begin{array}{ll} \text{Operands:} & 0 \leq k \leq 255 \\ \\ \text{Operation:} & k \rightarrow W \\ \\ \text{Status Affected:} & \text{None} \end{array}$ Encoding: 0000 1110 kkkk kkkk Description: The eight-bit literal 'k' is loaded into W. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|------------| | Decode | Read | Process | Write to W | | | literal 'k' | Data | | Example: MOVLW 0x5A After Instruction W = 0x5A | MOVWF | Move W to f | | | | |------------------|------------------------------------|-----------|------|--| | Syntax: | [ label ] MOVW | /F f [,a] | | | | Operands: | $0 \le f \le 255$<br>$a \in [0,1]$ | | | | | Operation: | $(W) \rightarrow f$ | | | | | Status Affected: | None | | | | | Encoding: | 0110 111 | a ffff | ffff | | | Description: | Move data from W to register 'f'. | | | | Location 'f' can be anywhere in the 256-byte bank. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: MOVWF REG Before Instruction W = 0x4FREG = 0xFF After Instruction W = 0x4FREG = 0x4F | MULLW | Multiply Literal with W | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|--|--| | Syntax: | [label] N | <b>JULLW</b> | k | | | | | Operands: | $0 \le k \le 255$ | ; | | | | | | Operation: | (W) $x k \rightarrow PRODH:PRODL$ | | | | | | | Status Affected: | None | | | | | | | Encoding: | 0000 | 1101 | kkkk | kkkk | | | | Description: | An unsigned multiplication is carried out between the contents of W and the 8-bit literal 'k'. The 16-bit result is placed in the PRODH:PRODL register pair. PRODH contains the high byte. W is unchanged. None of the status flags are affected. Note that neither Overflow nor Carry is possible in this operation. A Zero result | | | | | | Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|-----------| | Decode | Read | Process | Write | | | literal 'k' | Data | registers | | | | | PRODH: | | | | | PRODL | is possible but not detected. Example: MULLW 0xC4 Before Instruction W = 0xE2 PRODH = ? PRODL = ? After Instruction W = 0xE2 PRODH = 0xADPRODL = 0x08 | MULWF | Multiply W with f | | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|------|--| | Syntax: | [ label ] | MULWF | f [,a] | | | | Operands: | $0 \le f \le 255$<br>$a \in [0,1]$ | | | | | | Operation: | (W) x (f) $\rightarrow$ PRODH:PRODL | | | | | | Status Affected: | None | | | | | | Encoding: | 0000 | 001a | ffff | ffff | | | Description: | An unsigned multiplication is carried out between the contents of W and the register file location 'f'. The 16-bit result is stored in the PRODH:PRODL | | | | | byte. Both W and 'f' are unchanged. None of the status flags are affected. Note that neither Overflow nor Carry is possible in this operation. A Zero result is possible but not detected. If 'a' is 'o', the Access Bank will be selected, overriding the BSR value. If 'a'= 1, then the bank will be selected as per the BSR value (default). register pair. PRODH contains the high Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | Write | | | register 'f' | Data | registers | | | | | PRODH: | | | | | PRODL | Example: MULWF REG Before Instruction 0xC4 W REG 0xB5 PRODH PRODL After Instruction W 0xC4 REG 0xB5 PRODH 0x8A PRODL 0x94 # 27.2 DC Characteristics: PIC18FXX8 (Industrial, Extended) PIC18LFXX8 (Industrial) | DC CHARACTERISTICS | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{Ta} \leq +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \leq \text{Ta} \leq +125^{\circ}\text{C}$ for extended | | | | |-----------------------------------------|-------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|--------------------------------------------| | Param No. Symbol Characteristic/ Device | | | Min | Max | Units | Conditions | | | VIL | Input Low Voltage | | | | | | | | I/O ports: | | | | | | D030 | | with TTL buffer | Vss | 0.15 VDD | V | VDD < 4.5V | | D030A | | | _ | 0.8 | V | $4.5V \le VDD \le 5.5V$ | | D031 | | with Schmitt Trigger buffer | Vss | 0.2 VDD | V | | | | | RC3 and RC4 | Vss | 0.3 VDD | V | | | D032 | | MCLR | Vss | 0.2 VDD | V | | | D032A | | OSC1 (in XT, HS and LP modes) and T1OSI | Vss | 0.3 Vdd | V | | | D033 | | OSC1 (in RC mode) <sup>(1)</sup> | Vss | 0.2 VDD | V | | | | VIH | Input High Voltage | | | | | | | | I/O ports: | | | | | | D040 | | with TTL buffer | 0.25 VDD + 0.8V | VDD | V | VDD < 4.5V | | D040A | | | 2.0 | VDD | V | $4.5V \le VDD \le 5.5V$ | | D041 | | with Schmitt Trigger buffer RC3 and RC4 | 0.8 VDD<br>0.7 VDD | Vdd<br>Vdd | V<br>V | | | D042 | | MCLR | 0.8 VDD | VDD | V | | | D042A | | OSC1 (in XT, HS and LP modes) and T1OSI | 0.7 VDD | VDD | ٧ | | | D043 | | OSC1 (RC mode) <sup>(1)</sup> | 0.9 VDD | VDD | V | | | | lıL | Input Leakage Current <sup>(2,3)</sup> | | | | | | D060 | | I/O ports | _ | ±1 | μΑ | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance | | D061 | | MCLR | _ | ±5 | μΑ | Vss ≤ VPIN ≤ VDD | | D063 | | OSC1 | _ | ±5 | μA | $Vss \leq VPIN \leq VDD$ | | | IPU | Weak Pull-up Current | | | | | | D070 | IPURB | PORTB weak pull-up current | 50 | 450 | μΑ | VDD = 5V, VPIN = VSS | **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PICmicro® device be driven with an external clock while in RC mode. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. **<sup>3:</sup>** Negative current is defined as current sourced by the pin. FIGURE 28-3: TYPICAL IDD vs. Fosc OVER VDD (HS/PLL MODE) FIGURE 28-4: MAXIMUM IDD vs. Fosc OVER VDD (HS/PLL MODE) FIGURE 28-25: MINIMUM AND MAXIMUM VIN vs. VDD (ST INPUT, -40°C TO +125°C) FIGURE 28-26: MINIMUM AND MAXIMUM VIN vs. VDD (TTL INPUT, -40°C TO +125°C) ## 28-Lead Plastic Small Outline (SO) - Wide, 300 mil Body (SOIC) **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES* | | | MILLIMETERS | | | |--------------------------|--------|------|-------------|------|-------|-------------|-------|--| | Dimension | Limits | MIN | MIN NOM MAX | | | MIN NOM | | | | Number of Pins | n | | 28 | | | 28 | | | | Pitch | р | | .050 | | | 1.27 | | | | Overall Height | Α | .093 | .099 | .104 | 2.36 | 2.50 | 2.64 | | | Molded Package Thickness | A2 | .088 | .091 | .094 | 2.24 | 2.31 | 2.39 | | | Standoff § | A1 | .004 | .008 | .012 | 0.10 | 0.20 | 0.30 | | | Overall Width | Е | .394 | .407 | .420 | 10.01 | 10.34 | 10.67 | | | Molded Package Width | E1 | .288 | .295 | .299 | 7.32 | 7.49 | 7.59 | | | Overall Length | D | .695 | .704 | .712 | 17.65 | 17.87 | 18.08 | | | Chamfer Distance | h | .010 | .020 | .029 | 0.25 | 0.50 | 0.74 | | | Foot Length | L | .016 | .033 | .050 | 0.41 | 0.84 | 1.27 | | | Foot Angle Top | ф | 0 | 4 | 8 | 0 | 4 | 8 | | | Lead Thickness | С | .009 | .011 | .013 | 0.23 | 0.28 | 0.33 | | | Lead Width | В | .014 | .017 | .020 | 0.36 | 0.42 | 0.51 | | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | | <sup>\*</sup> Controlling Parameter #### Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-052 <sup>§</sup> Significant Characteristic ## 44-Lead Plastic Leaded Chip Carrier (L) – Square (PLCC) **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | INCHES* | | MILLIMETERS | | | | |--------------------------|-------|---------|------|-------------|-------|-------|-------| | Dimension | MIN | MOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 44 | | | 44 | | | Pitch | р | | .050 | | | 1.27 | | | Pins per Side | n1 | | 11 | | | 11 | | | Overall Height | Α | .165 | .173 | .180 | 4.19 | 4.39 | 4.57 | | Molded Package Thickness | A2 | .145 | .153 | .160 | 3.68 | 3.87 | 4.06 | | Standoff § | A1 | .020 | .028 | .035 | 0.51 | 0.71 | 0.89 | | Side 1 Chamfer Height | А3 | .024 | .029 | .034 | 0.61 | 0.74 | 0.86 | | Corner Chamfer 1 | CH1 | .040 | .045 | .050 | 1.02 | 1.14 | 1.27 | | Corner Chamfer (others) | CH2 | .000 | .005 | .010 | 0.00 | 0.13 | 0.25 | | Overall Width | Е | .685 | .690 | .695 | 17.40 | 17.53 | 17.65 | | Overall Length | D | .685 | .690 | .695 | 17.40 | 17.53 | 17.65 | | Molded Package Width | E1 | .650 | .653 | .656 | 16.51 | 16.59 | 16.66 | | Molded Package Length | D1 | .650 | .653 | .656 | 16.51 | 16.59 | 16.66 | | Footprint Width | E2 | .590 | .620 | .630 | 14.99 | 15.75 | 16.00 | | Footprint Length | D2 | .590 | .620 | .630 | 14.99 | 15.75 | 16.00 | | Lead Thickness | С | .008 | .011 | .013 | 0.20 | 0.27 | 0.33 | | Upper Lead Width | B1 | .026 | .029 | .032 | 0.66 | 0.74 | 0.81 | | Lower Lead Width | В | .013 | .020 | .021 | 0.33 | 0.51 | 0.53 | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | Mold Draft Angle Bottom | β | 0 | 5 | 10 | 0 | 5 | 10 | <sup>\*</sup> Controlling Parameter #### Notes Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-047 Drawing No. C04-048 <sup>§</sup> Significant Characteristic ## **INDEX** | A | | Block Diagrams | | |------------------------------------------------|----------|----------------------------------------|-------| | A/D | 241 | A/D | 243 | | A/D Converter Flag (ADIF Bit) | | Analog Input Model244 | , 253 | | A/D Converter Interrupt, Configuring | | Baud Rate Generator | 169 | | Acquisition Requirements | | CAN Buffers and Protocol Engine | 200 | | | | CAN Receive Buffer | 230 | | Acquisition TimeADCON0 Register | | CAN Transmit Buffer | 227 | | <u> </u> | | Capture Mode Operation | 125 | | ADCON1 Register | | Comparator I/O Operating Modes | | | ADRESH Register | | Comparator Output | | | ADRESH/ADRESL Registers | | Comparator Voltage Reference | | | ADRESL Register | | Output Buffer Example | 257 | | Analog Port Pins, Configuring | 246 | Compare (CCP Module) Mode Operation | | | Associated Registers Summary | 248 | Enhanced PWM | | | Calculating the Minimum Required | | | | | Acquisition Time | 245 | Interrupt Logic | | | Configuring the Module | 244 | Low-Voltage Detect (LVD) | | | Conversion Clock (TAD) | 246 | Low-Voltage Detect with External Input | | | Conversion Status (GO/DONE Bit) | | MSSP (I <sup>2</sup> C Master Mode) | | | Conversion TAD Cycles | | MSSP (I <sup>2</sup> C Mode) | | | Conversions | | MSSP (SPI Mode) | | | Minimum Charging Time | | On-Chip Reset Circuit | 25 | | Result Registers | | OSC2/CLKO/RA6 Pin | 94 | | Selecting the Conversion Clock | | PIC18F248/258 Architecture | 8 | | | | PIC18F448/458 Architecture | 9 | | Special Event Trigger (CCP) | | PLL | 19 | | Special Event Trigger (ECCP) | 133, 248 | PORTC (Peripheral Output Override) | 100 | | TAD vs. Device Operating Frequencies | | PORTD and PORTE (Parallel Slave Port) | | | (For Extended, LF Devices) (table) | 246 | PORTD in I/O Port Mode | | | TAD vs. Device Operating | | PORTE | | | Frequencies (table) | | PWM (CCP Module) | | | Use of the ECCP Trigger | 248 | RA3:RA0 and RA5 Pins | | | Absolute Maximum Ratings | 329 | | | | AC (Timing) Characteristics | 341 | RA4/T0CKI Pin | | | Parameter Symbology | 341 | RB1:RB0 Pins | - | | Access Bank | 54 | RB2/CANTX/INT2 Pin | | | ACKSTAT | 173 | RB3/CANRX Pin | | | ACKSTAT Status Flag | 173 | RB7:RB4 Pins | | | ADCON0 Register | | Reads from Flash Program Memory | | | GO/DONE Bit | | Table Read Operation | | | ADCON1 Register | | Table Write Operation | | | ADDLW | | Table Writes to Flash Program Memory | 71 | | Addressable Universal Synchronous Asynchronous | 207 | Timer0 in 16-bit Mode | 110 | | Receiver Transmitter. See USART. | | Timer0 in 8-bit Mode | 110 | | ADDWF | 207 | Timer1 | 114 | | ADDWFC | _ | Timer1 (16-bit Read/Write Mode) | 114 | | | | Timer2 | | | ADRESH Register | | Timer3 | . 120 | | ADRESH/ADRESL Registers | | Timer3 (16-bit Read/Write Mode) | | | ADRESL Register | 241 | USART Receive | | | Analog-to-Digital Converter. See A/D. | | USART Transmit | | | ANDLW | | Voltage Reference | | | ANDWF | 289 | Watchdog Timer | | | Assembler | | | | | MPASM Assembler | | BN | | | Associated Registers | 192, 197 | BNC | | | | | BNN | _ | | В | | BNOV | | | Bank Select Register (BSR) | 54 | BNZ | . 292 | | Baud Rate Generator | | BOR. See Brown-out Reset. | | | BC | | BOV | 295 | | BCF | | BRA | 293 | | BF | | BRG. See Baud Rate Generator. | | | BF Status Flag | | Brown-out Reset (BOR)26 | , 265 | | 5. Jacob i lag | 170 | | | | SF | . 293 | Listen Only Mode | 22 | |--------------------------------------|-------|-----------------------------------|---------| | TFSC | . 294 | Loopback Mode | 22 | | TFSS | . 294 | Message Acceptance Filters | | | TG | . 295 | and Masks | 215, 23 | | Z | . 296 | Message Acceptance Mask and | | | • | | Filter Operation (diagram) | 23 | | ; | | Message Reception | 23 | | Compilers | | Message Time-Stamping | | | MPLAB C17 | . 324 | Message Transmission | | | MPLAB C18 | . 324 | Modes of Operation | 22 | | MPLAB C30 | . 324 | Normal Mode | | | ALL | . 296 | Oscillator Tolerance | | | AN Module | | Overview | | | Aborting Transmission | . 228 | Phase Buffer Segments | | | Acknowledge Error | | Programming Time Segments | | | Baud Rate Registers | | Propagation Segment | | | Baud Rate Setting | | Receive Buffer Registers | | | Bit Error | | Receive Buffers | | | Bit Time Partitioning (diagram) | | Receive Message Buffering | | | Bit Timing Configuration Registers | | Receive Priority | | | BRGCON1 | | Registers | | | BRGCON2 | | Resynchronization | | | BRGCON3 | | | | | Calculating To, Nominal Bit Rate and | . 200 | Sample Point | | | Nominal Bit Time | 224 | Shortening a Bit Period (diagram) | | | | | Stuff Bit Error | | | Configuration Mode | | Synchronization | | | Control and Status Registers | | Synchronization Rules | | | Controller Register Map | | Synchronization Segment | | | CRC Error | | Time Quanta | | | Disable Mode | | Transmit Buffer Registers | | | Error Detection | | Transmit Buffers | | | Error Modes and Error Counters | | Transmit Priority | | | Error Modes State (diagram) | | Transmit/Receive Buffers | | | Error Recognition Mode | | Values for ICODE (table) | | | Error States | | Capture (CCP Module) | 12 | | Filter/Mask Truth (table) | . 232 | CAN Message Time-Stamp | 12 | | Form Error | . 237 | CCP Pin Configuration | 12 | | Hard Synchronization | . 235 | CCP1 Prescaler | 12 | | I/O Control Register | . 221 | CCPR1H:CCPR1L Registers | 12 | | Information Processing Time | . 234 | Software Interrupt | | | Initiating Transmission | . 228 | Timer1/Timer3 Mode Selection | | | Internal Message Reception | | Capture (ECCP Module) | 13 | | Flowchart | . 231 | CAN Message Time-Stamp | | | Internal Transmit Message | | Capture/Compare/PWM (CCP) | | | Flowchart | . 229 | Capture Mode. See Capture | | | Interrupt Acknowledge | . 239 | (CCP Module). | | | Interrupt Registers | | CCP1 Module | 12 | | Interrupts | | Timer Resources | | | Bus Activity Wake-up | | CCPR1H Register | | | Bus-Off | | | | | Code Bits | | CCPR1L Register | 12 | | Error | | Compare Mode. See Compare | | | | | (CCP Module). | | | Message Error | | Interaction of CCP1 and | | | Receive Pue Pessive | | ECCP1 Modules | 12 | | Receiver Bus Passive | | PWM Mode. See PWM (CCP Module). | | | Receiver Overflow | | Ceramic Resonators | | | Receiver Warning | | Ranges Tested | | | Transmit | | Clocking Scheme | 4 | | Transmitter Bus Passive | | CLRF | 29 | | Transmitter Warning | . 239 | CLRWDT | 29 | | Lengthening a Bit Period | | | | | (diagram) | 225 | | |