Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. #### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|----------------------------------------------------------------------| | Product Status | Not For New Designs | | Core Processor | PowerPC G2_LE | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 400MHz | | Co-Processors/DSP | - | | RAM Controllers | DDR, SDRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100Mbps (1) | | SATA | - | | USB | USB 1.1 (2) | | Voltage - I/O | 2.5V, 3.3V | | Operating Temperature | 0°C ~ 70°C (TA) | | Security Features | - | | Package / Case | 272-BBGA | | Supplier Device Package | 272-PBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc5200vr400 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Features** # 2 Features Key features are shown below. - MPC603e series G2 LE core - Superscalar architecture - 760 MIPS at 400 MHz (-40 to +85 °C) - 16 k Instruction cache, 16 k Data cache - Double precision FPU - Instruction and Data MMU - Standard and Critical interrupt capability - SDRAM / DDR Memory Interface - up to 132-MHz operation - SDRAM and DDR SDRAM support - 256-MByte addressing range per CS, two CS available - 32-bit data bus - Built-in initialization and refresh - Flexible multi-function External Bus Interface - Supports interfacing to ROM/Flash/SRAM memories or other memory mapped devices - 8 programmable Chip Selects - Non multiplexed data access using 8/16/32 bit databus with up to 26-bit address - Short or Long Burst capable - Multiplexed data access using 8/16/32 bit databus with up to 25-bit address - Peripheral Component Interconnect (PCI) Controller - Version 2.2 PCI compatibility - PCI initiator and target operation - 32-bit PCI Address/Data bus - 33- and 66-MHz operation - PCI arbitration function - ATA Controller - Version 4 ATA compatible external interface—IDE Disk Drive connectivity - BestComm DMA subsystem - Intelligent virtual DMA Controller - Dedicated DMA channels to control peripheral reception and transmission - Local memory (SRAM 16 kBytes) - 6 Programmable Serial Controllers (PSC), configurable for the following: - UART or RS232 interface - CODEC interface for Soft Modem, Master/Slave CODEC Mode, I<sup>2</sup>S and AC97 - Full duplex SPI mode - IrDA mode from 2400 bps to 4 Mbps - Fast Ethernet Controller (FEC) - Supports 100Mbps IEEE 802.3 MII, 10 Mbps IEEE 802.3 MII, 10 Mbps 7-wire interface - Universal Serial Bus Controller (USB) - USB Revision 1.1 Host - Open Host Controller Interface (OHCI) - Integrated USB Hub, with two ports. - Two Inter-Integrated Circuit Interfaces (I<sup>2</sup>C) - Serial Peripheral Interface (SPI) - Dual CAN 2.0 A/B Controller (MSCAN) - —Freescale Scalable Controller Area Network (FSCAN) architecture - Implementation of version 2.0A/B CAN protocol - Standard and extended data frames - J1850 Byte Data Link Controller (BDLC) - J1850 Class B data communication network interface compatible and ISO compatible for low speed (<125 kbps) serial data communications in automotive applications. - Supports 4X mode, 41.6 kbps - In-frame response (IFR) types 0, 1, 2, and 3 supported - Systems level features - Interrupt Controller supports four external interrupt request lines and 47 internal interrupt sources - GPIO/Timer functions - Up to 56 total GPIO pins (depending on functional multiplexing selections) that support a variety of interrupt/WakeUp capabilities. - Eight GPIO pins with timer capability supporting input capture, output compare, and pulse width modulation (PWM) functions - Real-time Clock with one-second resolution - Systems Protection (watch dog timer, bus monitor) - Individual control of functional block clock sources - Power management: Nap, Doze, Sleep, Deep Sleep modes - Support of WakeUp from low power modes by different sources (GPIO, RTC, CAN) **Table 3. DC Electrical Specifications (continued)** | Characteristic | Condition | Symbol | Min | Max | Unit | SpecID | |--------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------|------|-------------|------|--------| | Input leakage current | Vin = 0 or<br>VDD_IO/VDD_IO_MEM <sub>SDR</sub> | I <sub>IN</sub> | _ | <u>+</u> 10 | μΑ | D3.13 | | | (depending on input type ) | | | | | | | Input leakage current | SYS_XTAL_IN<br>Vin = 0 or VDD_IO | I <sub>IN</sub> | _ | <u>+</u> 10 | μА | D3.14 | | Input leakage current | RTC_XTAL_IN<br>Vin = 0 or VDD_IO | I <sub>IN</sub> | _ | ±10 | μА | D3.15 | | Input current, pullup resistor | PULLUP<br>VDD_IO<br>Vin = 0 | I <sub>INpu</sub> | 40 | 109 | μА | D3.16 | | Input current, pullup resistor -<br>memory I/O buffers | PULLUP_MEM<br>VDD_IO_MEM <sub>SDR</sub><br>Vin = 0 | I <sub>INpu</sub> | 41 | 111 | μА | D3.17 | | Input current, pulldown resistor | own resistor PULLDOWN VDD_IO Vin = VDD_IO | | 36 | 106 | μА | D3.18 | | Output high voltage | IOH is driver dependent <sup>2</sup><br>VDD_IO, VDD_IO_MEM <sub>SDR</sub> | V <sub>OH</sub> | 2.4 | _ | V | D3.19 | | Output high voltage | IOH is driver dependent <sup>2</sup><br>VDD_IO_MEM <sub>DDR</sub> | V <sub>OHDDR</sub> | 1.7 | _ | V | D3.20 | | Output low voltage | Output low voltage IOL is driver dependent <sup>2</sup> VDD_IO, VDD_IO_MEM <sub>SDR</sub> | | _ | 0.4 | V | D3.21 | | Output low voltage | IOL is driver dependent <sup>2</sup><br>VDD_IO_MEM <sub>DDR</sub> | V <sub>OLDDR</sub> | _ | 0.4 | V | D3.22 | | DC Injection Current Per Pin <sup>3</sup> | | I <sub>CS</sub> | -1.0 | 1.0 | mA | D3.23 | | Capacitance | Vin = 0V, f = 1 MHz | C <sub>in</sub> | _ | 15 | pF | D3.24 | #### NOTES: Table 4. Drive Capability of MPC5200 Output Pins | Driver Type | Supply Voltage | I <sub>ОН</sub> | I <sub>OL</sub> | Unit | SpecID | |-------------|----------------|-----------------|-----------------|------|--------| | DRV4 | VDD_IO = 3.3V | 4 | 4 | mA | D3.25 | | DRV8 | VDD_IO = 3.3V | 8 | 8 | mA | D3.26 | Leakage current is measured with output drivers disabled and pull-up/pull-downs inactive. <sup>&</sup>lt;sup>2</sup> See Table 4 for the typical drive capability of a specific signal pin based on the type of output driver associated with that pin as listed in Table 52. <sup>&</sup>lt;sup>3</sup> All injection current is transferred to VDD\_IO/VDD\_IO\_MEM. An external load is required to dissipate this current to maintain the power supply within the specified voltage range. Total injection current for all digital input-only and all digital input/output pins must not exceed 10 mA. Exceeding this limit can cause disruption of normal operation. #### NOTE Beware of changing the values on the pins of the reset configuration word after the deassertion of PORRESET. This may cause problems because it may change the internal clock ratios and so extend the PLL locking process. # 3.3.4 External Interrupts The MPC5200 provides three different kinds of external interrupts: - Four IRQ interrupts - Eight GPIO interrupts with simple interrupt capability (not available in power-down mode) - Eight WakeUp interrupts (special GPIO pins) The propagation of these three kinds of interrupts to the core is shown in the following graphic: Figure 4. External interrupt scheme Due to synchronization, prioritization, and mapping of external interrupt sources, the propagation of external interrupts to the core processor is delayed by several IP\_CLK clock cycles. The following table specifies the interrupt latencies in IP\_CLK cycles. The IP\_CLK frequency is programmable in the Clock Distribution Module (see Note Table 16). Table 16. External interrupt latencies | Interrupt Type | Pin Name | Clock Cycles | Reference Clock | Core Interrupt | SpecID | |--------------------|----------|--------------|-----------------|-----------------|--------| | Interrupt Requests | IRQ0 | 10 | IP_CLK | critical (cint) | A4.1 | | | IRQ0 | 10 | IP_CLK | normal (int) | A4.2 | | | IRQ1 | 10 | IP_CLK | normal (int) | A4.3 | | | IRQ2 | 10 | IP_CLK | normal (int) | A4.5 | | | IRQ3 | 10 | IP_CLK | normal (int) | A4.6 | MPC5200 Data Sheet, Rev. 4 ### 3.3.5 SDRAM # 3.3.5.1 Memory Interface Timing-Standard SDRAM Read Command | <b>Table 18. Standard SDRAM Memory</b> | Read | <b>Timing</b> | |----------------------------------------|------|---------------| |----------------------------------------|------|---------------| | Sym | Description | Min | Max | Units | SpecID | |-----------------------|---------------------------------------------------------------------|--------------------------------|--------------------------------|-------|--------| | t <sub>mem_clk</sub> | MEM_CLK period | 7.5 | _ | ns | A5.1 | | t <sub>valid</sub> | Control Signals, Address and MBA Valid after rising edge of MEM_CLK | _ | t <sub>mem_clk</sub> *0.5+0.4 | ns | A5.2 | | t <sub>hold</sub> | Control Signals, Address and MBA Hold after rising edge of MEM_CLK | t <sub>mem_clk</sub> *0.5 | | ns | A5.3 | | DM <sub>valid</sub> | DQM valid after rising edge of MEM_CLK | _ | t <sub>mem_clk</sub> *0.25+0.4 | ns | A5.4 | | DM <sub>hold</sub> | DQM hold after rising edge of MEM_CLK | t <sub>mem_clk</sub> *0.25-0.7 | _ | ns | A5.5 | | data <sub>setup</sub> | MDQ setup to rising edge of MEM_CLK | _ | 0.3 | ns | A5.6 | | data <sub>hold</sub> | MDQ hold after rising edge of MEM_CLK | 0.2 | _ | ns | A5.7 | NOTE: Control Signals are composed of RAS, CAS, MEM WE, MEM CS, MEM CS1 and CLK EN Figure 5. Timing Diagram—Standard SDRAM Memory Read Timing # 3.3.5.2 Memory Interface Timing-Standard SDRAM Write Command In Standard SDRAM, all signals are activated on the Mem\_clk from the Memory Controller and captured on the Mem\_clk clock at the memory device. #### **Table 20. DDR SDRAM Memory Read Timing** | Sym | Description | Min | Max | Units | SpecID | |------------------------------|---------------------------------------------------------------------|---------------------------|-------------------------------|-------|--------| | t <sub>mem_clk</sub> | MEM_CLK period | 7.5 | _ | ns | A5.15 | | t <sub>valid</sub> | Control Signals, Address and MBA valid after rising edge of MEM_CLK | _ | t <sub>mem_clk</sub> *0.5+0.4 | ns | A5.16 | | t <sub>hold</sub> | Control Signals, Address and MBA hold after rising edge of MEM_CLK | t <sub>mem_clk</sub> *0.5 | _ | ns | A5.17 | | t <sub>data_sample_max</sub> | Read Data sample window | _ | 4.59 <sup>1</sup> | ns | A5.18 | | t <sub>data_sample_min</sub> | Read Data sample window | 1.55 <sup>2</sup> | _ | ns | A5.19 | # NOTES: Calculated with maximum number of Tap delay, 31 Tap delay are selected. Calculated with minimum number of Tap delay, 0 Tap delay are selected. Sample position A: data are sampled on the expected edge of MEM\_CLK, the MDQS signal indicate the valid data Sample position B: data are sampled on a later edge of MEM\_CLK, SDRAM controller is waiting for the vaild MDQS signal NOTE: Control Signals signals are composed of RAS, CAS, MEM\_WE, MEM\_CS, MEM\_CS1 and CLK\_EN Figure 7. Timing Diagram—DDR SDRAM Memory Read Timing MPC5200 Data Sheet, Rev. 4 Figure 13. Timing Diagram—Burst Mode Figure 21. Timing Diagram—Host Terminating Ultra DMA Data In Burst #### 3.3.9 **Ethernet** ## **AC Test Timing Conditions:** **Output Loading** All Outputs: 25 pF Table 31. MII Rx Signal Timing | Sym | Description | Min | Max | Unit | SpecID | |-----|----------------------------------------|-----|-----|----------------------------|--------| | M1 | RXD[3:0], RX_DV, RX_ER to RX_CLK setup | 10 | _ | ns | A9.1 | | M2 | RX_CLK to RXD[3:0], RX_DV, RX_ER hold | 10 | _ | ns | A9.2 | | М3 | RX_CLK pulse width high | 35% | 65% | RX_CLK Period <sup>1</sup> | A9.3 | | M4 | RX_CLK pulse width low | 35% | 65% | RX_CLK Period <sup>1</sup> | A9.4 | NOTES: 1 RX\_CLK shall have a frequency of 25% of data rate of the received signal. See the IEEE 802.3 Specification [6]. Figure 28. Ethernet Timing Diagram—MII Rx Signal ## 3.3.15 PSC # 3.3.15.1 Codec Mode (8,16,24 and 32-bit) / $I^2S$ Mode Table 42. Timing Specifications—8,16, 24 and 32-bit CODEC / I<sup>2</sup>S Master Mode | Sym | Description | | Тур | Max | Units | SpecID | |-----|--------------------------------------------------|------|-----|-----|----------------|--------| | 1 | Bit Clock cycle time, programmed in CCS register | 40.0 | _ | _ | ns | A15.1 | | 2 | Clock pulse width | _ | 50 | _ | % <sup>1</sup> | A15.2 | | 3 | Bit Clock fall time | _ | _ | 7.9 | ns | A15.3 | | 4 | Bit Clock rise time | _ | _ | 7.9 | ns | A15.4 | | 5 | FrameSync valid after clock edge | _ | _ | 8.4 | ns | A15.5 | | 6 | FrameSync invalid after clock edge | _ | _ | 8.4 | ns | A15.6 | | 7 | Output Data valid after clock edge | _ | _ | 9.3 | ns | A15.7 | | 8 | Input Data setup time | 6.0 | _ | _ | ns | A15.8 | #### **NOTE** Output timing was specified at a nominal 50 pF load. NOTES: 1 Bit Clock cycle time ## 3.3.15.4 SPI Mode Table 46. Timing Specifications — SPI Master Mode, Format 0 (CPHA = 0) | Sym | Description | | Max | Units | SpecID | |-----|------------------------------------------------------------------------|------|-----|-------|--------| | 1 | SCK cycle time, programable in the PSC CCS register | 30.0 | _ | ns | A15.26 | | 2 | SCK pulse width, 50% SCK cycle time | 15.0 | _ | ns | A15.27 | | 3 | Slave select clock delay, programable in the PSC CCS register | 30.0 | | ns | A15.28 | | 4 | Output Data valid after Slave Select (SS) | | 8.9 | ns | A15.29 | | 5 | Output Data valid after SCK | _ | 8.9 | ns | A15.30 | | 6 | Input Data setup time | 6.0 | _ | ns | A15.31 | | 7 | Input Data hold time | 1.0 | _ | ns | A15.32 | | 8 | Slave disable lag time | _ | 8.9 | ns | A15.33 | | 9 | Sequential Transfer delay, programable in the PSC CTUR / CTLR register | | _ | ns | A15.34 | | 10 | Clock falling time | _ | 7.9 | ns | A15.35 | | 11 | Clock rising time | _ | 7.9 | ns | A15.36 | #### NOTE Output timing was specified at a nominal 50 pF load. Figure 42. Timing Diagram — SPI Master Mode, Format 0 (CPHA = 0) MPC5200 Data Sheet, Rev. 4 #### CASE 1135A-01 ISSUE B Figure 51. Mechanical Dimensions and Pinout Assignments for the MPC5200, 272 TE-PBGA Table 52. MPC5200 Pinout Listing (continued) | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | |---------------|------------------------|------|--------------|-----------------------|---------------|------------------| | PCI_TRDY | | I/O | VDD_IO | PCI | PCI | | | | - | | Local Plus | | | | | LP_ACK | | I/O | VDD_IO | DRV8 | TTL | PULLUP | | LP_ALE | | I/O | VDD_IO | DRV8 | TTL | | | LP_OE | | I/O | VDD_IO | DRV8 | TTL | | | LP_RW | | I/O | VDD_IO | DRV8 | TTL | | | LP_TS | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS0 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS1 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS2 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS3 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS4 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS5 | | I/O | VDD_IO | DRV8 | TTL | | | | | | ATA | | | 1 | | ATA_DACK | | I/O | VDD_IO | DRV8 | TTL | | | ATA_DRQ | | I/O | VDD_IO | DRV8 | TTL | PULLDOWN | | ATA_INTRQ | | I/O | VDD_IO | DRV8 | TTL | PULLDOWN | | ATA_IOCHRDY | | I/O | VDD_IO | DRV8 | TTL | PULLUP | | ATA_IOR | | I/O | VDD_IO | DRV8 | TTL | | | ATA_IOW | | I/O | VDD_IO | DRV8 | TTL | | | ATA_ISOLATION | | I/O | VDD_IO | DRV8 | TTL | | | | - | | Ethernet | | | | | ETH_0 | TX, TX_EN | I/O | VDD_IO | DRV4 | TTL | | | ETH_1 | RTS, TXD[0] | I/O | VDD_IO | DRV4 | TTL | | | ETH_2 | USB_TXP, TX,<br>TXD[1] | I/O | VDD_IO | DRV4 | TTL | | | ETH_3 | USB_PRTPWR,<br>TXD[2] | I/O | VDD_IO | DRV4 | TTL | | | ETH_4 | USB_SPEED,<br>TXD[3] | I/O | VDD_IO | DRV4 | TTL | | | ETH_5 | USB_SUPEND,<br>TX_ER | I/O | VDD_IO | DRV4 | TTL | | | ETH_6 | USB_OE, RTS,<br>MDC | I/O | VDD_IO | DRV4 | TTL | | | ETH_7 | TXN, MDIO | I/O | VDD_IO | DRV4 | TTL | | Table 52. MPC5200 Pinout Listing (continued) | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | |-------------|-----------------------------|------|--------------|-----------------------|---------------|------------------| | I2C_3 | SDA | I/O | VDD_IO | DRV4 | Schmitt | | | | | | PSC | | | | | PSC1_0 | TxD, Sdata_out,<br>MOSI, TX | I/O | VDD_IO | DRV4 | TTL | | | PSC1_1 | RxD, Sdata_in,<br>MISO, TX | I/O | VDD_IO | DRV4 | TTL | | | PSC1_2 | Mclk, Sync, RTS | I/O | VDD_IO | DRV4 | TTL | | | PSC1_3 | BitClk, SCK, CTS | I/O | VDD_IO | DRV4 | TTL | | | PSC1_4 | Frame, SS, CD | I/O | VDD_IO | DRV4 | TTL | | | PSC2_0 | TxD, Sdata_out,<br>MOSI, TX | I/O | VDD_IO | DRV4 | TTL | | | PSC2_1 | RxD, Sdata_in,<br>MISO, TX | I/O | VDD_IO | DRV4 | TTL | | | PSC2_2 | Mclk, Sync, RTS | I/O | VDD_IO | DRV4 | TTL | | | PSC2_3 | BitClk, SCK, CTS | I/O | VDD_IO | DRV4 | TTL | | | PSC2_4 | Frame, SS, CD | I/O | VDD_IO | DRV4 | TTL | | | PSC3_0 | USB_OE, TxDS,<br>TX | I/O | VDD_IO | DRV4 | TTL | | | PSC3_1 | USB_TXN, RxD,<br>RX | I/O | VDD_IO | DRV4 | TTL | | | PSC3_2 | USB_TXP, BitClk,<br>RTS | I/O | VDD_IO | DRV4 | TTL | | | PSC3_3 | USB_RXD, Frame,<br>SS, CTS | I/O | VDD_IO | DRV4 | TTL | | | PSC3_4 | USB_RXP, CD | I/O | VDD_IO | DRV4 | TTL | | | PSC3_5 | USB_RXN | I/O | VDD_IO | DRV4 | TTL | | | PSC3_6 | USB_PRTPWR,<br>Mclk, MOSI | I/O | VDD_IO | DRV4 | TTL | | | PSC3_7 | USB_SPEED.<br>MISO | I/O | VDD_IO | DRV4 | TTL | | | PSC3_8 | USB_SUPEND, | I/O | VDD_IO | DRV4 | TTL | | | PSC3_9 | USB_OVRCNT,<br>SCK | I/O | VDD_IO | DRV4 | TTL | | | | | - | GPIO/TIMER | L | | L | | GPIO_WKUP_6 | MEM_CS1 | I/O | VDD_MEM_IO | DRV16_MEM | TTL | PULLUP_MEM | | GPIO_WKUP_7 | | I/O | VDD_IO | DRV8 | TTL | | | TIMER_0 | | I/O | VDD_IO | DRV4 | TTL | | Table 52. MPC5200 Pinout Listing (continued) | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | | | | |------------------|-------|------|--------------|-----------------------|---------------|------------------|--|--|--| | Power and Ground | | | | | | | | | | | VDD_IO | | - | | | | | | | | | VDD_MEM_IO | | - | | | | | | | | | VDD_CORE | | - | | | | | | | | | VSS_IO/CORE | | - | | | | | | | | | SYS_PLL_AVDD | | - | | | | | | | | | CORE_PLL_AVDD | | - | | | | | | | | #### NOTES: # **5** System Design Information # 5.1 Power UP/Down Sequencing Figure 52 shows situations in sequencing the I/O VDD (VDD\_IO), Memory VDD (VDD\_IO\_MEM), PLL VDD (PLL\_AVDD), and Core VDD (VDD\_CORE). All "open drain" outputs of the MPC5200 are actually regular three-state output drivers with the output data tied low and the output enable controlled. Thus, unlike a true open drain, there is a current path from the external system to the MPC5200 I/O power rail if the external signal is driven above the MPC5200 I/O power rail voltage. **System Design Information** # 5.3.2 Pull-up Requirements for the PCI Control Lines If the PCI interface is NOT used (and internally disabled) the PCI control pins must be terminated as indicated by the PCI Local Bus specification [4]. This is also required for MOST/Graphics and Large Flash Mode. PCI control signals always require pull-up resistors on the motherboard (not the expansion board) to ensure that they contain stable values when no agent is actively driving the bus. This includes PCI\_FRAME, PCI\_TRDY, PCI\_IRDY, PCI\_DEVSEL, PCI\_STOP, PCI\_SERR, PCI\_PERR, and PCI\_REQ. # 5.3.3 Pull-up/Pull-down Requirements for MEM\_MDQS pins (SDRAM) The MEM\_MDQS[3:0] signals are not used with SDR memories and require pull-up or pull-down resistors in SDRAM mode. # **5.4 JTAG** The MPC5200 provides the user an IEEE 1149.1 JTAG interface to facilitate board/system testing. It also provides a Common On-Chip Processor (COP) Interface, which shares the IEEE 1149.1 JTAG port. The COP Interface provides access to the MPC5200's imbedded Freescale (formerly Motorola) MPC603e G2\_LE processor. This interface provides a means for executing test routines and for performing software development & debug functions. # 5.4.1 JTAG\_TRST Boundary scan testing is enabled through the JTAG interface signals. The JTAG\_TRST signal is optional in the IEEE 1149.1 specification but is provided on all processors that implement the PowerPC architecture. To obtain a reliable power-on reset performance, the JTAG\_TRST signal must be asserted during power-on reset. # 5.4.1.1 JTAG\_TRST and PORRESET The JTAG interface can control the direction of the MPC5200 I/O pads via the boundary scan chain. The JTAG module must be reset before the MPC5200 comes out of power-on reset; do this by asserting JTAG TRST before PORRESET is released. For more details refer to the Reset and JTAG Timing Specification. Figure 54. PORRESET vs. JTAG TRST ## 5.4.1.2 Connecting JTAG\_TRST The wiring of the JTAG\_TRST depends on the existence of a board-related debug interface (see Table 53 below). Normally this interface is implemented, using a COP (common on-chip processor) connector. The COP allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the MPC5200. # 5.4.2 G2\_LE COP/BDM Interface There are two possibilities to connect the JTAG interface: using it with a COP connector and without a COP connector. # 5.4.2.1 Boards interfacing the JTAG port via a COP connector The MPC5200 functional pin interface and internal logic provides access to the embedded G2\_LE processor core through the Freescale (formerly Motorola) standard COP/BDM interface. Table 53 gives the COP/BDM interface signals. The pin order shown reflects only the COP/BDM connector order. | BDM<br>Pin # | MPC5200<br>I/O Pin | BDM<br>Connector | Internal<br>PullUp/Down | External<br>PullUp/Down | I/O <sup>1</sup> | |--------------|--------------------|------------------|-------------------------|-------------------------|------------------| | 16 | _ | GND | _ | _ | _ | | 15 | TEST_SEL_0 | ckstp_out | _ | _ | I | | 14 | _ | KEY | _ | _ | _ | | 13 | HRESET | hreset | | 10k Pull-Up | 0 | | 12 | _ | GND | _ | _ | _ | | 11 | SRESET | sreset | | 10k Pull-Up | 0 | | 10 | _ | N/C | _ | _ | _ | | 9 | JTAG_TMS | tms | 100k Pull-Up | 10k Pull-Up | 0 | Table 53. COP/BDM Interface Signals MPC5200 Data Sheet, Rev. 4 Figure 55. COP Connector Diagram #### How to Reach Us: **Home Page:** www.freescale.com E-mail: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or quarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005, 2006. All rights reserved.