Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | | | | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, UART/USART | | Peripherals | Brown-out Detect/Reset, LED, POR, WDT | | Number of I/O | 18 | | Program Memory Size | 2KB (2K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 20-DIP (0.300", 7.62mm) | | Supplier Device Package | 20-DIP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87lpc762fn-112 | | | | # Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP ### 87LPC762 | GENERAL DESCRIPTION | 1 | |-------------------------------------------------------|----| | FEATURES | 1 | | ORDERING INFORMATION | 1 | | PIN CONFIGURATION, 20-PIN DIP, SO, AND TSSOP PACKAGES | 2 | | LOGIC SYMBOL | 2 | | BLOCK DIAGRAM | 3 | | PIN DESCRIPTIONS | 5 | | SPECIAL FUNCTION REGISTERS | 6 | | FUNCTIONAL DESCRIPTION | 9 | | Enhanced CPU | 9 | | Analog Functions | 9 | | Analog Comparators | 9 | | Comparator Configuration | 9 | | Internal Reference Voltage | 11 | | Comparator Interrupt | 11 | | Comparators and Power Reduction Modes | 11 | | Comparator Configuration Example | 11 | | I <sup>2</sup> C Serial Interface | 12 | | I <sup>2</sup> C Interrupts | 12 | | Reading I2CON | 12 | | Checking ATN and DRDY | 13 | | Writing I2CON | 14 | | Regarding Transmit Active | 14 | | Regarding Software Response Time | 15 | | | 16 | | Interrupts | 17 | | External Interrupt Inputs | | | I/O Ports | 18 | | Quasi-Bidirectional Output Configuration | 18 | | Open Drain Output Configuration | 19 | | Push-Pull Output Configuration | 19 | | Keyboard Interrupt (KBI) | 20 | | Oscillator | 22 | | Low Frequency Oscillator Option | 22 | | Medium Frequency Oscillator Option | 22 | | High Frequency Oscillator Option | 22 | | On-Chip RC Oscillator Option | 22 | | External Clock Input Option | 22 | | Clock Output | 22 | | CPU Clock Modification: CLKR and DIVM | 24 | | Power Monitoring Functions | 24 | | Brownout Detection | 24 | | Power On Detection | 25 | | Power Reduction Modes | 25 | | Idle Mode | 25 | | Power Down Mode | 25 | | Low Voltage EPROM Operation | 27 | | Reset | 27 | | Timer/Counters | 28 | | Mode 0 | 29 | | Mode 1 | 30 | | Mode 2 | 30 | | Mode 3 | 30 | | Timer Overflow Toggle Output | 31 | | | 51 | ## Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 ### **GENERAL DESCRIPTION** The 87LPC762 is a 20-pin single-chip microcontroller designed for low pin count applications demanding high-integration, low cost solutions over a wide range of performance requirements. A member of the Philips low pin count family, the 87LPC762 offers programmable oscillator configurations for high and low speed crystals or RC operation, wide operating voltage range, programmable port output configurations, selectable Schmitt trigger inputs, LED drive outputs, and a built-in watchdog timer. The 87LPC762 is based on an accelerated 80C51 processor architecture that executes instructions at twice the rate of standard 80C51 devices. ### **FEATURES** - An accelerated 80C51 CPU provides instruction cycle times of 300–600ns for all instructions except multiply and divide when executing at 20 MHz. Execution at up to 20 MHz when V<sub>DD</sub> = 4.5 V to 6.0 V, 10 MHz when V<sub>DD</sub> = 2.7 V to 6.0 V. - 2.7 V to 6.0 V operating range for digital functions. - 2 kbytes EPROM code memory. - 128 byte RAM data memory. - 32-byte customer code EPROM allows serialization of devices, storage of setup parameters, etc. - Two 16-bit counter/timers. Each timer may be configured to toggle a port output upon timer overflow. - Two analog comparators. - Full duplex UART. - I<sup>2</sup>C communication port. - Eight keypad interrupt inputs, plus two additional external interrupt inputs. - Four interrupt priority levels. - Watchdog timer with separate on-chip oscillator, requiring no external components. The watchdog timeout time is selectable from 8 values. - Active low reset. On-chip power-on reset allows operation with no external reset components. - Low voltage reset. One of two preset low voltage levels may be selected to allow a graceful system shutdown when power fails. May optionally be configured as an interrupt. - Oscillator Fail Detect. The watchdog timer has a separate fully on-chip oscillator, allowing it to perform an oscillator fail detect function. - Configurable on-chip oscillator with frequency range and RC oscillator options (selected by user programmed EPROM bits). The RC oscillator option allows operation with no external oscillator components. - Programmable port output configuration options: quasi-bidirectional, open drain, push-pull, input-only. - Selectable Schmitt trigger port inputs. - LED drive capability (20 mA) on all port pins. - Controlled slew rate port outputs to reduce EMI. Outputs have approximately 10 ns minimum ramp times. - 15 I/O pins minimum. Up to 18 I/O pins using on-chip oscillator and reset options. - Only power and ground connections are required to operate the 87LPC762 when fully on-chip oscillator and reset options are selected. - Serial EPROM programming allows simple in-circuit production coding. Two EPROM security bits prevent reading of sensitive application programs. - Idle and Power Down reduced power modes. Improved wakeup from Power Down mode (a low interrupt input starts execution). Typical Power Down current is 1 μA. - 20-pin DIP, SO, and TSSOP packages. ### ORDERING INFORMATION | Part Number | Temperature Range °C and Package | Frequency | Drawing Number | |--------------|----------------------------------------------|----------------------------|----------------| | P87LPC762BN | 0 to +70, Plastic Dual In-Line Package | 20 MHz (5 V), 10 MHz (3 V) | SOT146-1 | | P87LPC762BD | 0 to +70, Plastic Small Outline Package | 20 MHz (5 V), 10 MHz (3 V) | SOT163-1 | | P87LPC762FN | –45 to +85, Plastic Dual In-Line Package | 20 MHz (5 V), 10 MHz (3 V) | SOT146-1 | | P87LPC762FD | -45 to +85, Plastic Small Outline Package | 20 MHz (5 V), 10 MHz (3 V) | SOT163-1 | | P87LPC762BDH | 0 to +70, Plastic Thin Small Outline Package | 20 MHz (5 V), 10 MHz (3 V) | SOT360-1 | Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 ### **BLOCK DIAGRAM** # Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 Figure 1. 87LPC762 Program and Data Memory Map # Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 ### **PIN DESCRIPTIONS** | MNEMONIC | PIN NO. | TYPE | | NAME AND FUNCTION | | | | | | |-----------------|---------------------|------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | P0.0–P0.7 | 1, 13, 14,<br>16–20 | I/O | the quasi-bid<br>by the PRHI<br>depends upo | lirectional mo<br>bit in the UC<br>on the port co | /O port with a user-configurable output type. Port 0 latches are configured in de and have either ones or zeros written to them during reset, as determined FG1 configuration byte. The operation of port 0 pins as inputs and outputs infiguration selected. Each port pin is configured independently. Refer to the uration and the DC Electrical Characteristics for details. | | | | | | | | | The Keyboar | d Interrupt fe | ature operates with port 0 pins. | | | | | | | | | Port 0 also p | rovides vario | us special functions as described below. | | | | | | | 1 | 0 | P0.0 | CMP2 | Comparator 2 output. | | | | | | | 20 | I | P0.1 | CIN2B | Comparator 2 positive input B. | | | | | | | 19 | I | P0.2 | CIN2A | Comparator 2 positive input A. | | | | | | | 18 | I | P0.3 | CIN1B | Comparator 1 positive input B. | | | | | | | 17 | I | P0.4 | CIN1A | Comparator 1 positive input A. | | | | | | | 16 | I | P0.5 | CMPREF | Comparator reference (negative) input. | | | | | | | 14 | 0 | P0.6 | CMP1 | Comparator 1 output. | | | | | | | 13 | I/O | P0.7 | T1 | Timer/counter 1 external count input or overflow output. | | | | | | P1.0-P1.7 | 2–4, 8–12 | I/O | below. Port 1<br>written to the<br>operation of<br>selected. Ea-<br>port configur | latches are my during resthe configura character at the contacter c | /O port with a user-configurable output type, except for three pins as noted configured in the quasi-bidirectional mode and have either ones or zeros et, as determined by the PRHI bit in the UCFG1 configuration byte. The ble port 1 pins as inputs and outputs depends upon the port configuration figurable port pins are programmed independently. Refer to the section on I/O DC Electrical Characteristics for details. | | | | | | | | | Port 1 also p | rovides vario | us special functions as described below. | | | | | | | 12 | 0 | P1.0 | TxD | Transmitter output for the serial port. | | | | | | | 11 | I | P1.1 | RxD | Receiver input for the serial port. | | | | | | | 10 | I/O<br>I/O | P1.2 | T0<br>SCL | Timer/counter 0 external count input or overflow output. I <sup>2</sup> C serial clock input/output. When configured as an output, P1.2 is open drain, in order to conform to I <sup>2</sup> C specifications. | | | | | | | 9 | I<br>I/O | P1.3 | INTO<br>SDA | External interrupt 0 input. I <sup>2</sup> C serial data input/output. When configured as an output, P1.3 is open drain, in order to conform to I <sup>2</sup> C specifications. | | | | | | | 8 | ı | P1.4 | INT1 | External interrupt 1 input. | | | | | | | 4 | I | P1.5 | RST | External Reset input (if selected via EPROM configuration). A low on this pin resets the microcontroller, causing I/O ports and peripherals to take on their default states, and the processor begins execution at address 0. When used as a port pin, P1.5 is a Schmitt trigger input only. | | | | | | P2.0-P2.1 | 6, 7 | I/O | quasi-bidired<br>the PRHI bit<br>depends upo<br>section on I/0 | tional mode a<br>in the UCFG<br>on the port co<br>O port config | O port with a user-configurable output type. Port 2 latches are configured in the and have either ones or zeros written to them during reset, as determined by 1 configuration byte. The operation of port 2 pins as inputs and outputs infiguration selected. Each port pin is configured independently. Refer to the uration and the DC Electrical Characteristics for details. us special functions as described below. | | | | | | | 7 | | | | · | | | | | | | 7 | 0 | P2.0 | X2 | Output from the oscillator amplifier (when a crystal oscillator option is selected via the EPROM configuration). | | | | | | | | | | CLKOUT | CPU clock divided by 6 clock output when enabled via SFR bit and in conjunction with internal RC oscillator or external clock input. | | | | | | | 6 | I | P2.1 | X1 | Input to the oscillator circuit and internal clock generator circuits (when selected via the EPROM configuration). | | | | | | V <sub>SS</sub> | 5 | I | Ground: 0V | reference. | | | | | | | $V_{DD}$ | 15 | I | Power Supp<br>Power Down | | e power supply voltage for normal operation as well as Idle and | | | | | # Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 ### **SPECIAL FUNCTION REGISTERS** | Name | Description | SFR<br>Address | M | SB | Bit Fu | nctions a | nd Addre | esses | LS | SB | Reset<br>Value | |---------|-----------------------------------------|----------------|--------|--------|--------|-----------|----------|-------|--------|------|------------------| | | | | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | | | ACC* | Accumulator | E0h | | | | | | | | | 00h | | AUXR1# | Auxiliary Function<br>Register | A2h | KBF | BOD | BOI | LPEP | SRST | 0 | - | DPS | 02h <sup>1</sup> | | | | | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | ] | | B* | B register | F0h | | | | | | | | | 00h | | CMP1# | Comparator 1 control register | ACh | _ | _ | CE1 | CP1 | CN1 | OE1 | CO1 | CMF1 | 00h <sup>1</sup> | | CMP2# | Comparator 2 control register | ADh | - | - | CE2 | CP2 | CN2 | OE2 | CO2 | CMF2 | 00h <sup>1</sup> | | DIVM# | CPU clock divide-by-M control | 95h | | | | | | | | | 00h | | DPTR: | Data pointer (2 bytes) | | | | | | | | | | | | DPH | Data pointer high byte | 83h | | | | | | | | | 00h | | DPL | Data pointer low byte | 82h | | | | | | | | | 00h | | | | | CF | CE | CD | CC | СВ | CA | C9 | C8 | ] | | I2CFG#* | I <sup>2</sup> C configuration register | C8h/RD | SLAVEN | MASTRQ | 0 | TIRUN | - | - | CT1 | CT0 | 00h <sup>1</sup> | | | | C8h/WR | SLAVEN | MASTRQ | CLRTI | TIRUN | - | - | CT1 | СТ0 | | | | | | DF | DE | DD | DC | DB | DA | D9 | D8 | | | I2CON#* | I <sup>2</sup> C control register | D8h/RD | RDAT | ATN | DRDY | ARL | STR | STP | MASTER | - | 80h <sup>1</sup> | | | | D8h/WR | CXA | IDLE | CDR | CARL | CSTR | CSTP | XSTR | XSTP | | | I2DAT# | I <sup>2</sup> C data register | D9h/RD | RDAT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80h | | | | D9h/WR | XDAT | х | х | Х | х | Х | Х | Х | | | | | | AF | AE | AD | AC | AB | AA | A9 | A8 | | | IEN0* | Interrupt enable 0 | A8h | EA | EWD | EBO | ES | ET1 | EX1 | ET0 | EX0 | 00h | | | | | EF | EE | ED | EC | EB | EA | E9 | E8 | | | IEN1#* | Interrupt enable 1 | E8h | ETI | - | EC1 | - | - | EC2 | EKB | El2 | 00h <sup>1</sup> | | | | | BF | BE | BD | BC | BB | ВА | B9 | B8 | | | IP0* | Interrupt priority 0 | B8h | - | PWD | PBO | PS | PT1 | PX1 | PT0 | PX0 | 00h <sup>1</sup> | | IP0H# | Interrupt priority 0 high byte | B7h | - | PWDH | РВОН | PSH | PT1H | PX1H | PT0H | PX0H | 00h <sup>1</sup> | | | | | FF | FE | FD | FC | FB | FA | F9 | F8 | | | IP1* | Interrupt priority 1 | F8h | PTI | _ | PC1 | _ | _ | PC2 | PKB | PI2 | 00h <sup>1</sup> | ## Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 #### Internal Reference Voltage An internal reference voltage generator may supply a default reference when a single comparator input pin is used. The value of the internal reference voltage, referred to as $V_{ref}$ , is 1.28 V $\pm 10\%$ . ### **Comparator Interrupt** Each comparator has an interrupt flag CMFn contained in its configuration register. This flag is set whenever the comparator output changes state. The flag may be polled by software or may be used to generate an interrupt. The interrupt will be generated when the corresponding enable bit ECn in the IEN1 register is set and the interrupt system is enabled via the EA bit in the IEN0 register. ### **Comparators and Power Reduction Modes** Either or both comparators may remain enabled when Power Down or Idle mode is activated. The comparators will continue to function in the power reduction mode. If a comparator interrupt is enabled, a change of the comparator output state will generate an interrupt and wake up the processor. If the comparator output to a pin is enabled, the pin should be configured in the push-pull mode in order to obtain fast switching times while in power down mode. The reason is that with the oscillator stopped, the temporary strong pull-up that normally occurs during switching on a quasi-bidirectional port pin does not take place. Comparators consume power in Power Down and Idle modes, as well as in the normal operating mode. This fact should be taken into account when system power consumption is an issue. ### **Comparator Configuration Example** The code shown in Figure 5 is an example of initializing one comparator. Comparator 1 is configured to use the CIN1A and CMPREF inputs, outputs the comparator result to the CMP1 pin, and generates an interrupt when the comparator output changes. The interrupt routine used for the comparator must clear the interrupt flag (CMF1 in this case) before returning. ``` CmpInit: PT0AD, #30h ; Disable digital inputs on pins that are used mov for analog functions: CIN1A, CMPREF. anl POM2,#0cfh ; Disable digital outputs on pins that are used P0M1,#30h for analog functions: CIN1A, CMPREF. orl mov CMP1, #24h ; Turn on comparator 1 and set up for: - Positive input on CIN1A. - Negative input from CMPREF pin. - Output to CMP1 pin enabled. call delay10us ; The comparator has to start up for at least 10 microseconds before use. anl CMP1,#0feh ; Clear comparator 1 interrupt flag. EC1 ; Enable the comparator 1 interrupt. The setb priority is left at the current value. setb EΑ Enable the interrupt system (if needed). ; Return to caller. ret SU01189 ``` Figure 5. ## Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 ARL "Arbitration Loss" is 1 when transmit Active was set, but this device lost arbitration to another transmitter. Transmit Active is cleared when ARL is 1. There are four separate cases in which ARL is set. - 1. If the program sent a 1 or repeated start, but another device sent a 0, or a stop, so that SDA is 0 at the rising edge of SCL. (If the other device sent a stop, the setting of ARL will be followed shortly by STP being set.) - 2. If the program sent a 1, but another device sent a repeated start, and it drove SDA low before SCL could be driven low. (This type of ARL is always accompanied by STR = 1.) - 3. In master mode, if the program sent a repeated start, but another device sent a 1, and it drove SCL low before this device could drive SDA low. - 4. In master mode, if the program sent stop, but it could not be sent because another device sent a 0. STR "STaRt" is set to a 1 when an I<sup>2</sup>C start condition is detected at a non-idle slave or at a master. (STR is not set when an idle slave becomes active due to a start bit; the slave has nothing useful to do until the rising edge of SCL sets DRDY.) STP "SToP" is set to 1 when an I<sup>2</sup>C stop condition is detected at a non-idle slave or at a master. (STP is not set for a stop condition at an idle slave.) MASTER "MASTER" is 1 if this device is currently a master on the I<sup>2</sup>C. MASTER is set when MASTRQ is 1 and the bus is not busy (i.e., if a start bit hasn't been received since reset or a "Timer I" time-out, or if a stop has been received since the last start). MASTER is cleared when ARL is set, or after the software writes MASTRQ = 0 and then XSTP = 1. ### Writing I2CON Typically, for each bit in an I<sup>2</sup>C message, a service routine waits for ATN = 1. Based on DRDY, ARL, STR, and STP, and on the current bit position in the message, it may then write I2CON with one or more of the following bits, or it may read or write the I2DAT register. CXA Writing a 1 to "Clear Xmit Active" clears the Transmit Active state. (Reading the I2DAT register also does this.) #### **Regarding Transmit Active** Transmit Active is set by writing the I2DAT register, or by writing I2CON with XSTR = 1 or XSTP = 1. The $I^2$ C interface will only drive the SDA line low when Transmit Active is set, and the ARL bit will only be set to 1 when Transmit Active is set. Transmit Active is cleared by reading the I2DAT register, or by writing I2CON with CXA = 1. Transmit Active is automatically cleared when ARL is 1. IDLE Writing 1 to "IDLE" causes a slave's I<sup>2</sup>C hardware to ignore the I<sup>2</sup>C until the next start condition (but if MASTRQ is 1, then a stop condition will cause this device to become a master). CDR Writing a 1 to "Clear Data Ready" clears DRDY. (Reading or writing the I2DAT register also does this.) CARL Writing a 1 to "Clear Arbitration Loss" clears the ARL bit. CSTR Writing a 1 to "Clear STaRt" clears the STR bit. CSTP Writing a 1 to "Clear SToP" clears the STP bit. Note that if one or more of DRDY, ARL, STR, or STP is 1, the low time of SCL is stretched until the service routine responds by clearing them. Writing 1s to "Xmit repeated STaRt" and CDR tells the I<sup>2</sup>C hardware to send a repeated start condition. This should only be at a master. Note that XSTR need not and should not be used to send an "initial" (non-repeated) start; it is sent automatically by the I<sup>2</sup>C hardware. Writing XSTR = 1 includes the effect of writing I2DAT with XDAT = 1; it sets Transmit Active and releases SDA to high during the SCL low time. After SCL goes high, the I<sup>2</sup>C hardware waits for the suitable minimum time and then drives SDA low to make the start condition. **XSTP** Writing 1s to "Xmit SToP" and CDR tells the I<sup>2</sup>C hardware to send a stop condition. This should only be done at a master. If there are no more messages to initiate, the service routine should clear the MASTRQ bit in I2CFG to 0 before writing XSTP with 1. Writing XSTP = 1 includes the effect of writing I2DAT with XDAT = 0; it sets Transmit Active and drives SDA low during the SCL low time. After SCL goes high, the I<sup>2</sup>C hardware waits for the suitable minimum time and then releases SDA to high to make the stop condition. Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 Table 1. Interaction of TIRUN with SLAVEN, MASTRQ, and MASTER | SLAVEN,<br>MASTRQ,<br>MASTER | TIRUN | OPERATING MODE | |------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All 0 | 0 | The I <sup>2</sup> C interface is disabled. Timer I is cleared and does not run. This is the state assumed after a reset. If an I <sup>2</sup> C application wants to ignore the I <sup>2</sup> C at certain times, it should write SLAVEN, MASTRQ, and TIRUN all to zero. | | All 0 | 1 | The I <sup>2</sup> C interface is disabled. | | Any or all 1 | 0 | The I <sup>2</sup> C interface is enabled. The 3 low-order bits of Timer I run for min-time generation, but the hi-order bits do not, so that there is no checking for I <sup>2</sup> C being "hung." This configuration can be used for very slow I <sup>2</sup> C operation. | | Any or all 1 | 1 | The I <sup>2</sup> C interface is enabled. Timer I runs during frames on the I <sup>2</sup> C, and is cleared by transitions on SCL, and by Start and Stop conditions. This is the normal state for I <sup>2</sup> C operation. | Table 2. CT1, CT0 Values | CT1, CT0 | Min Time Count<br>(Machine Cycles) | CPU Clock Max<br>(for 100 kHz I <sup>2</sup> C) | Timeout Period<br>(Machine Cycles) | |----------|------------------------------------|-------------------------------------------------|------------------------------------| | 1 0 | 7 | 8.4 MHz | 1023 | | 0 1 | 6 | 7.2 MHz | 1022 | | 0 0 | 5 | 6.0 MHz | 1021 | | 1 1 | 4 | 4.8 MHz | 1020 | ### Interrupts The 87LPC762 uses a four priority level interrupt structure. This allows great flexibility in controlling the handling of the 87LPC762's many interrupt sources. The 87LPC762 supports up to 12 interrupt sources. Each interrupt source can be individually enabled or disabled by setting or clearing a bit in registers IEN0 or IEN1. The IEN0 register also contains a global disable bit, EA, which disables all interrupts at once. Each interrupt source can be individually programmed to one of four priority levels by setting or clearing bits in the IPO, IPOH, IP1, and IP1H registers. An interrupt service routine in progress can be interrupted by a higher priority interrupt, but not by another interrupt of the same or lower priority. The highest priority interrupt service cannot be interrupted by any other interrupt source. So, if two requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. This is called the arbitration ranking. Note that the arbitration ranking is only used to resolve simultaneous requests of the same priority level. Table 3 summarizes the interrupt sources, flag bits, vector addresses, enable bits, priority bits, arbitration ranking, and whether each interrupt may wake up the CPU from Power Down mode. Table 3. Summary of Interrupts | Description | Interrupt<br>Flag Bit(s) | Vector<br>Address | Interrupt<br>Enable Bit(s) | Interrupt<br>Priority | Arbitration<br>Ranking | Power Down<br>Wakeup | |----------------------------|--------------------------|-------------------|----------------------------|-----------------------|------------------------|----------------------| | External Interrupt 0 | IE0 | 0003h | EX0 (IEN0.0) | IP0H.0, IP0.0 | 1 (highest) | Yes | | Timer 0 Interrupt | TF0 | 000Bh | ET0 (IEN0.1) | IP0H.1, IP0.1 | 4 | No | | External Interrupt 1 | IE1 | 0013h | EX1 (IEN0.2) | IP0H.2, IP0.2 | 6 | Yes | | Timer 1 Interrupt | TF1 | 001Bh | ET1 (IEN0.3) | IP0H.3, IP0.3 | 9 | No | | Serial Port Tx and Rx | TI & RI | 0023h | ES (IEN0.4) | IP0H.4, IP0.4 | 11 | No | | Brownout Detect | BOD | 002Bh | EBO (IEN0.5) | IP0H.5, IP0.5 | 2 | Yes | | I <sup>2</sup> C Interrupt | ATN | 0033h | EI2 (IEN1.0) | IP1H.0, IP1.0 | 5 | No | | KBI Interrupt | KBF | 003Bh | EKB (IEN1.1) | IP1H.1, IP1.1 | 7 | Yes | | Comparator 2 interrupt | CMF2 | 0043h | EC2 (IEN1.2) | IP1H.2, IP1.2 | 10 | Yes | | Watchdog Timer | WDOVF | 0053h | EWD (IEN0.6) | IP0H.6, IP0.6 | 3 | Yes | | Comparator 1 interrupt | CMF1 | 0063h | EC1 (IEN1.5) | IP1H.5, IP1.5 | 8 | Yes | | Timer I interrupt | - | 0073h | ETI (IEN1.7) | IP1H.7, IP1.7 | 12 (lowest) | No | ## Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 Figure 18. Block Diagram of Oscillator Control #### **CPU Clock Modification: CLKR and DIVM** For backward compatibility, the CLKR configuration bit allows setting the 87LPC762 instruction and peripheral timing to match standard 80C51 timing by dividing the CPU clock by two. Default timing for the 87LPC762 is 6 CPU clocks per machine cycle while standard 80C51 timing is 12 clocks per machine cycle. This division also applies to peripheral timing, allowing 80C51 code that is oscillator frequency and/or timer rate dependent. The CLKR bit is located in the EPROM configuration register UCFG1, described under EPROM Characteristics In addition to this, the CPU clock may be divided down from the oscillator rate by a programmable divider, under program control. This function is controlled by the DIVM register. If the DIVM register is set to zero (the default value), the CPU will be clocked by either the unmodified oscillator rate, or that rate divided by two, as determined by the previously described CLKR function. When the DIVM register is set to some value N (between 1 and 255), the CPU clock is divided by 2 \* (N + 1). Clock division values from 4 through 512 are thus possible. This feature makes it possible to temporarily run the CPU at a lower rate, reducing power consumption, in a manner similar to Idle mode. By dividing the clock, the CPU can retain the ability to respond to events other than those that can cause interrupts (i.e. events that allow exiting the Idle mode) by executing its normal program at a lower rate. This can allow bypassing the oscillator startup time in cases where Power Down mode would otherwise be used. The value of DIVM may be changed by the program at any time without interrupting code execution. ### **Power Monitoring Functions** The 87LPC762 incorporates power monitoring functions designed to prevent incorrect operation during initial power up and power loss or reduction during operation. This is accomplished with two hardware functions: Power-On Detect and Brownout Detect. ### **Brownout Detection** The Brownout Detect function allows preventing the processor from failing in an unpredictable manner if the power supply voltage drops below a certain level. The default operation is for a brownout detection to cause a processor reset, however it may alternatively be configured to generate an interrupt by setting the BOI bit in the AUXR1 register (AUXR1.5). The 87LPC762 allows selection of two Brownout levels: $2.5 \, \text{V}$ or $3.8 \, \text{V}$ . When $V_{DD}$ drops below the selected voltage, the brownout detector triggers and remains active until $V_{DD}$ is returns to a level above the Brownout Detect voltage. When Brownout Detect causes a processor reset, that reset remains active as long as $V_{DD}$ remains below the Brownout Detect voltage. When Brownout Detect generates an interrupt, that interrupt occurs once as $V_{DD}$ crosses from above to below the Brownout Detect voltage. For the interrupt to be processed, the interrupt system and the BOI interrupt must both be enabled (via the EA and EBO bits in IEN0). When Brownout Detect is activated, the BOF flag in the PCON register is set so that the cause of processor reset may be determined by software. This flag will remain set until cleared by software. ## Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 ### Low Voltage EPROM Operation The EPROM array contains some analog circuits that are not required when $V_{DD}$ is less than 4 V, but are required for a $V_{DD}$ greater than 4 V. The LPEP bit (AUXR.4), when set by software, will power down these analog circuits resulting in a reduced supply current. LPEP is cleared only by power-on reset, so it may be set ONLY for applications that always operate with $V_{DD}$ less than 4 V. #### Reset The 87LPC762 has an integrated power-on reset circuit which always provides a reset when power is initially applied to the device. It is recommended to use the internal reset whenever possible to save external components and to be able to use pin P1.5 as a general-purpose input pin. The 87LPC762 can additionally be configured to use P1.5 as an external active-low reset pin RST by programming the RPD bit in the User Configuration Register UCFG1 to 0. The internal reset is still active on power-up of the device. While the signal on the RST pin is low, the 87LPC762 is held in reset until the signal goes high. The watchdog timer on the LPC762 can act as an oscillator fail detect because it uses an independent, fully on-chip oscillator. UCFG1 is described in the System Configuration Bytes section of this datasheet. Figure 20. Using pin P1.5 as general purpose input pin or as low-active reset pin Figure 21. Block Diagram Showing Reset Sources ### Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 #### Timer/Counters The 87LPC762 has two general purpose counter/timers which are upward compatible with the standard 80C51 Timer 0 and Timer 1. Both can be configured to operate either as timers or event counters (see Figure 22). An option to automatically toggle the T0 and/or T1 pins upon timer overflow has been added. In the "Timer" function, the register is incremented every machine cycle. Thus, one can think of it as counting machine cycles. Since a machine cycle consists of 6 CPU clock periods, the count rate is 1/6 of the CPU clock frequency. Refer to the section Enhanced CPU for a description of the CPU clock. In the "Counter" function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T0 or T1. In this function, the external input is sampled once during every machine cycle. When the samples of the pin state show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during the cycle following the one in which the transition was detected. Since it takes 2 machine cycles (12 CPU clocks) to recognize a 1-to-0 transition, the maximum count rate is 1/6 of the CPU clock frequency. There are no restrictions on the duty cycle of the external input signal, but to ensure that a given level is sampled at least once before it changes, it should be held for at least one full machine cycle. The "Timer" or "Counter" function is selected by control bits $C/\overline{T}$ in the Special Function Register TMOD. In addition to the "Timer" or "Counter" selection, Timer 0 and Timer 1 have four operating modes, which are selected by bit-pairs (M1, M0) in TMOD. Modes 0, 1, and 2 are the same for both Timers/Counters. Mode 3 is different. The four operating modes are described in the following text. Figure 22. Timer/Counter Mode Control Register (TMOD) ## Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 #### Serial Port Control Register (SCON) The serial port control and status register is the Special Function Register SCON, shown in Figure 28. This register contains not only the mode selection bits, but also the 9th data bit for transmit and receive (TB8 and RB8), and the serial port interrupt bits (TI and RI). The Framing Error bit (FE) allows detection of missing stop bits in the received data stream. The FE bit shares the bit position SCON.7 with the SM0 bit. Which bit appears in SCON at any particular time is determined by the SMOD0 bit in the PCON register. If SMOD0 = 0, SCON.7 is the SM0 bit. If SMOD0 = 1, SCON.7 is the FE bit. Once set, the FE bit remains set until it is cleared by software. This allows detection of framing errors for a group of characters without the need for monitoring it for every character individually. Figure 28. Serial Port Control Register (SCON) Figure 32. Serial Port Mode 3 ## Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 Figure 33. Block Diagram of the Watchdog Timer Figure 34. Watchdog Timer Control Register (WDCON) ### Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 #### Additional Features The AUXR1 register contains several special purpose control bits that relate to several chip features. AUXR1 is described in Figure 35. #### Software Reset The SRST bit in AUXR1 allows software the opportunity to reset the processor completely, as if an external reset or watchdog reset had occurred. If a value is written to AUXR1 that contains a 1 at bit position 3, all SFRs will be initialized and execution will resume at program address 0000. Care should be taken when writing to AUXR1 to avoid accidental software resets. #### **Dual Data Pointers** The dual Data Pointer (DPTR) adds to the ways in which the processor can specify the address used with certain instructions. The DPS bit in the AUXR1 register selects one of the two Data Pointers. The DPTR that is not currently selected is not accessible to software unless the DPS bit is toggled. Specific instructions affected by the Data Pointer selection are: INC **DPTR** Increments the Data Pointer by 1. JMP @A+DPTR Jump indirect relative to DPTR value. DPTR, #data16 Load the Data Pointer with a 16-bit MOVC A, @A+DPTR Move code byte relative to DPTR to the accumulator. MOVX A, @DPTR Move data byte the accumulator to data memory relative to DPTR. MOVX @DPTR. A Move data byte from data memory relative to DPTR to the accumulator. Also, any instruction that reads or manipulates the DPH and DPL registers (the upper and lower bytes of the current DPTR) will be affected by the setting of DPS. The MOVX instructions have limited application for the 87LPC762 since the part does not have an external data bus. However, they may be used to access EPROM configuration information (see EPROM Characteristics section). Bit 2 of AUXR1 is permanently wired as a logic 0. This is so that the DPS bit may be toggled (thereby switching Data Pointers) simply by incrementing the AUXR1 register, without the possibility of inadvertently altering other bits in the register. Figure 35. AUXR1 Register ## Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 ### **EPROM Characteristics** Programming of the EPROM on the 87LPC762 is accomplished with a serial programming method. Commands, addresses, and data are transmitted to and from the device on two pins after programming mode is entered. Serial programming allows easy implementation of in-circuit programming of the 87LPC762 in an application board. The 87LPC762 contains three signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes designate the device as an 87LPC762 manufactured by Philips. The signature bytes may be read by the user program at addresses FC30h, FC31h and FC60h with the MOVC instruction, using the DPTR register for addressing. A special user data area is also available for access via the MOVC instruction at addresses FCE0h through FCFFh. This "customer code" space is programmed in the same manner as the main code EPROM and may be used to store a serial number, manufacturing date, or other application information. #### 32-Byte Customer Code Space A small supplemental EPROM space is reserved for use by the customer in order to identify code revisions, store checksums, add a serial number to each device, or any other desired use. This area exists in the code memory space from addresses FCE0h through FCFFh. Code execution from this space is not supported, but it may be read as data through the use of the MOVC instruction with the appropriate addresses. The memory may be programmed at the same time as the rest of the code memory and UCFG bytes are programmed. ### **System Configuration Bytes** A number of user configurable features of the 87LPC762 must be defined at power up and therefore cannot be set by the program after start of execution. Those features are configured through the use of two EPROM bytes that are programmed in the same manner as the EPROM program space. The contents of the two configuration bytes, UCFG1 and UCFG2, are shown in Figures 36 and 37. The values of these bytes may be read by the program through the use of the MOVX instruction at the addresses shown in the figure. | FG1 Address | s: FD00h | | | | | | | | Un | programmed Value: FF | |-------------|----------|--------|-------------------------------------------|-----------------------------|--------------|--------------|-------------|--------------|-------------|-----------------------------------------------| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | WDTE | RPD | PRHI | BOV | CLKR | FOSC2 | FOSC1 | FOSC0 | | | BIT | SYM | BOL | FUNC | ION | | | | | | | | UCFG1.7 | WD | TE | | | nable. Whe | | ımed (0), d | lisables the | watchdog | timer. The timer may | | UCFG1.6 | RF | PD | | oin disable<br>nly port pin | | sables the | reset fund | tion of pin | P1.5, allov | ving it to be used as an | | UCFG1.5 | PR | RHI | Port re | set high. W | /hen 1, port | s reset to | a high stat | e. When 0, | ports rese | et to a low state. | | UCFG1.4 | ВС | OV | | | | | | | | When 0, the brownout ions section. | | UCFG1.3 | CL | KR | taking | 12 CPU clo | | plete as in | the standa | | | ults in machine cycles ackward compatibility, | | UCFG1.2-0 | FOSC2- | -FSOC0 | | | | | | | | tion. Combinations for future use. | | | FOSC2- | -FOSC0 | Oscilla | or Configu | ration | | | | | | | | 1 1 | 1 1 | Externa | al clock inp | ut on X1 (d | efault setti | ng for an ι | ınprogramı | med part). | | | | 0 1 | 1 1 | Interna | RC oscilla | ator, 6 MHz | . For tolera | ance, see A | AC Electric | al Charact | eristics table. | | | 0 1 | 1 0 | Low frequency crystal, 20 kHz to 100 kHz. | | | | | | | | | | 0 ( | 0 1 | Mediur | n frequenc | y crystal or | resonator, | 100 kHz t | o 4 MHz. | | | | | 0 ( | 0 0 | High fr | equency cr | ystal or res | onator, 4 N | /IHz to 20 | MHz. | | | | | | | | | | | | | | SU01477 | Figure 36. EPROM System Configuration Byte 1 (UCFG1) # Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 Figure 42. Typical Idd versus frequency (high frequency oscillator, 25°C) Figure 43. Typical Active Idd versus frequency (external clock, 25°C, LPEP=0) Figure 44. Typical Active Idd versus frequency (external clock, 25°C, LPEP=1) Figure 45. Typical Idle Idd versus frequency (external clock, 25°C, LPEP=1) Figure 46. Typical Idle Idd versus frequency (external clock, 25°C, LPEP=0) 87LPC762 ### DIP20: plastic dual in-line package; 20 leads (300 mil) SOT146-1 ### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D (1) | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 0.36<br>0.23 | 26.92<br>26.54 | 6.40<br>6.22 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 2.0 | | inches | 0.17 | 0.020 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045 | 0.25<br>0.24 | 0.10 | 0.30 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.078 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFEF | EUROPEAN | ISSUE DATE | | | |----------|-----|---------------|----------|------------|------------|---------------------------------| | VERSION | IEC | EC JEDEC EIAJ | | PROJECTION | ISSUE DATE | | | SOT146-1 | | MS-001 | SC-603 | | | <del>95-05-24</del><br>99-12-27 | # Low power, low price, low pin count (20 pin) microcontroller with 2 kbyte OTP 87LPC762 ### **REVISION HISTORY** | Date | CPCN | Description | |-------------|----------------|----------------------------------------------------------------------------------------------------------------| | 2001 Oct 26 | 9397 750 09018 | Removed external components from external reset descriptions in Figure 20. These components are not necessary. | | 2001 Apr 04 | 9397 750 08244 | Previous release |