Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 27648 | | Number of I/O | 60 | | Number of Gates | 90000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 180-WFQFN Dual Rows, Exposed Pad | | Supplier Device Package | 180-QFN (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/afs090-1qng180 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Fusion Device Family Overview #### Instant On Flash-based Fusion devices are Level 0 Instant On. Instant On Fusion devices greatly simplify total system design and reduce total system cost by eliminating the need for CPLDs. The Fusion Instant On clocking (PLLs) replaces off-chip clocking resources. The Fusion mix of Instant On clocking and analog resources makes these devices an excellent choice for both system supervisor and system management functions. Instant On from a single 3.3 V source enables Fusion devices to initiate, control, and monitor multiple voltage supplies while also providing system clocks. In addition, glitches and brownouts in system power will not corrupt the Fusion device flash configuration. Unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables reduction or complete removal of expensive voltage monitor and brownout detection devices from the PCB design. Flash-based Fusion devices simplify total system design and reduce cost and design risk, while increasing system reliability. #### Firm Errors Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. Another source of radiation-induced firm errors is alpha particles. For an alpha to cause a soft or firm error, its source must be in very close proximity to the affected circuit. The alpha source must be in the package molding compound or in the die itself. While low-alpha molding compounds are being used increasingly, this helps reduce but does not entirely eliminate alpha-induced firm errors. Firm errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not occur in Fusion flash-based FPGAs. Once it is programmed, the flash cell configuration element of Fusion FPGAs cannot be altered by high-energy neutrons and is therefore immune to errors from them. Recoverable (or soft) errors occur in the user data SRAMs of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric. #### Low Power Flash-based Fusion devices exhibit power characteristics similar to those of an ASIC, making them an ideal choice for power-sensitive applications. With Fusion devices, there is no power-on current surge and no high current transition, both of which occur on many FPGAs. Fusion devices also have low dynamic power consumption and support both low power standby mode and very low power sleep mode, offering further power savings. # **Advanced Flash Technology** The Fusion family offers many benefits, including nonvolatility and reprogrammability through an advanced flash-based, 130-nm LVCMOS process with seven layers of metal. Standard CMOS design techniques are used to implement logic and control functions. The combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows very high logic utilization (much higher than competing SRAM technologies) without compromising device routability or performance. Logic functions within the device are interconnected through a four-level routing hierarchy. 1-3 Revision 6 #### **Advanced Architecture** The proprietary Fusion architecture provides granularity comparable to standard-cell ASICs. The Fusion device consists of several distinct and programmable architectural features, including the following (Figure 1-1 on page 1-5): - · Embedded memories - Flash memory blocks - FlashROM - SRAM and FIFO - · Clocking resources - PLL and CCC - RC oscillator - Crystal oscillator - No-Glitch MUX (NGMUX) - Digital I/Os with advanced I/O standards - FPGA VersaTiles - · Analog components - ADC - Analog I/Os supporting voltage, current, and temperature monitoring - 1.5 V on-board voltage regulator - Real-time counter The FPGA core consists of a sea of VersaTiles. Each VersaTile can be configured as a three-input logic lookup table (LUT) equivalent or a D-flip-flop or latch (with or without enable) by programming the appropriate flash switch interconnections. This versatility allows efficient use of the FPGA fabric. The VersaTile capability is unique to the Microsemi families of flash-based FPGAs. VersaTiles and larger functions are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Maximum core utilization is possible for virtually any design. In addition, extensive on-chip programming circuitry allows for rapid (3.3 V) single-voltage programming of Fusion devices via an IEEE 1532 JTAG interface. # **Unprecedented Integration** # Integrated Analog Blocks and Analog I/Os Fusion devices offer robust and flexible analog mixed signal capability in addition to the high-performance flash FPGA fabric and flash memory block. The many built-in analog peripherals include a configurable 32:1 input analog MUX, up to 10 independent MOSFET gate driver outputs, and a configurable ADC. The ADC supports 8-, 10-, and 12-bit modes of operation with a cumulative sample rate up to 600 k samples per second (Ksps), differential nonlinearity (DNL) < 1.0 LSB, and Total Unadjusted Error (TUE) of 0.72 LSB in 10-bit mode. The TUE is used for characterization of the conversion error and includes errors from all sources, such as offset and linearity. Internal bandgap circuitry offers 1% voltage reference accuracy with the flexibility of utilizing an external reference voltage. The ADC channel sampling sequence and sampling rate are programmable and implemented in the FPGA logic using Designer and Libero SoC software tool support. Two channels of the 32-channel ADCMUX are dedicated. Channel 0 is connected internally to VCC and can be used to monitor core power supply. Channel 31 is connected to an internal temperature diode which can be used to monitor device temperature. The 30 remaining channels can be connected to external analog signals. The exact number of I/Os available for external connection signals is device-dependent (refer to the "Fusion Family" table on page I for details). The system application, Level 3, is the larger user application that utilizes one or more applets. Designing at the highest level of abstraction supported by the Fusion technology stack, the application can be easily created in FPGA gates by importing and configuring multiple applets. In fact, in some cases an entire FPGA system design can be created without any HDL coding. An optional MCU enables a combination of software and HDL-based design methodologies. The MCU can be on-chip or off-chip as system requirements dictate. System portioning is very flexible, allowing the MCU to reside above the applets or to absorb applets, or applets and backbone, if desired. The Fusion technology stack enables a very flexible design environment. Users can engage in design across a continuum of abstraction from very low to very high. ### **Core Architecture** #### **VersaTile** Based upon successful ProASIC3/E logic architecture, Fusion devices provide granularity comparable to gate arrays. The Fusion device core consists of a sea-of-VersaTiles architecture. As illustrated in Figure 2-2, there are four inputs in a logic VersaTile cell, and each VersaTile can be configured using the appropriate flash switch connections: - · Any 3-input logic function - · Latch with clear or set - D-flip-flop with clear or set - Enable D-flip-flop with clear or set (on a 4th input) VersaTiles can flexibly map the logic and sequential gates of a design. The inputs of the VersaTile can be inverted (allowing bubble pushing), and the output of the tile can connect to high-speed, very-long-line routing resources. VersaTiles and larger functions are connected with any of the four levels of routing hierarchy. When the VersaTile is used as an enable D-flip-flop, the SET/CLR signal is supported by a fourth input, which can only be routed to the core cell over the VersaNet (global) network. The output of the VersaTile is F2 when the connection is to the ultra-fast local lines, or YL when the connection is to the efficient long-line or very-long-line resources (Figure 2-2). Note: \*This input can only be connected to the global clock distribution network. Figure 2-2 • Fusion Core VersaTile Figure 2-21 • Fusion CCC Options: Global Buffers with Programmable Delay ## **Global Input Selections** Each global buffer, as well as the PLL reference clock, can be driven from one of the following (Figure 2-22): - 3 dedicated single-ended I/Os using a hardwired connection - · 2 dedicated differential I/Os using a hardwired connection - The FPGA core GAA[0:2]: GA represents global in the northwest corner of the device. A[0:2]: designates specific A clock source. #### Notes: - 1. Represents the global input pins. Globals have direct access to the clock conditioning block and are not routed via the FPGA fabric. Refer to the "User I/O Naming Convention" section on page 2-158 for more information. - 2. Instantiate the routed clock source input as follows: - a) Connect the output of a logic element to the clock input of the PLL, CLKDLY, or CLKINT macro. - b) Do not place a clock source I/O (INBUF or INBUF\_LVPECL/LVDS) in a relevant global pin location. - 3. LVDS-based clock sources are available in the east and west banks on all Fusion devices. Figure 2-22 • Clock Input Sources Including CLKBUF, CLKBUF\_LVDS/LVPECL, and CLKINT 2-25 Revision 6 #### **Program Operation** A Program operation is initiated by asserting the PROGRAM signal on the interface. Program operations save the contents of the Page Buffer to the FB Array. Due to the technologies inherent in the FB, the total programming (including erase) time per page of the eNVM is 6.8 ms. While the FB is writing the data to the array, the BUSY signal will be asserted. During a Program operation, the sector and page addresses on ADDR are compared with the stored address for the page (and sector) in the Page Buffer. If there is a mismatch between the two addresses, the Program operation will be aborted and an error will be reported on the STATUS output. It is possible to write the Page Buffer to a different page in memory. When asserting the PROGRAM pin, if OVERWRITEPAGE is asserted as well, the FB will write the contents of the Page Buffer to the sector and page designated on the ADDR inputs if the destination page is not Overwrite Protected. A Program operation can be utilized to either modify the contents of the page in the flash memory block or change the protections for the page. Setting the OVERWRITEPROTECT bit on the interface while asserting the PROGRAM pin will put the page addressed into Overwrite Protect Mode. Overwrite Protect Mode safeguards a page from being inadvertently overwritten during subsequent Program or Erase operations. Program operations that result in a STATUS value of '01' do not modify the addressed page. For all other values of STATUS, the addressed page is modified. Program errors include the following: - 1. Attempting to program a page that is Overwrite Protected (STATUS = '01') - 2. Attempting to program a page that is not in the Page Buffer when the Page Buffer has entered Page Loss Protection Mode (STATUS = '01') - 3. Attempting to perform a program with OVERWRITEPAGE set when the page addressed has been Overwrite Protected (STATUS = '01') - 4. The Write Count of the page programmed exceeding the Write Threshold defined in the part specification (STATUS = '11') - 5. The ECC Logic determining that there is an uncorrectable error within the programmed page (STATUS = '10') - 6. Attempting to program a page that is **not** in the Page Buffer when OVERWRITEPAGE is not set and the page in the Page Buffer is modified (STATUS = '01') - 7. Attempting to program the page in the Page Buffer when the Page Buffer is **not** modified The waveform for a Program operation is shown in Figure 2-36. Figure 2-36 • FB Program Waveform Note: OVERWRITEPAGE is only sampled when the PROGRAM or ERASEPAGE pins are asserted. OVERWRITEPAGE is ignored in all other operations. The following error indications are possible for Read operations: - 1. STATUS = '01' when a single-bit data error was detected and corrected within the block addressed. - 2. STATUS = '10' when a double-bit error was detected in the block addressed (note that the error is uncorrected). In addition to data reads, users can read the status of any page in the FB by asserting PAGESTATUS along with REN. The format of the data returned by a page status read is shown in Table 2-23, and the definition of the page status bits is shown in Table 2-24. #### Table 2-23 • Page Status Read Data Format | 31 | 8 | 7 | 4 | 3 | 2 | 1 | 0 | |-----------------|---|------|-------|----------------|----------------|-----------------|---------------------| | Write Count Res | | Rese | erved | Over Threshold | Read Protected | Write Protected | Overwrite Protected | #### Table 2-24 • Page Status Bit Definition | Page Status Bit(s) | Definition | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31–8 | The number of times the page addressed has been programmed/erased | | 7–4 | Reserved; read as 0 | | 3 | Over Threshold indicator (see the "Program Operation" section on page 2-46) | | 2 | Read Protected; read protect bit for page, which is set via the JTAG interface and only affects JTAG operations. This bit can be overridden by using the correct user key value. | | 1 | Write Protected; write protect bit for page, which is set via the JTAG interface and only affects JTAG operations. This bit can be overridden by using the correct user key value. | | 0 | Overwrite Protected; designates that the user has set the OVERWRITEPROTECT bit on the interface while doing a Program operation. The page cannot be written without first performing an Unprotect Page operation. | 2-49 Revision 6 #### **Unprotect Page Operation** An Unprotect Page operation will clear the protection for a page addressed on the ADDR input. It is initiated by setting the UNPROTECTPAGE signal on the interface along with the page address on ADDR. If the page is not in the Page Buffer, the Unprotect Page operation will copy the page into the Page Buffer. The Copy Page operation occurs only if the current page in the Page Buffer is not Page Loss Protected. The waveform for an Unprotect Page operation is shown in Figure 2-42. Figure 2-42 • FB Unprotected Page Waveform The Unprotect Page operation can incur the following error conditions: - 1. If the copy of the page to the Page Buffer determines that the page has a single-bit correctable error in the data, it will report a STATUS = '01'. - 2. If the address on ADDR does not match the address of the Page Buffer, PAGELOSSPROTECT is asserted, and the Page Buffer has been modified, then STATUS = '11' and the addressed page is not loaded into the Page Buffer. - 3. If the copy of the page to the Page Buffer determines that at least one block in the page has a double-bit uncorrectable error, STATUS = '10' and the Page Buffer will contain the corrupted data. #### **Discard Page Operation** If the contents of the modified Page Buffer have to be discarded, the DISCARDPAGE signal should be asserted. This command results in the Page Buffer being marked as unmodified. The timing for the operation is shown in Figure 2-43. The BUSY signal will remain asserted until the operation has completed. Figure 2-43 • FB Discard Page Waveform 2-51 Revision 6 #### **Voltage Monitor** The Fusion Analog Quad offers a robust set of voltage-monitoring capabilities unique in the FPGA industry. The Analog Quad comprises three analog input pads— Analog Voltage (AV), Analog Current (AC), and Analog Temperature (AT)—and a single gate driver output pad, Analog Gate (AG). There are many common characteristics among the analog input pads. Each analog input can be configured to connect directly to the input MUX of the ADC. When configured in this manner (Figure 2-66), there will be no prescaling of the input signal. Care must be taken in this mode not to drive the ADC into saturation by applying an input voltage greater than the reference voltage. The internal reference voltage of the ADC is 2.56 V. Optionally, an external reference can be supplied by the user. The external reference can be a maximum of 3.3 V DC. Figure 2-66 • Analog Quad Direct Connect The Analog Quad offers a wide variety of prescaling options to enable the ADC to resolve the input signals. Figure 2-67 shows the path through the Analog Quad for a signal that is to be prescaled prior to conversion. The ADC internal reference voltage and the prescaler factors were selected to make both prescaling and postscaling of the signals easy binary calculations (refer to Table 2-57 on page 2-130 for details). When an analog input pad is configured with a prescaler, there will be a 1 M $\Omega$ resistor to ground. This occurs even when the device is in power-down mode. In low power standby or sleep mode (VCC is OFF, VCC33A is ON, VCCI is ON) or when the resource is not used, analog inputs are pulled down to ground through a 1 M $\Omega$ resistor. The gate driver output is floating (or tristated), and there is no extra current on VCC33A. These scaling factors hold true whether the particular pad is configured to accept a positive or negative voltage. Note that whereas the AV and AC pads support the same prescaling factors, the AT pad supports a reduced set of prescaling factors and supports positive voltages only. ### **Temperature Monitor** The final pin in the Analog Quad is the Analog Temperature (AT) pin. The AT pin is used to implement an accurate temperature monitor in conjunction with an external diode-connected bipolar transistor (Figure 2-76). For improved temperature measurement accuracy, it is important to use the ATRTN pin for the return path of the current sourced by the AT pin. Each ATRTN pin is shared between two adjacent Analog Quads. Additionally, if not used for temperature monitoring, the AT pin can provide functionality similar to that of the AV pad. However, in this mode only positive voltages can be applied to the AT pin, and only two prescaler factors are available (16 V and 4 V ranges—refer to Table 2-57 on page 2-130). Figure 2-76 • Temperature Monitor Quad Table 2-50 • ADC Characteristics in Direct Input Mode Commercial Temperature Range Conditions, T<sub>J</sub> = 85°C (unless noted otherwise), Typical: VCC33A = 3.3 V, VCC = 1.5 V | Parameter | Description | Condition | Min. | Тур. | Max. | Units | |--------------|----------------------------------------------|-----------------------------------|-------|--------|---------------|----------| | Direct Input | t using Analog Pad AV, AC, A | Т | | • | | • | | VINADC | Input Voltage (Direct Input) | Refer to Table 3-2 on page 3-3 | | | | | | CINADC | Input Capacitance | Channel not selected | | 7 | | pF | | | | Channel selected but not sampling | | 8 | | pF | | | | Channel selected and sampling | | 18 | | pF | | ZINADC | Input Impedance | 8-bit mode | | 2 | | kΩ | | | | 10-bit mode | | 2 | | kΩ | | | | 12-bit mode | | 2 | | kΩ | | Analog Ref | erence Voltage VAREF | | | | | | | VAREF | Accuracy | T <sub>J</sub> = 25°C | 2.537 | 2.56 | 2.583 | V | | | Temperature Drift of Internal Reference | | | 65 | | ppm / °C | | | External Reference | | 2.527 | | VCC33A + 0.05 | V | | ADC Accur | acy (using external reference | ) 1,2 | I. | | l | l . | | DC Accurac | су | | | | | | | TUE | Total Unadjusted Error | 8-bit mode | | 0.2 | 29 | LSB | | | | 10-bit mode | | 0. | 72 | LSB | | | | 12-bit mode | | 1. | 8 | LSB | | INL | Integral Non-Linearity | 8-bit mode | | 0.20 | 0.25 | LSB | | | | 10-bit mode | | 0.32 | 0.43 | LSB | | | | 12-bit mode | | 1.71 | 1.80 | LSB | | DNL | Differential Non-Linearity (no missing code) | 8-bit mode | | 0.20 | 0.24 | LSB | | | | 10-bit mode | | 0.60 | 0.65 | LSB | | | | 12-bit mode | | 2.40 | 2.48 | LSB | | | Offset Error | 8-bit mode | | 0.01 | 0.17 | LSB | | | | 10-bit mode | | 0.05 | 0.20 | LSB | | | | 12-bit mode | | 0.20 | 0.40 | LSB | | | Gain Error | 8-bit mode | | 0.0004 | 0.003 | LSB | | | ] | 10-bit mode | | 0.002 | 0.011 | LSB | | | | 12-bit mode | | 0.007 | 0.044 | LSB | | | Gain Error (with internal reference) | All modes | | 2 | | % FSR | #### Notes: - 1. Accuracy of the external reference is 2.56 V $\pm$ 4.6 mV. - 2. Data is based on characterization. - 3. The sample rate is time-shared among active analog inputs. #### Solution 3 The board-level design must ensure that the reflected waveform at the pad does not exceed limits provided in Table 3-4 on page 3-4. This is a long-term reliability requirement. This scheme will also work for a 3.3 V PCI/PCIX configuration, but the internal diode should not be used for clamping, and the voltage must be limited by the bus switch, as shown in Figure 2-105. Relying on the diode clamping would create an excessive pad DC voltage of 3.3 V + 0.7 V = 4 V. Figure 2-105 • Solution 3 #### Solution 4 Figure 2-106 • Solution 4 #### 3.3 V PCI, 3.3 V PCI-X The Peripheral Component Interface for 3.3 V standard specifies support for 33 MHz and 66 MHz PCI Bus applications. Table 2-134 • Minimum and Maximum DC Input and Output Levels | 3.3 V PCI/PCI-X | V | IL | V | IH | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-----------------------|----------------|-----------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|------------------| | Drive Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μA <sup>4</sup> | | Per PCI specification | Per PCI curves | | | | | | | | 10 | 10 | | | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. AC loadings are defined per the PCI/PCI-X specifications for the datapath; Microsemi loadings for enable path characterization are described in Figure 2-123. Figure 2-123 • AC Loading AC loadings are defined per PCI/PCI-X specifications for the data path; Microsemi loading for tristate is described in Table 2-135. Table 2-135 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|-------------------------------------|-----------------|------------------------| | 0 | 3.3 | 0.285 * VCCI for t <sub>DP(R)</sub> | - | 10 | | | | 0.615 * VCCI for t <sub>DP(F)</sub> | | | Note: \*Measuring point = Vtrip. See Table 2-90 on page 2-166 for a complete table of trip points. 2-197 Revision 6 ## Voltage Referenced I/O Characteristics 3.3 V GTL Gunning Transceiver Logic is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The VCCI pin should be connected to 3.3 V. Table 2-138 • Minimum and Maximum DC Input and Output Levels | 3.3 V GTL | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |--------------------|-----------|-------------|-------------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 20 mA <sup>3</sup> | -0.3 | VREF - 0.05 | VREF + 0.05 | 3.6 | 0.4 | - | 20 | 20 | 181 | 268 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. Figure 2-124 • AC Loading Table 2-139 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|-----------------|----------------|------------------------| | VREF - 0.05 | VREF + 0.05 | 0.8 | 0.8 | 1.2 | 10 | Note: \*Measuring point = Vtrip. See Table 2-90 on page 2-166 for a complete table of trip points. #### Timing Characteristics Table 2-140 • 3.3 V GTL Commercial Temperature Range Conditions: $T_J$ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V, VREF = 0.8 V | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zh</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.66 | 2.08 | 0.04 | 2.93 | 0.43 | 2.04 | 2.08 | | | 4.27 | 4.31 | ns | | <b>-1</b> | 0.56 | 1.77 | 0.04 | 2.50 | 0.36 | 1.73 | 1.77 | | | 3.63 | 3.67 | ns | | -2 | 0.49 | 1.55 | 0.03 | 2.19 | 0.32 | 1.52 | 1.55 | | | 3.19 | 3.22 | ns | Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9. 2-199 Revision 6 #### IEEE 1532 Characteristics JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer delays to the corresponding standard selected; refer to the I/O timing characteristics in the "User I/Os" section on page 2-132 for more details. #### **Timing Characteristics** Table 2-186 • JTAG 1532 Commercial Temperature Range Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | <b>–</b> 1 | Std. | Units | |---------------------------------------------|-----------------------------|-------|------------|-------|-------| | t <sub>DISU</sub> | Test Data Input Setup Time | 0.50 | 0.57 | 0.67 | ns | | t <sub>DIHD</sub> Test Data Input Hold Time | | 1.00 | 1.13 | 1.33 | ns | | t <sub>TMSSU</sub> | Test Mode Select Setup Time | 0.50 | 0.57 | 0.67 | ns | | t <sub>TMDHD</sub> | Test Mode Select Hold Time | 1.00 | 1.13 | 1.33 | ns | | t <sub>TCK2Q</sub> | Clock to Q (data out) | 6.00 | 6.80 | 8.00 | ns | | t <sub>RSTB2Q</sub> | Reset to Q (data out) | 20.00 | 22.67 | 26.67 | ns | | F <sub>TCKMAX</sub> | TCK Maximum Frequency | 25.00 | 22.00 | 19.00 | MHz | | t <sub>TRSTREM</sub> | ResetB Removal Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>TRSTREC</sub> | ResetB Recovery Time | 0.20 | 0.23 | 0.27 | ns | | t <sub>TRSTMPW</sub> | ResetB Minimum Pulse | TBD | TBD | TBD | ns | Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9. 2-231 Revision 6 Figure 3-1 • I/O State as a Function of VCCI and VCC Voltage Levels # **Calculating Power Dissipation** # **Quiescent Supply Current** Table 3-8 • AFS1500 Quiescent Supply Current Characteristics | Parameter | Description | Conditions | Temp. | Min. | Тур. | Max. | Unit | |--------------------|-------------------------|---------------------------------------------------------------------|------------------------|------|------|------|------| | ICC <sup>1</sup> | 1.5 V quiescent current | Operational standby <sup>4</sup> , | $T_J = 25^{\circ}C$ | | 20 | 40 | mA | | | | VCC = 1.575 V | T <sub>J</sub> = 85°C | | 32 | 65 | mA | | | | | T <sub>J</sub> = 100°C | | 59 | 120 | mA | | | | Standby mode <sup>5</sup> or Sleep mode <sup>6</sup> ,<br>VCC = 0 V | | | 0 | 0 | μA | | ICC33 <sup>2</sup> | 3.3 V analog supplies | Operational standby <sup>4</sup> , | $T_J = 25^{\circ}C$ | | 9.8 | 13 | mA | | | current | VCC33 = 3.63 V | T <sub>J</sub> = 85°C | | 10.7 | 14 | mA | | | | | T <sub>J</sub> = 100°C | | 10.8 | 15 | mA | | | | Operational standby, only Analog | T <sub>J</sub> = 25°C | | 0.31 | 2 | mA | | | | Quad and –3.3 V output ON,<br>VCC33 = 3.63 V | T <sub>J</sub> = 85°C | | 0.35 | 2 | mA | | | | | T <sub>J</sub> = 100°C | | 0.45 | 2 | mA | | | | Standby mode <sup>5</sup> , VCC33 = 3.63 V | T <sub>J</sub> = 25°C | | 2.9 | 3.6 | mA | | | | | T <sub>J</sub> = 85°C | | 2.9 | 4 | mA | | | | | T <sub>J</sub> = 100°C | | 3.3 | 6 | mA | | | | Sleep mode <sup>6</sup> , VCC33 = 3.63 V | $T_J = 25^{\circ}C$ | | 17 | 19 | μΑ | | | | | T <sub>J</sub> = 85°C | | 18 | 20 | μΑ | | | | | T <sub>J</sub> = 100°C | | 24 | 25 | μΑ | | ICCI <sup>3</sup> | I/O quiescent current | Operational standby <sup>4</sup> , | T <sub>J</sub> = 25°C | | 417 | 649 | μΑ | | | | Standby mode, and Sleep Mode <sup>6</sup> , VCCIx = 3.63 V | T <sub>J</sub> = 85°C | | 417 | 649 | μΑ | | | | | T <sub>J</sub> = 100°C | | 417 | 649 | μΑ | #### Notes: - 1. ICC is the 1.5 V power supplies, ICC and ICC15A. - 2. ICC33A includes ICC33A, ICC33PMP, and ICCOSC. - 3. ICCI includes all ICCI0, ICCI1, ICCI2, and ICCI4. - 4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with 200 mA, VCC33PMP is ON, XTAL is ON, and ADC is ON. - 5. XTAL is configured as high gain, VCC = VJTAG = VPUMP = 0 V. - 6. Sleep Mode, VCC = VJTAG = VPUMP = 0 V. # Package Pin Assignments | | QN180 | | |------------|-----------------|-----------------| | Pin Number | AFS090 Function | AFS250 Function | | C21 | AG2 | AG2 | | C22 | NC | NC | | C23 | NC | NC | | C24 | NC | NC | | C25 | NC | AT5 | | C26 | GNDAQ | GNDAQ | | C27 | NC | NC | | C28 | NC | NC | | C29 | NC | NC | | C30 | NC | NC | | C31 | GND | GND | | C32 | NC | NC | | C33 | NC | NC | | C34 | NC | NC | | C35 | GND | GND | | C36 | GDB0/IO39NPB1V0 | GDA0/IO54NPB1V0 | | C37 | GDA1/IO37NSB1V0 | GDC0/IO52NSB1V0 | | C38 | GCA0/IO36NDB1V0 | GCA0/IO49NDB1V0 | | C39 | GCB1/IO35PPB1V0 | GCB1/IO48PPB1V0 | | C40 | GND | GND | | C41 | GCA2/IO32NPB1V0 | IO41NPB1V0 | | C42 | GBB2/IO31NDB1V0 | IO40NDB1V0 | | C43 | NC | NC | | C44 | NC | GBA1/IO39RSB0V0 | | C45 | NC | GBB0/IO36RSB0V0 | | C46 | GND | GND | | C47 | NC | IO30RSB0V0 | | C48 | IO22RSB0V0 | IO27RSB0V0 | | C49 | GND | GND | | C50 | IO13RSB0V0 | IO16RSB0V0 | | C51 | IO09RSB0V0 | IO12RSB0V0 | | C52 | IO06RSB0V0 | IO09RSB0V0 | | C53 | GND | GND | | C54 | NC | GAB1/IO03RSB0V0 | | C55 | NC | GAA0/IO00RSB0V0 | | C56 | NC | NC | | QN180 | | | | | | |------------|-----------------|-----------------|--|--|--| | Pin Number | AFS090 Function | AFS250 Function | | | | | D1 | NC | NC | | | | | D2 | NC | NC | | | | | D3 | NC | NC | | | | | D4 | NC | NC | | | | 4-6 Revision 6 | | FG256 | | | | | | | |------------|-----------------|-----------------|-----------------|------------------|--|--|--| | Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function | | | | | C7 | IO09RSB0V0 | IO12RSB0V0 | IO06NDB0V0 | IO09NDB0V1 | | | | | C8 | IO14RSB0V0 | IO22RSB0V0 | IO16PDB1V0 | IO23PDB1V0 | | | | | C9 | IO15RSB0V0 | IO23RSB0V0 | IO16NDB1V0 | IO23NDB1V0 | | | | | C10 | IO22RSB0V0 | IO30RSB0V0 | IO25NDB1V1 | IO31NDB1V1 | | | | | C11 | IO20RSB0V0 | IO31RSB0V0 | IO25PDB1V1 | IO31PDB1V1 | | | | | C12 | VCCIB0 | VCCIB0 | VCCIB1 | VCCIB1 | | | | | C13 | GBB1/IO28RSB0V0 | GBC1/IO35RSB0V0 | GBC1/IO26PPB1V1 | GBC1/IO40PPB1V2 | | | | | C14 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 | | | | | C15 | GND | GND | GND | GND | | | | | C16 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 | | | | | D1 | GFC2/IO50NPB3V0 | IO75NDB3V0 | IO84NDB4V0 | IO124NDB4V0 | | | | | D2 | GFA2/IO51NDB3V0 | GAB2/IO75PDB3V0 | GAB2/IO84PDB4V0 | GAB2/IO124PDB4V0 | | | | | D3 | GAC2/IO51PDB3V0 | IO76NDB3V0 | IO85NDB4V0 | IO125NDB4V0 | | | | | D4 | GAA2/IO52PDB3V0 | GAA2/IO76PDB3V0 | GAA2/IO85PDB4V0 | GAA2/IO125PDB4V0 | | | | | D5 | GAB2/IO52NDB3V0 | GAB0/IO02RSB0V0 | GAB0/IO02NPB0V0 | GAB0/IO02NPB0V0 | | | | | D6 | GAC0/IO04RSB0V0 | GAC0/IO04RSB0V0 | GAC0/IO03NDB0V0 | GAC0/IO03NDB0V0 | | | | | D7 | IO08RSB0V0 | IO13RSB0V0 | IO06PDB0V0 | IO09PDB0V1 | | | | | D8 | NC | IO20RSB0V0 | IO14NDB0V1 | IO15NDB0V2 | | | | | D9 | NC | IO21RSB0V0 | IO14PDB0V1 | IO15PDB0V2 | | | | | D10 | IO21RSB0V0 | IO28RSB0V0 | IO23PDB1V1 | IO37PDB1V2 | | | | | D11 | IO23RSB0V0 | GBB0/IO36RSB0V0 | GBB0/IO27NDB1V1 | GBB0/IO41NDB1V2 | | | | | D12 | NC | NC | VCCIB1 | VCCIB1 | | | | | D13 | GBA2/IO31PDB1V0 | GBA2/IO40PDB1V0 | GBA2/IO30PDB2V0 | GBA2/IO44PDB2V0 | | | | | D14 | GBB2/IO31NDB1V0 | IO40NDB1V0 | IO30NDB2V0 | IO44NDB2V0 | | | | | D15 | GBC2/IO32PDB1V0 | GBB2/IO41PDB1V0 | GBB2/IO31PDB2V0 | GBB2/IO45PDB2V0 | | | | | D16 | GCA2/IO32NDB1V0 | IO41NDB1V0 | IO31NDB2V0 | IO45NDB2V0 | | | | | E1 | GND | GND | GND | GND | | | | | E2 | GFB0/IO48NPB3V0 | IO73NDB3V0 | IO81NDB4V0 | IO118NDB4V0 | | | | | E3 | GFB2/IO50PPB3V0 | IO73PDB3V0 | IO81PDB4V0 | IO118PDB4V0 | | | | | E4 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 | | | | | E5 | NC | IO74NPB3V0 | IO83NPB4V0 | IO123NPB4V0 | | | | | E6 | NC | IO08RSB0V0 | IO04NPB0V0 | IO05NPB0V1 | | | | | E7 | GND | GND | GND | GND | | | | | E8 | NC | IO18RSB0V0 | IO08PDB0V1 | IO11PDB0V1 | | | | | E9 | NC | NC | IO20NDB1V0 | IO27NDB1V1 | | | | | E10 | GND | GND | GND | GND | | | | | E11 | IO24RSB0V0 | GBB1/IO37RSB0V0 | GBB1/IO27PDB1V1 | GBB1/IO41PDB1V2 | | | | | E12 | NC | IO50PPB1V0 | IO33PSB2V0 | IO48PSB2V0 | | | | | | 1 | 1 | | 1 | | | | 4-13 Revision 6 # 5 - Datasheet Information # **List of Changes** The following table lists critical changes that were made in each revision of the Fusion datasheet. | Revision | Changes | Page | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | Revision 6<br>(March 2014) | Note added for the discontinuance of QN108 and QN180 packages to the "Package I/Os: Single-/Double-Ended (Analog)" table and the "Temperature Grade Offerings" table (SAR 55113, PDN 1306). | II and IV | | | Updated details about page programming time in the "Program Operation" section (SAR 49291). | | | | ADC_START changed to ADCSTART in the "ADC Operation" section (SAR 44104). | | | Revision 5<br>(January 2014) | Calibrated offset values (AFS090, AFS250) of the external temperature monitor in Table 2-49 • Analog Channel Specifications have been updated (SAR 51464). | 2-117 | | | Specifications for the internal temperature monitor in Table 2-49 • Analog Channel Specifications have been updated (SAR 50870). | 2-117 | | Revision 4<br>(January 2013) | The "Product Ordering Codes" section has been updated to mention "Y" as "Blank" mentioning "Device Does Not Include License to Implement IP Based on the Cryptography Research, Inc. (CRI) Patent Portfolio" (SAR 43177). | III | | | The note in Table 2-12 • Fusion CCC/PLL Specification referring the reader to SmartGen was revised to refer instead to the online help associated with the core (SAR 42563). | | | | Table 2-49 • Analog Channel Specifications was modified to update the uncalibrated offset values (AFS250) of the external and internal temperature monitors (SAR 43134). | 2-117 | | | In Table 2-57 • Prescaler Control Truth Table—AV $(x = 0)$ , AC $(x = 1)$ , and AT $(x = 3)$ , changed the column heading from 'Full-Scale Voltage' to 'Full Scale Voltage in 10-Bit Mode', and added and updated Notes as required (SAR 20812). | 2-130 | | | The values for the Speed Grade (-1 and Std.) for FDDRIMAX (Table 2-180 • Input DDR Propagation Delays) and values for the Speed Grade (-2 and Std.) for FDDOMAX (Table 2-182 • Output DDR Propagation Delays) had been inadvertently interchanged. This has been rectified (SAR 38514). | 2-220,<br>2-222 | | | Added description about what happens if a user connects VAREF to an external 3.3 V on their board to the "VAREF Analog Reference Voltage" section (SAR 35188). | 2-225 | | | Added a note to Table 3-2 • Recommended Operating Conditions1 (SAR 43429): The programming temperature range supported is T <sub>ambient</sub> = 0°C to 85°C. | 3-3 | | | Added the Package Thermal details for AFS600-PQ208 and AFS250-PQ208 to Table 3-6 • Package Thermal Resistance (SAR 37816). Deleted the Die Size column from the table (SAR 43503). | 3-7 | | | Libero Integrated Design Environment (IDE) was changed to Libero System-on-Chip (SoC) throughout the document (SAR 42495). | NA | | | Live at Power-Up (LAPU) has been replaced with 'Instant On'. | | | Revision 3 | Microblade U1AFS250 and U1AFS1500 devices were added to the product tables. | I – IV | | (August 2012) | A sentence pertaining to the analog I/Os was added to the "Specifying I/O States During Programming" section (SAR 34831). | 1-9 | #### Datasheet Information | Revision | Changes | Page | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Advance v0.8 (continued) | The voltage range in the "VPUMP Programming Supply Voltage" section was updated. The parenthetical reference to "pulled up" was removed from the statement, "VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and 3.6 V." | 2-225 | | | The "ATRTNx Temperature Monitor Return" section was updated with information about grounding and floating the pin. | 2-226 | | | The following text was deleted from the "VREF I/O Voltage Reference" section: (all digital I/O). | 2-225 | | | The "NCAP Negative Capacitor" section and "PCAP Positive Capacitor" section were updated to include information about the type of capacitor that is required to connect the two. | 2-228 | | | 1 μF was changed to 100 pF in the "XTAL1 Crystal Oscillator Circuit Input". | 2-228 | | | The "Programming" section was updated to include information about V <sub>CCOSC</sub> . | 2-229 | | | The VMV pins have now been tied internally with the V <sub>CCI</sub> pins. | N/A | | | The AFS090"108-Pin QFN" table was updated. | 3-2 | | | The AFS090 and AFS250 devices were updated in the "108-Pin QFN" table. | 3-2 | | | The AFS250 device was updated in the "208-Pin PQFP" table. | 3-8 | | | The AFS600 device was updated in the "208-Pin PQFP" table. | 3-8 | | | The AFS090, AFS250, AFS600, and AFS1500 devices were updated in the "256-Pin FBGA" table. | 3-12 | | | The AFS600 and AFS1500 devices were updated in the "484-Pin FBGA" table. | 3-20 | | Advance v0.7 | The AFS600 device was updated in the "676-Pin FBGA" table. | 3-28 | | (January 2007) | The AFS1500 digital I/O count was updated in the "Fusion Family" table. | I | | | The AFS1500 digital I/O count was updated in the "Package I/Os: Single-/Double-Ended (Analog)" table. | II | | Advance v0.6<br>(October 2006) | The second paragraph of the "PLL Macro" section was updated to include information about POWERDOWN. | 2-30 | | | The description for bit 0 was updated in Table 2-17 · RTC Control/Status Register. | 2-38 | | | 3.9 was changed to 7.8 in the "Crystal Oscillator (Xtal Osc)" section. | 2-40. | | | All function descriptions in Table 2-18 · Signals for VRPSM Macro. | 2-42 | | | In Table 2-19 • Flash Memory Block Pin Names, the RD[31:0] description was updated. | 2-43 | | | The "RESET" section was updated. | 2-61 | | | The "RESET" section was updated. | 2-64 | | | Table 2-35 • FIFO was updated. | 2-79 | | | The VAREF function description was updated in Table 2-36 • Analog Block Pin Description. | 2-82 | | | The "Voltage Monitor" section was updated to include information about low power mode and sleep mode. | 2-86 | | | The text in the "Current Monitor" section was changed from 2 mV to 1 mV. | 2-90 | | | The "Gate Driver" section was updated to include information about forcing 1 V on the drain. | 2-94 | 5-13 Revision 6