

Welcome to <u>E-XFL.COM</u>

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Deta | ils |
|------|-----|
|      |     |

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | -                                                            |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | 110592                                                       |
| Number of I/O                  | 95                                                           |
| Number of Gates                | 600000                                                       |
| Voltage - Supply               | 1.425V ~ 1.575V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 208-BFQFP                                                    |
| Supplier Device Package        | 208-PQFP (28x28)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/afs600-1pq208 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Fusion Device Architecture Overview**



Figure 1 • Fusion Device Architecture Overview (AFS600)

# Package I/Os: Single-/Double-Ended (Analog)

| Fusion Devices        | AFS090     | AFS250                | AFS600                | AFS1500                |
|-----------------------|------------|-----------------------|-----------------------|------------------------|
| ARM Cortex-M1 Devices |            | M1AFS250              | M1AFS600              | M1AFS1500              |
| Pigeon Point Devices  |            |                       | P1AFS600 <sup>1</sup> | P1AFS1500 <sup>1</sup> |
| MicroBlade Devices    |            | U1AFS250 <sup>2</sup> | U1AFS600 <sup>2</sup> | U1AFS1500 <sup>2</sup> |
| QN108 <sup>3</sup>    | 37/9 (16)  |                       |                       |                        |
| QN180 <sup>3</sup>    | 60/16 (20) | 65/15 (24)            |                       |                        |
| PQ208 <sup>4</sup>    |            | 93/26 (24)            | 95/46 (40)            |                        |
| FG256                 | 75/22 (20) | 114/37 (24)           | 119/58 (40)           | 119/58 (40)            |
| FG484                 |            |                       | 172/86 (40)           | 223/109 (40)           |
| FG676                 |            |                       |                       | 252/126 (40)           |
| Notes:                | •          | 1                     |                       | •                      |

1. Pigeon Point devices are only offered in FG484 and FG256.

2. MicroBlade devices are only offered in FG256.

3. Package not available.

4. Fusion devices in the same package are pin compatible with the exception of the PQ208 package (AFS250 and AFS600).



## **Array Coordinates**

During many place-and-route operations in the Microsemi Designer software tool, it is possible to set constraints that require array coordinates. Table 2-3 is provided as a reference. The array coordinates are measured from the lower left (0, 0). They can be used in region constraints for specific logic groups/blocks, designated by a wildcard, and can contain core cells, memories, and I/Os.

Table 2-3 provides array coordinates of core cells and memory blocks.

I/O and cell coordinates are used for placement constraints. Two coordinate systems are needed because there is not a one-to-one correspondence between I/O cells and edge core cells. In addition, the I/O coordinate system changes depending on the die/package combination. It is not listed in Table 2-3. The Designer ChipPlanner tool provides array coordinates of all I/O locations. I/O and cell coordinates are used for placement constraints. However, I/O placement is easier by package pin assignment.

Figure 2-7 illustrates the array coordinates of an AFS600 device. For more information on how to use array coordinates for region/placement constraints, see the *Designer User's Guide* or online help (available in the software) for Fusion software tools.

|         | VersaTiles |    |     | Memory Rows |        | All      |        |            |
|---------|------------|----|-----|-------------|--------|----------|--------|------------|
| Device  | Mi         | n. | М   | ax.         | Bottom | Тор      | Min.   | Max.       |
|         | x          | У  | x   | У           | (x, y) | (x, y)   | (x, y) | (x, y)     |
| AFS090  | 3          | 2  | 98  | 25          | None   | (3, 26)  | (0, 0) | (101, 29)  |
| AFS250  | 3          | 2  | 130 | 49          | None   | (3, 50)  | (0, 0) | (133, 53)  |
| AFS600  | 3          | 4  | 194 | 75          | (3, 2) | (3, 76)  | (0, 0) | (197, 79)  |
| AFS1500 | 3          | 4  | 322 | 123         | (3, 2) | (3, 124) | (0, 0) | (325, 129) |

#### Table 2-3 • Array Coordinates









## **Global Resources (VersaNets)**

Fusion devices offer powerful and flexible control of circuit timing through the use of analog circuitry. Each chip has six CCCs. The west CCC also contains a PLL core. In the two larger devices (AFS600 and AFS1500), the west and the east CCCs each contain a PLL. The PLLs include delay lines, a phase shifter (0°, 90°, 180°, 270°), and clock multipliers/dividers. Each CCC has all the circuitry needed for the selection and interconnection of inputs to the VersaNet global network. The east and west CCCs each have access to three VersaNet global lines on each side of the chip (six lines total). The CCCs at the four corners each have access to three quadrant global lines on each quadrant of the chip.

## Advantages of the VersaNet Approach

One of the architectural benefits of Fusion is the set of powerful and low-delay VersaNet global networks. Fusion offers six chip (main) global networks that are distributed from the center of the FPGA array (Figure 2-11). In addition, Fusion devices have three regional globals (quadrant globals) in each of the four chip quadrants. Each core VersaTile has access to nine global networks on the device. Each of these networks contains spines and ribs that reach all VersaTiles in all quadrants (Figure 2-12 on page 2-12). This flexible VersaNet global network architecture allows users to map up to 180 different internal/external clocks in a Fusion device. Details on the VersaNet networks are given in Table 2-4 on page 2-12. The flexibility of the Fusion VersaNet global network allows the designer to address several design requirements. User applications that are clock-resource-intensive can easily route external or gated internal clocks using VersaNet global routing networks. Designers can also drastically reduce delay penalties and minimize resource usage by mapping critical, high-fanout nets to the VersaNet global network.



*Figure 2-11* • Overview of Fusion VersaNet Global Network

## **Crystal Oscillator**

The Crystal Oscillator (XTLOSC) is source that generates the clock from an external crystal. The output of XTLOSC CLKOUT signal can be selected as an input to the PLL. Refer to the "Clock Conditioning Circuits" section for more details. The XTLOSC can operate in normal operations and Standby mode (RTC is running and 1.5 V is not present).

In normal operation, the internal FPGA\_EN signal is '1' as long as 1.5 V is present for VCC. As such, the internal enable signal, XTL\_EN, for Crystal Oscillator is enabled since FPGA\_EN is asserted. The XTL\_MODE has the option of using MODE or RTC\_MODE, depending on SELMODE.

During Standby, 1.5 V is not available, as such, and FPGA\_EN is '0'. SELMODE must be asserted in order for XTL\_EN to be enabled; hence XTL\_MODE relies on RTC\_MODE. SELMODE and RTC\_MODE must be connected to RTCXTLSEL and RTCXTLMODE from the AB respectively for correct operation during Standby (refer to the "Real-Time Counter System" section on page 2-31 for a detailed description).

The Crystal Oscillator can be configured in one of four modes:

- RC network, 32 KHz to 4 MHz
- Low gain, 32 to 200 KHz
- Medium gain, 0.20 to 2.0 MHz
- High gain, 2.0 to 20.0 MHz

In RC network mode, the XTAL1 pin is connected to an RC circuit, as shown in Figure 2-16 on page 2-18. The XTAL2 pin should be left floating. The RC value can be chosen based on Figure 2-18 for any desired frequency between 32 KHz and 4 MHz. The RC network mode can also accommodate an external clock source on XTAL1 instead of an RC circuit.

In Low gain, Medium gain, and High gain, an external crystal component or ceramic resonator can be added onto XTAL1 and XTAL2, as shown in Figure 2-16 on page 2-18. In the case where the Crystal Oscillator block is not used, the XTAL1 pin should be connected to GND and the XTAL2 pin should be left floating.



Note: \*Internal signal—does not exist in macro.

Figure 2-17 • XTLOSC Macro

Data operations are performed in widths of 1 to 4 bytes. A write to a location in a page that is not already in the Page Buffer will cause the page to be read from the FB Array and stored in the Page Buffer. The block that was addressed during the write will be put into the Block Buffer, and the data written by WD will overwrite the data in the Block Buffer. After the data is written to the Block Buffer, the Block Buffer is then written to the Page Buffer to keep both buffers in sync. Subsequent writes to the same block will overwrite the Block Buffer and the Page Buffer. A write to another block in the page will cause the addressed block to be loaded from the Page Buffer, and the write will be performed as described previously.

The data width can be selected dynamically via the DATAWIDTH input bus. The truth table for the data width settings is detailed in Table 2-21. The minimum resolvable address is one 8-bit byte. For data widths greater than 8 bits, the corresponding address bits are ignored—when DATAWIDTH = 0 (2 bytes), ADDR[0] is ignored, and when DATAWIDTH = '10' or '11' (4 bytes), ADDR[1:0] are ignored. Data pins are LSB-oriented and unused WD data pins must be grounded.

#### Table 2-21 • Data Width Settings

| DATAWIDTH[1:0] | Data Width     |
|----------------|----------------|
| 00             | 1 byte [7:0]   |
| 01             | 2 byte [15:0]  |
| 10, 11         | 4 bytes [31:0] |

## Flash Memory Block Protection

#### Page Loss Protection

When the PAGELOSSPROTECT pin is set to logic 1, it prevents writes to any page other than the current page in the Page Buffer until the page is either discarded or programmed.

A write to another page while the current page is Page Loss Protected will return a STATUS of '11'.

#### **Overwrite Protection**

Any page that is Overwrite Protected will result in the STATUS being set to '01' when an attempt is made to either write, program, or erase it. To set the Overwrite Protection state for a page, set the OVERWRITEPROTECT pin when a Program operation is undertaken. To clear the Overwrite Protect state for a given page, an Unprotect Page operation must be performed on the page, and then the page must be programmed with the OVERWRITEPROTECT pin cleared to save the new page.

#### LOCKREQUEST

The LOCKREQUEST signal is used to give the user interface control over simultaneous access of the FB from both the User and JTAG interfaces. When LOCKREQUEST is asserted, the JTAG interface will hold off any access attempts until LOCKREQUEST is deasserted.

## Flash Memory Block Operations

#### FB Operation Priority

The FB provides for priority of operations when multiple actions are requested simultaneously. Table 2-22 shows the priority order (priority 0 is the highest).

| Table 2-22 • FB Operation |
|---------------------------|
|---------------------------|

| Operation             | Priority |
|-----------------------|----------|
| System Initialization | 0        |
| FB Reset              | 1        |
| Read                  | 2        |
| Write                 | 3        |
| Erase Page            | 4        |
| Program               | 5        |
| Unprotect Page        | 6        |
| Discard Page          | 7        |

## Analog-to-Digital Converter Block

At the heart of the Fusion analog system is a programmable Successive Approximation Register (SAR) ADC. The ADC can support 8-, 10-, or 12-bit modes of operation. In 12-bit mode, the ADC can resolve 500 ksps. All results are MSB-justified in the ADC. The input to the ADC is a large 32:1 analog input multiplexer. A simplified block diagram of the Analog Quads, analog input multiplexer, and ADC is shown in Figure 2-79. The ADC offers multiple self-calibrating modes to ensure consistent high performance both at power-up and during runtime.



Figure 2-79 • ADC Block Diagram

| Analog MUX Channel | Signal                       | Analog Quad Number |  |
|--------------------|------------------------------|--------------------|--|
| 16                 | AV5                          |                    |  |
| 17                 | AC5                          | Analog Quad 5      |  |
| 18                 | AT5                          |                    |  |
| 19                 | AV6                          |                    |  |
| 20                 | AC6                          | Analog Quad 6      |  |
| 21                 | AT6                          |                    |  |
| 22                 | AV7                          |                    |  |
| 23                 | AC7                          | Analog Quad 7      |  |
| 24                 | AT7                          |                    |  |
| 25                 | AV8                          |                    |  |
| 26                 | AC8                          | Analog Quad 8      |  |
| 27                 | AT8                          |                    |  |
| 28                 | AV9                          |                    |  |
| 29                 | AC9                          | Analog Quad 9      |  |
| 30                 | AT9                          |                    |  |
| 31                 | Internal temperature monitor |                    |  |

#### Table 2-40 • Analog MUX Channels (continued)

The ADC can be powered down independently of the FPGA core, as an additional control or for powersaving considerations, via the PWRDWN pin of the Analog Block. The PWRDWN pin controls only the comparators in the ADC.

#### **ADC Modes**

The Fusion ADC can be configured to operate in 8-, 10-, or 12-bit modes, power-down after conversion, and dynamic calibration. This is controlled by MODE[3:0], as defined in Table 2-41 on page 2-106.

The output of the ADC is the RESULT[11:0] signal. In 8-bit mode, the Most Significant 8 Bits RESULT[11:4] are used as the ADC value and the Least Significant 4 Bits RESULT[3:0] are logical '0's. In 10-bit mode, RESULT[11:2] are used the ADC value and RESULT[1:0] are logical 0s.

| Name | Bits | Function                                                                                                                                                                 |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE | 3    | <ul> <li>0 – Internal calibration after every conversion; two ADCCLK cycles are used after the conversion.</li> <li>1 – No calibration after every conversion</li> </ul> |
| MODE | 2    | 0 – Power-down after conversion<br>1 – No Power-down after conversion                                                                                                    |
| MODE | 1:0  | 00 – 10-bit<br>01 – 12-bit<br>10 – 8-bit<br>11 – Unused                                                                                                                  |



Device Architecture

#### Integrated Voltage Reference

The Fusion device has an integrated on-chip 2.56 V reference voltage for the ADC. The value of this reference voltage was chosen to make the prescaling and postscaling factors for the prescaler blocks change in a binary fashion. However, if desired, an external reference voltage of up to 3.3 V can be connected between the VAREF and ADCGNDREF pins. The VAREFSEL control pin is used to select the reference voltage.

Table 2-42 • VAREF Bit Function

| Name  | Bit | Function                                                           |
|-------|-----|--------------------------------------------------------------------|
| VAREF | 0   | Reference voltage selection                                        |
|       |     | 0 – Internal voltage reference selected. VAREF pin outputs 2.56 V. |
|       |     | 1 – Input external voltage reference from VAREF and ADCGNDREF      |

#### ADC Clock

The speed of the ADC depends on its internal clock, ADCCLK, which is not accessible to users. The ADCCLK is derived from SYSCLK. Input signal TVC[7:0], Time Divider Control, determines the speed of the ADCCLK in relationship to SYSCLK, based on EQ 15.

$$t_{ADCCLK} = 4 \times (1 + TVC) \times t_{SYSCLK}$$

EQ 15

TVC: Time Divider Control (0-255)

 $t_{\text{ADCCLK}}$  is the period of ADCCLK, and must be between 0.5 MHz and 10 MHz  $t_{\text{SYSCLK}}$  is the period of SYSCLK

#### Table 2-43 • TVC Bits Function

| Name | Bits  | Function               |
|------|-------|------------------------|
| TVC  | [7:0] | SYSCLK divider control |

The frequency of ADCCLK, f<sub>ADCCLK</sub>, must be within 0.5 Hz to 10 MHz.

The inputs to the ADC are synchronized to SYSCLK. A conversion is initiated by asserting the ADCSTART signal on a rising edge of SYSCLK. Figure 2-90 on page 2-112 and Figure 2-91 on page 2-112 show the timing diagram for the ADC.

#### Acquisition Time or Sample Time Control

Acquisition time (t<sub>SAMPLE</sub>) specifies how long an analog input signal has to charge the internal capacitor array. Figure 2-88 shows a simplified internal input sampling mechanism of a SAR ADC.



#### Figure 2-88 • Simplified Sample and Hold Circuitry

The internal impedance ( $Z_{INAD}$ ), external source resistance ( $R_{SOURCE}$ ), and sample capacitor ( $C_{INAD}$ ) form a simple RC network. As a result, the accuracy of the ADC can be affected if the ADC is given insufficient time to charge the capacitor. To resolve this problem, you can either reduce the source resistance or increase the sampling time by changing the acquisition time using the STC signal.

## Features Supported on Pro I/Os

Table 2-72 lists all features supported by transmitter/receiver for single-ended and differential I/Os.

#### Table 2-72 • Fusion Pro I/O Features

| Feature                                             | Description                                                                                                                                                                                                                            |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single-ended and voltage-<br>referenced transmitter | <ul> <li>Hot insertion in every mode except PCI or 5 V input tolerant (these modes use<br/>clamp diodes and do not allow hot insertion)</li> </ul>                                                                                     |
| features                                            | Activation of hot insertion (disabling the clamp diode) is selectable by I/Os.                                                                                                                                                         |
|                                                     | Weak pull-up and pull-down                                                                                                                                                                                                             |
|                                                     | Two slew rates                                                                                                                                                                                                                         |
|                                                     | <ul> <li>Skew between output buffer enable/disable time: 2 ns delay (rising edge) and<br/>0 ns delay (falling edge); see "Selectable Skew between Output Buffer<br/>Enable/Disable Time" on page 2-149 for more information</li> </ul> |
|                                                     | Five drive strengths                                                                                                                                                                                                                   |
|                                                     | 5 V-tolerant receiver ("5 V Input Tolerance" section on page 2-144)                                                                                                                                                                    |
|                                                     | <ul> <li>LVTTL/LVCMOS 3.3 V outputs compatible with 5 V TTL inputs ("5 V Output<br/>Tolerance" section on page 2-148)</li> </ul>                                                                                                       |
|                                                     | High performance (Table 2-76 on page 2-143)                                                                                                                                                                                            |
| Single-ended receiver features                      | Schmitt trigger option                                                                                                                                                                                                                 |
|                                                     | ESD protection                                                                                                                                                                                                                         |
|                                                     | <ul> <li>Programmable delay: 0 ns if bypassed, 0.625 ns with '000' setting, 6.575 ns with '111' setting, 0.85-ns intermediate delay increments (at 25°C, 1.5 V)</li> </ul>                                                             |
|                                                     | High performance (Table 2-76 on page 2-143)                                                                                                                                                                                            |
|                                                     | <ul> <li>Separate ground planes, GND/GNDQ, for input buffers only to avoid output-<br/>induced noise in the input circuitry</li> </ul>                                                                                                 |
| Voltage-referenced differential receiver features   | <ul> <li>Programmable Delay: 0 ns if bypassed, 0.625 ns with '000' setting, 6.575 ns with '111' setting, 0.85-ns intermediate delay increments (at 25°C, 1.5 V)</li> </ul>                                                             |
|                                                     | High performance (Table 2-76 on page 2-143)                                                                                                                                                                                            |
|                                                     | <ul> <li>Separate ground planes, GND/GNDQ, for input buffers only to avoid output-<br/>induced noise in the input circuitry</li> </ul>                                                                                                 |
| CMOS-style LVDS, BLVDS,<br>M-LVDS, or LVPECL        | <ul> <li>Two I/Os and external resistors are used to provide a CMOS-style LVDS,<br/>BLVDS, M-LVDS, or LVPECL transmitter solution.</li> </ul>                                                                                          |
| transmitter                                         | Activation of hot insertion (disabling the clamp diode) is selectable by I/Os.                                                                                                                                                         |
|                                                     | Weak pull-up and pull-down                                                                                                                                                                                                             |
|                                                     | Fast slew rate                                                                                                                                                                                                                         |
| LVDS/LVPECL differential                            | ESD protection                                                                                                                                                                                                                         |
| receiver teatures                                   | High performance (Table 2-76 on page 2-143)                                                                                                                                                                                            |
|                                                     | <ul> <li>Programmable delay: 0.625 ns with '000' setting, 6.575 ns with '111' setting, 0.85-ns intermediate delay increments (at 25°C, 1.5 V)</li> </ul>                                                                               |
|                                                     | <ul> <li>Separate input buffer ground and power planes to avoid output-induced noise<br/>in the input circuitry</li> </ul>                                                                                                             |



## **Electrostatic Discharge (ESD) Protection**

Fusion devices are tested per JEDEC Standard JESD22-A114-B.

Fusion devices contain clamp diodes at every I/O, global, and power pad. Clamp diodes protect all device pads against damage from ESD as well as from excessive voltage transients.

Each I/O has two clamp diodes. One diode has its positive (P) side connected to the pad and its negative (N) side connected to VCCI. The second diode has its P side connected to GND and its N side connected to the pad. During operation, these diodes are normally biased in the Off state, except when transient voltage is significantly above VCCI or below GND levels.

By selecting the appropriate I/O configuration, the diode is turned on or off. Refer to Table 2-75 and Table 2-76 on page 2-143 for more information about I/O standards and the clamp diode.

The second diode is always connected to the pad, regardless of the I/O configuration selected.

|                                                             | Clamp           | Diode           | Hot In          | sertion         | 5 V Input 1      | Tolerance <sup>1</sup> | Input     | Output   |
|-------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------------|-----------|----------|
| I/O Assignment                                              | Standard<br>I/O | Advanced<br>I/O | Standard<br>I/O | Advanced<br>I/O | Standard<br>I/O  | Advanced<br>I/O        | Buffer    | Buffer   |
| 3.3 V LVTTL/LVCMOS                                          | No              | Yes             | Yes             | No              | Yes <sup>1</sup> | Yes <sup>1</sup>       | Enabled/I | Disabled |
| 3.3 V PCI, 3.3 V PCI-X                                      | N/A             | Yes             | N/A             | No              | N/A              | Yes <sup>1</sup>       | Enabled/I | Disabled |
| LVCMOS 2.5 V                                                | No              | Yes             | Yes             | No              | No               | No                     | Enabled/I | Disabled |
| LVCMOS 2.5 V / 5.0 V                                        | N/A             | Yes             | N/A             | No              | N/A              | Yes <sup>2</sup>       | Enabled/I | Disabled |
| LVCMOS 1.8 V                                                | No              | Yes             | Yes             | No              | No               | No                     | Enabled/I | Disabled |
| LVCMOS 1.5 V                                                | No              | Yes             | Yes             | No              | No               | No                     | Enabled/I | Disabled |
| Differential,<br>LVDS/BLVDS/M-<br>LVDS/ LVPECL <sup>3</sup> | N/A             | Yes             | N/A             | No              | N/A              | No                     | Enabled/I | Disabled |

Table 2-75 • Fusion Standard and Advanced I/O – Hot-Swap and 5 V Input Tolerance Capabilities

Notes:

1. Can be implemented with an external IDT bus switch, resistor divider, or Zener with resistor.

2. Can be implemented with an external resistor and an internal clamp diode.

3. Bidirectional LVPECL buffers are not supported. I/Os can be configured as either input buffers or output buffers.

#### Table 2-76 • Fusion Pro I/O – Hot-Swap and 5 V Input Tolerance Capabilities

| I/O Assignment                                      | Clamp<br>Diode | Hot<br>Insertion | 5 V Input<br>Tolerance | Input Buffer     | Output Buffer |  |
|-----------------------------------------------------|----------------|------------------|------------------------|------------------|---------------|--|
| 3.3 V LVTTL/LVCMOS                                  | No             | Yes              | Yes <sup>1</sup>       | Enabled/Disabled |               |  |
| 3.3 V PCI, 3.3 V PCI-X                              | Yes            | No               | Yes <sup>1</sup>       | Enabled/Disabled |               |  |
| LVCMOS 2.5 V <sup>3</sup>                           | No             | Yes              | No                     | Enabled/Disabled |               |  |
| LVCMOS 2.5 V / 5.0 V <sup>3</sup>                   | Yes            | No               | Yes <sup>2</sup>       | Enabled/Disabled |               |  |
| LVCMOS 1.8 V                                        | No             | Yes              | No                     | Enabled          | l/Disabled    |  |
| LVCMOS 1.5 V                                        | No             | Yes              | No                     | Enabled/Disabled |               |  |
| Voltage-Referenced Input Buffer                     | No             | Yes              | No                     | Enabled/Disabled |               |  |
| Differential, LVDS/BLVDS/M-LVDS/LVPECL <sup>4</sup> | No             | Yes              | No                     | Enabled          | l/Disabled    |  |

Notes:

1. Can be implemented with an external IDT bus switch, resistor divider, or Zener with resistor.

- 2. Can be implemented with an external resistor and an internal clamp diode.
- 3. In the SmartGen, FlashROM, Flash Memory System Builder, and Analog System Builder User Guide, select the LVCMOS5 macro for the LVCMOS 2.5 V / 5.0 V I/O standard or the LVCMOS25 macro for the LVCMOS 2.5 V / 0 standard.

4. Bidirectional LVPECL buffers are not supported. I/Os can be configured as either input buffers or output buffers.



## Selectable Skew between Output Buffer Enable/Disable Time

The configurable skew block is used to delay the output buffer assertion (enable) without affecting deassertion (disable) time.







Figure 2-108 • Timing Diagram (option1: bypasses skew circuit)



Figure 2-109 • Timing Diagram (option 2: enables skew circuit)





*Figure 2-116* • Input Buffer Timing Model and Delays (example)

#### Table 2-99 • Short Current Event Duration before Failure

| Temperature | Time Before Failure |  |  |  |  |  |
|-------------|---------------------|--|--|--|--|--|
| -40°C       | >20 years           |  |  |  |  |  |
| 0°C         | >20 years           |  |  |  |  |  |
| 25°C        | >20 years           |  |  |  |  |  |
| 70°C        | 5 years             |  |  |  |  |  |
| 85°C        | 2 years             |  |  |  |  |  |
| 100°C       | 6 months            |  |  |  |  |  |

# Table 2-100 • Schmitt Trigger Input Hysteresis Hysteresis Voltage Value (typ.) for Schmitt Mode Input Buffers

| Input Buffer Configuration                          | Hysteresis Value (typ.) |  |  |  |  |
|-----------------------------------------------------|-------------------------|--|--|--|--|
| 3.3 V LVTTL/LVCMOS/PCI/PCI-X (Schmitt trigger mode) | 240 mV                  |  |  |  |  |
| 2.5 V LVCMOS (Schmitt trigger mode)                 | 140 mV                  |  |  |  |  |
| 1.8 V LVCMOS (Schmitt trigger mode)                 | 80 mV                   |  |  |  |  |
| 1.5 V LVCMOS (Schmitt trigger mode)                 | 60 mV                   |  |  |  |  |

#### Table 2-101 • I/O Input Rise Time, Fall Time, and Related I/O Reliability

| Input Buffer                               | Input Rise/Fall Time (min.) | Input Rise/Fall Time (max.)                                                    | Reliability      |
|--------------------------------------------|-----------------------------|--------------------------------------------------------------------------------|------------------|
| LVTTL/LVCMOS (Schmitt trigger<br>disabled) | No requirement              | 10 ns*                                                                         | 20 years (100°C) |
| LVTTL/LVCMOS (Schmitt trigger<br>enabled)  | No requirement              | No requirement, but input<br>noise voltage cannot exceed<br>Schmitt hysteresis | 20 years (100°C) |
| HSTL/SSTL/GTL                              | No requirement              | 10 ns*                                                                         | 10 years (100°C) |
| LVDS/BLVDS/M-LVDS/LVPECL                   | No requirement              | 10 ns*                                                                         | 10 years (100°C) |

Note: \* The maximum input rise/fall time is related only to the noise induced into the input buffer trace. If the noise is low, the rise time and fall time of input buffers, when Schmitt trigger is disabled, can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microsemi recommends signal integrity evaluation/characterization of the system to ensure there is no excessive noise coupling into input signals.



Device Architecture

#### Table 2-113 • 2.5 V LVCMOS High Slew

Commercial Temperature Range Conditions:  $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Pro I/Os

| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 4 mA              | Std.           | 0.60              | 8.82            | 0.04             | 1.51            | 1.66             | 0.43              | 8.13            | 8.82            | 2.72            | 2.29            | 10.37            | 11.05            | ns    |
|                   | -1             | 0.51              | 7.50            | 0.04             | 1.29            | 1.41             | 0.36              | 6.92            | 7.50            | 2.31            | 1.95            | 8.82             | 9.40             | ns    |
|                   | -2             | 0.45              | 6.58            | 0.03             | 1.13            | 1.24             | 0.32              | 6.07            | 6.58            | 2.03            | 1.71            | 7.74             | 8.25             | ns    |
| 8 mA              | Std.           | 0.60              | 5.27            | 0.04             | 1.51            | 1.66             | 0.43              | 5.27            | 5.27            | 3.10            | 3.03            | 7.50             | 7.51             | ns    |
|                   | –1             | 0.51              | 4.48            | 0.04             | 1.29            | 1.41             | 0.36              | 4.48            | 4.48            | 2.64            | 2.58            | 6.38             | 6.38             | ns    |
|                   | -2             | 0.45              | 3.94            | 0.03             | 1.13            | 1.24             | 0.32              | 3.93            | 3.94            | 2.32            | 2.26            | 5.60             | 5.61             | ns    |
| 12 mA             | Std.           | 0.66              | 3.74            | 0.04             | 1.51            | 1.66             | 0.43              | 3.81            | 3.49            | 3.37            | 3.49            | 6.05             | 5.73             | ns    |
|                   | -1             | 0.56              | 3.18            | 0.04             | 1.29            | 1.41             | 0.36              | 3.24            | 2.97            | 2.86            | 2.97            | 5.15             | 4.87             | ns    |
|                   | -2             | 0.49              | 2.80            | 0.03             | 1.13            | 1.24             | 0.32              | 2.85            | 2.61            | 2.51            | 2.61            | 4.52             | 4.28             | ns    |
| 16 mA             | Std.           | 0.66              | 3.53            | 0.04             | 1.51            | 1.66             | 0.43              | 3.59            | 3.12            | 3.42            | 3.62            | 5.83             | 5.35             | ns    |
|                   | –1             | 0.56              | 3.00            | 0.04             | 1.29            | 1.41             | 0.36              | 3.06            | 2.65            | 2.91            | 3.08            | 4.96             | 4.55             | ns    |
|                   | -2             | 0.49              | 2.63            | 0.03             | 1.13            | 1.24             | 0.32              | 2.68            | 2.33            | 2.56            | 2.71            | 4.35             | 4.00             | ns    |
| 24 mA             | Std.           | 0.66              | 3.26            | 0.04             | 1.51            | 1.66             | 0.43              | 3.32            | 2.48            | 3.49            | 4.11            | 5.56             | 4.72             | ns    |
|                   | -1             | 0.56              | 2.77            | 0.04             | 1.29            | 1.41             | 0.36              | 2.83            | 2.11            | 2.97            | 3.49            | 4.73             | 4.01             | ns    |
|                   | -2             | 0.49              | 2.44            | 0.03             | 1.13            | 1.24             | 0.32              | 2.48            | 1.85            | 2.61            | 3.07            | 4.15             | 3.52             | ns    |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

#### SSTL3 Class II

Stub-Speed Terminated Logic for 3.3 V memory bus standard (JESD8-8). Fusion devices support Class II. This provides a differential amplifier input buffer and a push-pull output buffer.

| SSTL3 Class II | VIL       |            | VIH        |           | VOL       | VOH        | IOL | IOH | IOSL                    | IOSH                    | IIL <sup>1</sup> | IIH <sup>2</sup> |
|----------------|-----------|------------|------------|-----------|-----------|------------|-----|-----|-------------------------|-------------------------|------------------|------------------|
| Drive Strength | Min.<br>V | Max.<br>V  | Min.<br>V  | Max.<br>V | Max.<br>V | Min.<br>V  | mA  | mA  | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup>  | μA <sup>4</sup>  |
| 21 mA          | -0.3      | VREF – 0.2 | VREF + 0.2 | 3.6       | 0.5       | VCCI – 0.9 | 21  | 21  | 109                     | 103                     | 10               | 10               |

Table 2-165 • Minimum and Maximum DC Input and Output Levels

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.



#### Figure 2-133 • AC Loading

#### Table 2-166 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|-----------------|----------------|------------------------|
| VREF – 0.2    | VREF + 0.2     | 1.5                  | 1.5             | 1.485          | 30                     |

Note: \*Measuring point = Vtrip. See Table 2-90 on page 2-166 for a complete table of trip points.

#### Timing Characteristics

Table 2-167 • SSTL3- Class II Commercial Temperature Range Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V, VREF = 1.5 V

| Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.           | 0.66              | 2.07            | 0.04             | 1.25            | 0.43              | 2.10            | 1.67            |                 |                 | 4.34             | 3.91             | ns    |
| -1             | 0.56              | 1.76            | 0.04             | 1.06            | 0.36              | 1.79            | 1.42            |                 |                 | 3.69             | 3.32             | ns    |
| -2             | 0.49              | 1.54            | 0.03             | 0.93            | 0.32              | 1.57            | 1.25            |                 |                 | 3.24             | 2.92             | ns    |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.



# 3 – DC and Power Characteristics

# **General Specifications**

## **Operating Conditions**

Stresses beyond those listed in Table 3-1 may cause permanent damage to the device.

Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating ranges specified in Table 3-2 on page 3-3.

| Symbol   | Parameter                                  | Commercial                                                                                                                                                                                  | Industrial                | Units |  |  |
|----------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|--|--|
| VCC      | DC core supply voltage                     | -0.3 to 1.65                                                                                                                                                                                | –0.3 to 1.65              | V     |  |  |
| VJTAG    | JTAG DC voltage                            | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |  |
| VPUMP    | Programming voltage                        | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |  |
| VCCPLL   | Analog power supply (PLL)                  | -0.3 to 1.65                                                                                                                                                                                | -0.3 to 1.65              | V     |  |  |
| VCCI     | DC I/O output buffer supply voltage        | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |  |
| VI       | I/O input voltage <sup>1</sup>             | <ul> <li>-0.3 V to 3.6 V (when I/O hot insertion mode is enabled)</li> <li>-0.3 V to (VCCI + 1 V) or 3.6 V, whichever voltage is lower (when I/O hot-insertion mode is disabled)</li> </ul> |                           |       |  |  |
| VCC33A   | +3.3 V power supply                        | –0.3 to 3.75 <sup>2</sup>                                                                                                                                                                   | –0.3 to 3.75 <sup>2</sup> | V     |  |  |
| VCC33PMP | +3.3 V power supply                        | -0.3 to 3.75 <sup>2</sup>                                                                                                                                                                   | -0.3 to 3.75 <sup>2</sup> | V     |  |  |
| VAREF    | Voltage reference for ADC                  | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |  |
| VCC15A   | Digital power supply for the analog system | -0.3 to 1.65                                                                                                                                                                                | –0.3 to 1.65              | V     |  |  |
| VCCNVM   | Embedded flash power supply                | -0.3 to 1.65                                                                                                                                                                                | -0.3 to 1.65              | V     |  |  |
| VCCOSC   | Oscillator power supply                    | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |  |

#### Table 3-1 • Absolute Maximum Ratings

Notes:

1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 3-4 on page 3-4.

2. Analog data not valid beyond 3.65 V.

3. The high current mode has a maximum power limit of 20 mW. Appropriate current limit resistors must be used, based on voltage on the pad.

4. For flash programming and retention maximum limits, refer to Table 3-5 on page 3-5. For recommended operating limits refer to Table 3-2 on page 3-3.

### RAM Dynamic Contribution—P<sub>MEMORY</sub>

#### **Operating Mode**

 $P_{MEMORY} = (N_{BLOCKS} * PAC11 * \beta_2 * F_{READ-CLOCK}) + (N_{BLOCKS} * PAC12 * \beta_3 * F_{WRITE-CLOCK})$  $N_{BLOCKS} \text{ is the number of RAM blocks used in the design.}$ 

F<sub>READ-CLOCK</sub> is the memory read clock frequency.

 $\beta_2$  is the RAM enable rate for read operations—guidelines are provided in Table 3-17 on page 3-27.

 $\beta_3$  the RAM enable rate for write operations—guidelines are provided in Table 3-17 on page 3-27.

 $\mathsf{F}_{\mathsf{WRITE}\text{-}\mathsf{CLOCK}}$  is the memory write clock frequency.

#### Standby Mode and Sleep Mode

P<sub>MEMORY</sub> = 0 W

#### PLL/CCC Dynamic Contribution—PPLL

#### **Operating Mode**

P<sub>PLL</sub> = PAC13 \* F<sub>CLKOUT</sub>

F<sub>CLKIN</sub> is the input clock frequency.

F<sub>CLKOUT</sub> is the output clock frequency.<sup>1</sup>

#### Standby Mode and Sleep Mode

 $P_{PLL} = 0 W$ 

#### Nonvolatile Memory Dynamic Contribution—P<sub>NVM</sub>

#### **Operating Mode**

The NVM dynamic power consumption is a piecewise linear function of frequency.

 $P_{NVM} = N_{NVM-BLOCKS} * \beta_4 * PAC15 * F_{READ-NVM}$  when  $F_{READ-NVM} \le 33$  MHz,

 $P_{NVM} = N_{NVM-BLOCKS} * \beta_4 * (PAC16 + PAC17 * F_{READ-NVM} \text{ when } F_{READ-NVM} > 33 \text{ MHz}$ 

N<sub>NVM-BLOCKS</sub> is the number of NVM blocks used in the design (2 inAFS600).

 $\beta_4$  is the NVM enable rate for read operations. Default is 0 (NVM mainly in idle state). F<sub>READ-NVM</sub> is the NVM read clock frequency.

#### Standby Mode and Sleep Mode

P<sub>NVM</sub> = 0 W

#### Crystal Oscillator Dynamic Contribution—P<sub>XTL-OSC</sub>

#### **Operating Mode**

 $P_{XTL-OSC} = PAC18$ 

#### Standby Mode

 $P_{XTL-OSC} = PAC18$ 

#### Sleep Mode

 $P_{XTL-OSC} = 0 W$ 

The PLL dynamic contribution depends on the input clock frequency, the number of output clock signals generated by the PLL, and the frequency of each output clock. If a PLL is used to generate more than one output clock, include each output clock in the formula output clock by adding its corresponding contribution (P<sub>AC14</sub> \* F<sub>CLKOUT</sub> product) to the total PLL contribution.



Package Pin Assignments

|            | QN180           |                 | QN180      |                 |                 |  |  |
|------------|-----------------|-----------------|------------|-----------------|-----------------|--|--|
| Pin Number | AFS090 Function | AFS250 Function | Pin Number | AFS090 Function | AFS250 Function |  |  |
| A1         | GNDQ            | GNDQ            | A37        | VPUMP           | VPUMP           |  |  |
| A2         | VCCIB3          | VCCIB3          | A38        | TDI             | TDI             |  |  |
| A3         | GAB2/IO52NDB3V0 | IO74NDB3V0      | A39        | TDO             | TDO             |  |  |
| A4         | GFA2/IO51NDB3V0 | IO71NDB3V0      | A40        | VJTAG           | VJTAG           |  |  |
| A5         | GFC2/IO50NDB3V0 | IO69NPB3V0      | A41        | GDB1/IO39PPB1V0 | GDA1/IO54PPB1V0 |  |  |
| A6         | VCCIB3          | VCCIB3          | A42        | GDC1/IO38PDB1V0 | GDB1/IO53PDB1V0 |  |  |
| A7         | GFA1/IO47PPB3V0 | GFB1/IO67PPB3V0 | A43        | VCC             | VCC             |  |  |
| A8         | GEB0/IO45NDB3V0 | NC              | A44        | GCB0/IO35NPB1V0 | GCB0/IO48NPB1V0 |  |  |
| A9         | XTAL1           | XTAL1           | A45        | GCC1/IO34PDB1V0 | GCC1/IO47PDB1V0 |  |  |
| A10        | GNDOSC          | GNDOSC          | A46        | VCCIB1          | VCCIB1          |  |  |
| A11        | GEC2/IO43PPB3V0 | GEA1/IO61PPB3V0 | A47        | GBC2/IO32PPB1V0 | GBB2/IO41PPB1V0 |  |  |
| A12        | IO43NPB3V0      | GEA0/IO61NPB3V0 | A48        | VCCIB1          | VCCIB1          |  |  |
| A13        | NC              | VCCIB3          | A49        | NC              | NC              |  |  |
| A14        | GNDNVM          | GNDNVM          | A50        | GBA0/IO29RSB0V0 | GBB1/IO37RSB0V0 |  |  |
| A15        | PCAP            | PCAP            | A51        | VCCIB0          | VCCIB0          |  |  |
| A16        | VCC33PMP        | VCC33PMP        | A52        | GBB0/IO27RSB0V0 | GBC0/IO34RSB0V0 |  |  |
| A17        | NC              | NC              | A53        | GBC1/IO26RSB0V0 | IO33RSB0V0      |  |  |
| A18        | AV0             | AV0             | A54        | IO24RSB0V0      | IO29RSB0V0      |  |  |
| A19        | AG0             | AG0             | A55        | IO21RSB0V0      | IO26RSB0V0      |  |  |
| A20        | ATRTN0          | ATRTN0          | A56        | VCCIB0          | VCCIB0          |  |  |
| A21        | AG1             | AG1             | A57        | IO15RSB0V0      | IO21RSB0V0      |  |  |
| A22        | AC1             | AC1             | A58        | IO10RSB0V0      | IO13RSB0V0      |  |  |
| A23        | AV2             | AV2             | A59        | IO07RSB0V0      | IO10RSB0V0      |  |  |
| A24        | AT2             | AT2             | A60        | GAC0/IO04RSB0V0 | IO06RSB0V0      |  |  |
| A25        | AT3             | AT3             | A61        | GAB1/IO03RSB0V0 | GAC1/IO05RSB0V0 |  |  |
| A26        | AC3             | AC3             | A62        | VCC             | VCC             |  |  |
| A27        | AV4             | AV4             | A63        | GAA1/IO01RSB0V0 | GAB0/IO02RSB0V0 |  |  |
| A28        | AC4             | AC4             | A64        | NC              | NC              |  |  |
| A29        | AT4             | AT4             | B1         | VCOMPLA         | VCOMPLA         |  |  |
| A30        | NC              | AG5             | B2         | GAA2/IO52PDB3V0 | GAC2/IO74PDB3V0 |  |  |
| A31        | NC              | AV5             | B3         | GAC2/IO51PDB3V0 | GFA2/IO71PDB3V0 |  |  |
| A32        | ADCGNDREF       | ADCGNDREF       | B4         | GFB2/IO50PDB3V0 | GFB2/IO70PSB3V0 |  |  |
| A33        | VCC33A          | VCC33A          | B5         | VCC             | VCC             |  |  |
| A34        | GNDA            | GNDA            | B6         | GFC0/IO49NDB3V0 | GFC0/IO68NDB3V0 |  |  |
| A35        | PTBASE          | PTBASE          | B7         | GEB1/IO45PDB3V0 | NC              |  |  |
| A36        | VCCNVM          | VCCNVM          | B8         | VCCOSC          | VCCOSC          |  |  |



Package Pin Assignments

| PQ208         |                 |                 | PQ208         |                 |                 |
|---------------|-----------------|-----------------|---------------|-----------------|-----------------|
| Pin<br>Number | AFS250 Function | AFS600 Function | Pin<br>Number | AFS250 Function | AFS600 Function |
| 1             | VCCPLA          | VCCPLA          | 38            | IO60NDB3V0      | GEB0/IO62NDB4V0 |
| 2             | VCOMPLA         | VCOMPLA         | 39            | GND             | GEA1/IO61PDB4V0 |
| 3             | GNDQ            | GAA2/IO85PDB4V0 | 40            | VCCIB3          | GEA0/IO61NDB4V0 |
| 4             | VCCIB3          | IO85NDB4V0      | 41            | GEB2/IO59PDB3V0 | GEC2/IO60PDB4V0 |
| 5             | GAA2/IO76PDB3V0 | GAB2/IO84PDB4V0 | 42            | IO59NDB3V0      | IO60NDB4V0      |
| 6             | IO76NDB3V0      | IO84NDB4V0      | 43            | GEA2/IO58PDB3V0 | VCCIB4          |
| 7             | GAB2/IO75PDB3V0 | GAC2/IO83PDB4V0 | 44            | IO58NDB3V0      | GNDQ            |
| 8             | IO75NDB3V0      | IO83NDB4V0      | 45            | VCC             | VCC             |
| 9             | NC              | IO77PDB4V0      | 45            | VCC             | VCC             |
| 10            | NC              | IO77NDB4V0      | 46            | VCCNVM          | VCCNVM          |
| 11            | VCC             | IO76PDB4V0      | 47            | GNDNVM          | GNDNVM          |
| 12            | GND             | IO76NDB4V0      | 48            | GND             | GND             |
| 13            | VCCIB3          | VCC             | 49            | VCC15A          | VCC15A          |
| 14            | IO72PDB3V0      | GND             | 50            | PCAP            | PCAP            |
| 15            | IO72NDB3V0      | VCCIB4          | 51            | NCAP            | NCAP            |
| 16            | GFA2/IO71PDB3V0 | GFA2/IO75PDB4V0 | 52            | VCC33PMP        | VCC33PMP        |
| 17            | IO71NDB3V0      | IO75NDB4V0      | 53            | VCC33N          | VCC33N          |
| 18            | GFB2/IO70PDB3V0 | GFC2/IO73PDB4V0 | 54            | GNDA            | GNDA            |
| 19            | IO70NDB3V0      | IO73NDB4V0      | 55            | GNDAQ           | GNDAQ           |
| 20            | GFC2/IO69PDB3V0 | VCCOSC          | 56            | NC              | AV0             |
| 21            | IO69NDB3V0      | XTAL1           | 57            | NC              | AC0             |
| 22            | VCC             | XTAL2           | 58            | NC              | AG0             |
| 23            | GND             | GNDOSC          | 59            | NC              | AT0             |
| 24            | VCCIB3          | GFC1/IO72PDB4V0 | 60            | NC              | ATRTN0          |
| 25            | GFC1/IO68PDB3V0 | GFC0/IO72NDB4V0 | 61            | NC              | AT1             |
| 26            | GFC0/IO68NDB3V0 | GFB1/IO71PDB4V0 | 62            | NC              | AG1             |
| 27            | GFB1/IO67PDB3V0 | GFB0/IO71NDB4V0 | 63            | NC              | AC1             |
| 28            | GFB0/IO67NDB3V0 | GFA1/IO70PDB4V0 | 64            | NC              | AV1             |
| 29            | VCCOSC          | GFA0/IO70NDB4V0 | 65            | AV0             | AV2             |
| 30            | XTAL1           | IO69PDB4V0      | 66            | AC0             | AC2             |
| 31            | XTAL2           | IO69NDB4V0      | 67            | AG0             | AG2             |
| 32            | GNDOSC          | VCC             | 68            | AT0             | AT2             |
| 33            | GEB1/IO62PDB3V0 | GND             | 69            | ATRTN0          | ATRTN1          |
| 34            | GEB0/IO62NDB3V0 | VCCIB4          | 70            | AT1             | AT3             |
| 35            | GEA1/IO61PDB3V0 | GEC1/IO63PDB4V0 | 71            | AG1             | AG3             |
| 36            | GEA0/IO61NDB3V0 | GEC0/IO63NDB4V0 | 72            | AC1             | AC3             |
| 37            | GEC2/IO60PDB3V0 | GEB1/IO62PDB4V0 | 73            | AV1             | AV3             |

| FG484         |                 |                  | FG484         |                 |                  |
|---------------|-----------------|------------------|---------------|-----------------|------------------|
| Pin<br>Number | AFS600 Function | AFS1500 Function | Pin<br>Number | AFS600 Function | AFS1500 Function |
| P21           | IO51PDB2V0      | IO73PDB2V0       | T12           | AV5             | AV5              |
| P22           | IO49NDB2V0      | IO71NDB2V0       | T13           | AC5             | AC5              |
| R1            | IO69PDB4V0      | IO102PDB4V0      | T14           | NC              | NC               |
| R2            | IO69NDB4V0      | IO102NDB4V0      | T15           | GNDA            | GNDA             |
| R3            | VCCIB4          | VCCIB4           | T16           | NC              | IO77PPB2V0       |
| R4            | IO64PDB4V0      | IO91PDB4V0       | T17           | NC              | IO74PDB2V0       |
| R5            | IO64NDB4V0      | IO91NDB4V0       | T18           | VCCIB2          | VCCIB2           |
| R6            | NC              | IO92PDB4V0       | T19           | IO55NDB2V0      | IO82NDB2V0       |
| R7            | GND             | GND              | T20           | GDA2/IO55PDB2V0 | GDA2/IO82PDB2V0  |
| R8            | GND             | GND              | T21           | GND             | GND              |
| R9            | VCC33A          | VCC33A           | T22           | GDC1/IO52PDB2V0 | GDC1/IO79PDB2V0  |
| R10           | GNDA            | GNDA             | U1            | IO67PDB4V0      | IO98PDB4V0       |
| R11           | VCC33A          | VCC33A           | U2            | IO67NDB4V0      | IO98NDB4V0       |
| R12           | GNDA            | GNDA             | U3            | GEC1/IO63PDB4V0 | GEC1/IO90PDB4V0  |
| R13           | VCC33A          | VCC33A           | U4            | GEC0/IO63NDB4V0 | GEC0/IO90NDB4V0  |
| R14           | GNDA            | GNDA             | U5            | GND             | GND              |
| R15           | VCC             | VCC              | U6            | VCCNVM          | VCCNVM           |
| R16           | GND             | GND              | U7            | VCCIB4          | VCCIB4           |
| R17           | NC              | IO74NDB2V0       | U8            | VCC15A          | VCC15A           |
| R18           | GDA0/IO54NDB2V0 | GDA0/IO81NDB2V0  | U9            | GNDA            | GNDA             |
| R19           | GDB0/IO53NDB2V0 | GDB0/IO80NDB2V0  | U10           | AC4             | AC4              |
| R20           | VCCIB2          | VCCIB2           | U11           | VCC33A          | VCC33A           |
| R21           | IO50NDB2V0      | IO75NDB2V0       | U12           | GNDA            | GNDA             |
| R22           | IO50PDB2V0      | IO75PDB2V0       | U13           | AG5             | AG5              |
| T1            | NC              | IO100PPB4V0      | U14           | GNDA            | GNDA             |
| T2            | GND             | GND              | U15           | PUB             | PUB              |
| Т3            | IO66PDB4V0      | IO95PDB4V0       | U16           | VCCIB2          | VCCIB2           |
| T4            | IO66NDB4V0      | IO95NDB4V0       | U17           | TDI             | TDI              |
| T5            | VCCIB4          | VCCIB4           | U18           | GND             | GND              |
| Т6            | NC              | IO92NDB4V0       | U19           | IO57NDB2V0      | IO84NDB2V0       |
| T7            | GNDNVM          | GNDNVM           | U20           | GDC2/IO57PDB2V0 | GDC2/IO84PDB2V0  |
| Т8            | GNDA            | GNDA             | U21           | NC              | IO77NPB2V0       |
| Т9            | NC              | NC               | U22           | GDC0/IO52NDB2V0 | GDC0/IO79NDB2V0  |
| T10           | AV4             | AV4              | V1            | GEB1/IO62PDB4V0 | GEB1/IO89PDB4V0  |
| T11           | NC              | NC               | V2            | GEB0/IO62NDB4V0 | GEB0/IO89NDB4V0  |