Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 36864 | | Number of I/O | 65 | | Number of Gates | 250000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 180-WFQFN Dual Rows, Exposed Pad | | Supplier Device Package | 180-QFN (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/m1afs250-2qng180 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Product Ordering Codes** #### Notes: - 1. For Fusion devices, Quad Flat No Lead packages are only offered as RoHS compliant, QNG packages. - 2. MicroBlade and Pigeon Point devices only support FG packages. ## **Fusion Device Status** | Fusion | Status | Cortex-M1 | Status | Pigeon Point | Status | MicroBlade | Status | |---------|------------|-----------|------------|--------------|------------|------------|------------| | AFS090 | Production | | | | | | | | AFS250 | Production | M1AFS250 | Production | | | U1AFS250 | Production | | AFS600 | Production | M1AFS600 | Production | P1AFS600 | Production | U1AFS600 | Production | | AFS1500 | Production | M1AFS1500 | Production | P1AFS1500 | Production | U1AFS1500 | Production | Revision 6 III $t_{PD} = \text{MAX}(t_{PD(RR)},\,t_{PD(RF)},\,t_{PD(FF)},\,t_{PD(FR)})$ where edges are applicable for the particular combinatorial cell Figure 2-4 • Combinatorial Timing Model and Waveforms Revision 6 2-4 ## **No-Glitch MUX (NGMUX)** Positioned downstream from the PLL/CCC blocks, the NGMUX provides a special switching sequence between two asynchronous clock domains that prevents generating any unwanted narrow clock pulses. The NGMUX is used to switch the source of a global between three different clock sources. Allowable inputs are either two PLL/CCC outputs or a PLL/CCC output and a regular net, as shown in Figure 2-24. The GLMUXCFG[1:0] configuration bits determine the source of the CLK inputs (i.e., internal signal or GLC). These are set by SmartGen during design but can also be changed by dynamically reconfiguring the PLL. The GLMUXSEL[1:0] bits control which clock source is passed through the NGMUX to the global network (GL). See Table 2-13. Figure 2-24 • NGMUX Table 2-13 • NGMUX Configuration and Selection Table | GLMUXCFG[1:0] | GLMUXSEL[1:0] | | Selected Input Signal | MUX Type | |---------------|---------------|---|-----------------------|----------------| | 00 | Х | 0 | GLA | 2-to-1 GLMUX | | 00 | Х | 1 | GLC | 2-to-1 GLIVIOX | | 01 | Х | 0 | GLA | 2-to-1 GLMUX | | | Х | 1 | GLINT | 2-10-1 GLIVIOA | 2-29 Revision 6 Note: \* To enter and exit standby mode without any external stimulus on PUB or TRST, the vr\_en\_mat in the CTRL\_STAT register must also be set to 1, so that RTCPSMMATCH will assert when a match occurs; hence the device exits standby mode. Figure 2-31 • State Diagram for All Different Power Modes When TRST is 1 or PUB is 0, the 1.5 V voltage regulator is always ON, putting the Fusion device in normal operation at all times. Therefore, when the JTAG port is not in reset, the Fusion device cannot enter sleep mode or standby mode. To enter standby mode, the Fusion device must first power-up into normal operation. The RTC is enabled through the RTC Control/Status Register described in the "Real-Time Counter (part of AB macro)" section on page 2-33. A match value corresponding to the wake-up time is loaded into the Match Register. The 1.5 V voltage regulator is disabled by setting VRPU to 0 to allow the Fusion device to enter standby mode, when the 1.5 V supply is off but the RTC remains on. 2-37 Revision 6 Table 2-25 • Flash Memory Block Timing (continued) Commercial Temperature Range Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |----------------------------|------------------------------------------------------------------------|--------|-------|-------|-------| | tsupglosspro | Page Loss Protect Setup Time for the Control Logic | 1.69 | 1.93 | 2.27 | ns | | t <sub>HDPGLOSSPRO</sub> | Page Loss Protect Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns | | t <sub>SUPGSTAT</sub> | Page Status Setup Time for the Control Logic | 2.49 | 2.83 | 3.33 | ns | | t <sub>HDPGSTAT</sub> | Page Status Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns | | t <sub>SUOVERWRPG</sub> | Over Write Page Setup Time for the Control Logic | 1.88 | 2.14 | 2.52 | ns | | t <sub>HDOVERWRPG</sub> | Over Write Page Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns | | tsulockrequest | Lock Request Setup Time for the Control Logic | 0.87 | 0.99 | 1.16 | ns | | t <sub>HDLOCKREQUEST</sub> | Lock Request Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns | | t <sub>RECARNVM</sub> | Reset Recovery Time | 0.94 | 1.07 | 1.25 | ns | | t <sub>REMARNVM</sub> | Reset Removal Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>MPWARNVM</sub> | Asynchronous Reset Minimum Pulse Width for the Control Logic | 10.00 | 12.50 | 12.50 | ns | | t <sub>MPWCLKNVM</sub> | Clock Minimum Pulse Width for the Control Logic | 4.00 | 5.00 | 5.00 | ns | | + | Maximum Frequency for Clock for the Control Logic – for AFS1500/AFS600 | 80.00 | 80.00 | 80.00 | MHz | | <sup>T</sup> FMAXCLKNVM | Maximum Frequency for Clock for the Control Logic – for AFS250/AFS090 | 100.00 | 80.00 | 80.00 | MHz | ### **FlashROM** Fusion devices have 1 kbit of on-chip nonvolatile flash memory that can be read from the FPGA core fabric. The FlashROM is arranged in eight banks of 128 bits during programming. The 128 bits in each bank are addressable as 16 bytes during the read-back of the FlashROM from the FPGA core (Figure 2-45). The FlashROM can only be programmed via the IEEE 1532 JTAG port. It cannot be programmed directly from the FPGA core. When programming, each of the eight 128-bit banks can be selectively reprogrammed. The FlashROM can only be reprogrammed on a bank boundary. Programming involves an automatic, on-chip bank erase prior to reprogramming the bank. The FlashROM supports a synchronous read and can be read on byte boundaries. The upper three bits of the FlashROM address from the FPGA core define the bank that is being accessed. The lower four bits of the FlashROM address from the FPGA core define which of the 16 bytes in the bank is being accessed. The maximum FlashROM access clock is given in Table 2-26 on page 2-54. Figure 2-46 shows the timing behavior of the FlashROM access cycle—the address has to be set up on the rising edge of the clock for DOUT to be valid on the next falling edge of the clock. If the address is unchanged for two cycles: - D0 becomes invalid t<sub>CK2Q</sub> ns after the second rising edge of the clock. - D0 becomes valid again t<sub>CK2Q</sub> ns after the second falling edge. If the address unchanged for three cycles: - D0 becomes invalid t<sub>CK2O</sub> ns after the second rising edge of the clock. - D0 becomes valid again t<sub>CK2Q</sub> ns after the second falling edge. - D0 becomes invalid t<sub>CK2Q</sub> ns after the third rising edge of the clock. - D0 becomes valid again t<sub>CK2Q</sub> ns after the third falling edge. 2-53 Revision 6 ## **Timing Characteristics** Table 2-35 • FIFO Commercial Temperature Range Conditions: $T_J = 70$ °C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | <b>–1</b> | Std. | Units | |----------------------|---------------------------------------------------|------|-----------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup time | 1.34 | 1.52 | 1.79 | ns | | t <sub>ENH</sub> | REN, WEN Hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>BKS</sub> | BLK Setup time | 0.19 | 0.22 | 0.26 | ns | | t <sub>BKH</sub> | BLK Hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input data (WD) Setup time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input data (WD) Hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.17 | 2.47 | 2.90 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 0.94 | 1.07 | 1.26 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 1.72 | 1.96 | 2.30 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 1.63 | 1.86 | 2.18 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 6.19 | 7.05 | 8.29 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 1.69 | 1.93 | 2.27 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost-Empty/Full Flag Valid | 6.13 | 6.98 | 8.20 | ns | | + | RESET Low to Data out Low on RD (flow-through) | 0.92 | 1.05 | 1.23 | ns | | <sup>t</sup> RSTBQ | RESET Low to Data out Low on RD (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock Cycle time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 310 | 272 | 231 | ns | Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9. 2-75 Revision 6 Table 2-50 • ADC Characteristics in Direct Input Mode Commercial Temperature Range Conditions, T<sub>J</sub> = 85°C (unless noted otherwise), Typical: VCC33A = 3.3 V, VCC = 1.5 V | Parameter | Description | Condition | Min. | Тур. | Max. | Units | |--------------|----------------------------------------------|-----------------------------------|-------|--------|---------------|----------| | Direct Input | t using Analog Pad AV, AC, A | Т | | • | | • | | VINADC | Input Voltage (Direct Input) | Refer to Table 3-2 on page 3-3 | | | | | | CINADC | Input Capacitance | Channel not selected | | 7 | | pF | | | | Channel selected but not sampling | | 8 | | pF | | | | Channel selected and sampling | | 18 | | pF | | ZINADC | Input Impedance | 8-bit mode | | 2 | | kΩ | | | | 10-bit mode | | 2 | | kΩ | | | | 12-bit mode | | 2 | | kΩ | | Analog Ref | erence Voltage VAREF | | | | | | | VAREF | Accuracy | T <sub>J</sub> = 25°C | 2.537 | 2.56 | 2.583 | V | | | Temperature Drift of Internal Reference | | | 65 | | ppm / °C | | | External Reference | | 2.527 | | VCC33A + 0.05 | V | | ADC Accur | acy (using external reference | ) 1,2 | I. | | l | l . | | DC Accurac | су | | | | | | | TUE | Total Unadjusted Error | 8-bit mode | | 0.2 | 29 | LSB | | | | 10-bit mode | | 0. | 72 | LSB | | | | 12-bit mode | | 1. | 8 | LSB | | INL | Integral Non-Linearity | 8-bit mode | | 0.20 | 0.25 | LSB | | | | 10-bit mode | | 0.32 | 0.43 | LSB | | | | 12-bit mode | | 1.71 | 1.80 | LSB | | DNL | Differential Non-Linearity (no missing code) | 8-bit mode | | 0.20 | 0.24 | LSB | | | | 10-bit mode | | 0.60 | 0.65 | LSB | | | | 12-bit mode | | 2.40 | 2.48 | LSB | | | Offset Error | 8-bit mode | | 0.01 | 0.17 | LSB | | | | 10-bit mode | | 0.05 | 0.20 | LSB | | | | 12-bit mode | | 0.20 | 0.40 | LSB | | | Gain Error | 8-bit mode | | 0.0004 | 0.003 | LSB | | | ] | 10-bit mode | | 0.002 | 0.011 | LSB | | | | 12-bit mode | | 0.007 | 0.044 | LSB | | | Gain Error (with internal reference) | All modes | | 2 | | % FSR | ## Notes: - 1. Accuracy of the external reference is 2.56 V $\pm$ 4.6 mV. - 2. Data is based on characterization. - 3. The sample rate is time-shared among active analog inputs. Revision 6 2-120 Table 2-51 • Uncalibrated Analog Channel Accuracy\* Worst-Case Industrial Conditions, $T_J = 85^{\circ}C$ | | | | al Char<br>ror (LS | | | el Inpu<br>rror (LS | t Offset<br>SB) | | nel Input<br>Error (m\ | | Chan | nel Gaiı<br>(%FSR | | |---------------|------------------------|--------------|--------------------|--------------|------------|---------------------|-----------------|--------------|------------------------|--------------|------|-------------------|------------| | Analog<br>Pad | Prescaler<br>Range (V) | Neg.<br>Max. | Med. | Pos.<br>Max. | Neg<br>Max | Med. | Pos.<br>Max. | Neg.<br>Max. | Med. | Pos.<br>Max. | Min. | Тур. | Max. | | Positi | ve Range | | ADC in 10-Bit Mode | | | | | | | | | | | | AV, AC | 16 | -22 | -2 | 12 | -11 | -2 | 14 | -169 | -32 | 224 | 3 | 0 | -3 | | | 8 | -40 | <b>–</b> 5 | 17 | -11 | <b>-</b> 5 | 21 | -87 | -40 | 166 | 2 | 0 | -4 | | | 4 | -45 | <b>-</b> 9 | 24 | -16 | -11 | 36 | -63 | -43 | 144 | 2 | 0 | -4 | | | 2 | -70 | -19 | 33 | -33 | -20 | 66 | -66 | -39 | 131 | 2 | 0 | -4 | | | 1 | -25 | <b>-</b> 7 | 5 | -11 | -3 | 26 | -11 | -3 | 26 | 3 | -1 | -3 | | | 0.5 | -41 | -12 | 8 | -12 | <b>-</b> 7 | 38 | -6 | -4 | 19 | 3 | -1 | -3 | | | 0.25 | -53 | -14 | 19 | -20 | -14 | 40 | -5 | -3 | 10 | 5 | 0 | -4 | | | 0.125 | -89 | -29 | 24 | -40 | -28 | 88 | -5 | -4 | 11 | 7 | 0 | -5 | | AT | 16 | -3 | 9 | 15 | -4 | 0 | 4 | -64 | 5 | 64 | 1 | 0 | -1 | | | 4 | -10 | 2 | 15 | -11 | -2 | 11 | -44 | -8 | 44 | 1 | 0 | -1 | | Negati | ve Range | | | | | | ADC in | 10-Bit N | lode | | | | | | AV, AC | 16 | -35 | -10 | 9 | -24 | -6 | 9 | -383 | -96 | 148 | 5 | -1 | -6 | | | 8 | -65 | -19 | 12 | -34 | -12 | 9 | -268 | -99 | 75 | 5 | <b>–</b> 1 | <b>–</b> 5 | | | 4 | -86 | -28 | 21 | -64 | -24 | 19 | -254 | -96 | 76 | 5 | -1 | -6 | | | 2 | -136 | -53 | 37 | -115 | -42 | 39 | -230 | -83 | 78 | 6 | -2 | <b>-</b> 7 | | | 1 | -98 | -35 | 8 | -39 | -8 | 15 | -39 | -8 | 15 | 10 | -3 | -10 | | | 0.5 | -121 | -46 | 7 | -54 | -14 | 18 | -27 | <b>-</b> 7 | 9 | 10 | -4 | -11 | | | 0.25 | -149 | <del>-4</del> 9 | 19 | -72 | -16 | 40 | -18 | -4 | 10 | 14 | -4 | -12 | | | 0.125 | -188 | -67 | 38 | -112 | -27 | 56 | -14 | -3 | 7 | 16 | <b>-</b> 5 | -14 | Note: \*Channel Accuracy includes prescaler and ADC accuracies. For 12-bit mode, multiply the LSB count by 4. For 8-bit mode, divide the LSB count by 4. Gain remains the same. > Revision 6 2-122 Table 2-61 details the settings available to either power down or enable the prescaler associated with the analog inputs AV, AC, and AT. Table 2-61 • Prescaler Op Amp Power-Down Truth Table—AV (x = 0), AC (x = 1), and AT (x = 3) | Control Lines Bx[7] | Prescaler Op Amp | |---------------------|------------------| | 0 | Power-down | | 1 | Operational | Table 2-62 details the settings available to enable the Current Monitor Block associated with the AC pin. #### Table 2-62 • Current Monitor Input Switch Control Truth Table—AV (x = 0) | Control Lines B0[4] | Current Monitor Input Switch | |---------------------|------------------------------| | 0 | Off | | 1 | On | Table 2-63 details the settings available to configure the drive strength of the gate drive when not in high-drive mode. #### Table 2-63 • Low-Drive Gate Driver Current Truth Table (AG) | Control Lines B2[3] | Control Lines B2[2] | Current (μA) | |---------------------|---------------------|--------------| | 0 | 0 | 1 | | 0 | 1 | 3 | | 1 | 0 | 10 | | 1 | 1 | 30 | Table 2-64 details the settings available to set the polarity of the gate driver (either p-channel- or n-channel-type devices). ### Table 2-64 • Gate Driver Polarity Truth Table (AG) | Control Lines B2[6] | Gate Driver Polarity | |---------------------|----------------------| | 0 | Positive | | 1 | Negative | Table 2-65 details the settings available to turn on the Gate Driver and set whether high-drive mode is on or off. ## Table 2-65 • Gate Driver Control Truth Table (AG) | Control Lines B2[7] | GDON | Gate Driver | |---------------------|------|---------------| | 0 | 0 | Off | | 0 | 1 | Low drive on | | 1 | 0 | Off | | 1 | 1 | High drive on | Table 2-66 details the settings available to turn on and off the chip internal temperature monitor. Note: For the internal temperature monitor to function, Bit 0 of Byte 2 for all 10 Quads must be set. #### Table 2-66 • Internal Temperature Monitor Control Truth Table | Control Lines B2[0] | PDTMB | Chip Internal Temperature Monitor | |---------------------|-------|-----------------------------------| | 0 | 0 | Off | | 1 | 1 | On | 2-131 Revision 6 # **Hot-Swap Support** Hot-swapping (also called hot plugging) is the operation of hot insertion or hot removal of a card in (or from) a powered-up system. The levels of hot-swap support and examples of related applications are described in Table 2-74. The I/Os also need to be configured in hot insertion mode if hot plugging compliance is required. Table 2-74 • Levels of Hot-Swap Support | Hot<br>Swapping<br>Level | Description | Power<br>Applied<br>to Device | Bus State | Card<br>Ground<br>Connection | Device<br>Circuitry<br>Connected<br>to Bus Pins | | Compliance of Fusion Devices | |--------------------------|---------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | 1 | Cold-swap | No | - | _ | _ | System and card with Microsemi FPGA chip are powered down, then card gets plugged into system, then power supplies are turned on for system but not for FPGA on card. | | | 2 | Hot-swap<br>while reset | Yes | Held in<br>reset state | Must be made<br>and<br>maintained for<br>1 ms before,<br>during, and<br>after insertion/<br>removal | _ | In PCI hot plug specification, reset control circuitry isolates the card busses until the card supplies are at their nominal operating levels and stable. | Compliant I/Os can but do not have to be set to hot insertion mode. | | 3 | Hot-swap<br>while bus<br>idle | Yes | Held idle<br>(no ongoing<br>I/O<br>processes<br>during<br>insertion/re<br>moval) | Same as<br>Level 2 | glitch-free<br>during<br>power-up or<br>power-down | Board bus shared with card bus is "frozen," and there is no toggling activity on bus. It is critical that the logic states set on the bus signal do not get disturbed during card insertion/removal. | set to hot | | 4 | Hot-swap on<br>an active<br>bus | Yes | Bus may<br>have active<br>I/O<br>processes<br>ongoing,<br>but device<br>being<br>inserted or<br>removed<br>must be<br>idle. | Same as<br>Level 2 | Same as<br>Level 3 | There is activity on<br>the system bus, and it<br>is critical that the logic<br>states set on the bus<br>signal do not get<br>disturbed during card<br>insertion/removal. | | 2-141 Revision 6 Table 2-85 • Fusion Pro I/O Attributes vs. I/O Standard Applications | | ı | 1 | ı | 1 | 1 | ı | ı | ı | ı | ı | |----------------------|--------------------|-------------------------|---------------------------|----------|------------------------|------------------|-----------------------|-----------------------------|------------------------------|---------------| | I/O Standards | SLEW (output only) | OUT_DRIVE (output only) | SKEW (all macros with OE) | RES_PULL | OUT_LOAD (output only) | COMBINE_REGISTER | IN_DELAY (input only) | ω IN_DELAY_VAL (input only) | SCHMITT_TRIGGER (input only) | HOT_SWAPPABLE | | LVTTL/LVCMOS 3.3 V | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | LVCMOS 2.5 V | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | LVCMOS 2.5/5.0 V | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | LVCMOS 1.8 V | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | LVCMOS 1.5 V | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | PCI (3.3 V) | | | 3 | | 3 | 3 | 3 | 3 | | | | PCI-X (3.3 V) | 3 | | 3 | | 3 | 3 | 3 | 3 | | | | GTL+ (3.3 V) | | | 3 | | 3 | 3 | 3 | 3 | | 3 | | GTL+ (2.5 V) | | | 3 | | 3 | 3 | 3 | 3 | | 3 | | GTL (3.3 V) | | | 3 | | 3 | 3 | 3 | 3 | | 3 | | GTL (2.5 V) | | | 3 | | 3 | 3 | 3 | 3 | | 3 | | HSTL Class I | | | 3 | | 3 | 3 | 3 | 3 | | 3 | | HSTL Class II | | | 3 | | 3 | 3 | 3 | 3 | | 3 | | SSTL2 Class I and II | | | 3 | | 3 | 3 | 3 | 3 | | 3 | | SSTL3 Class I and II | | | 3 | | 3 | 3 | 3 | 3 | | 3 | | LVDS, BLVDS, M-LVDS | | | 3 | | | 3 | 3 | 3 | | 3 | | LVPECL | | | | | | 3 | 3 | 3 | | 3 | 2-157 Revision 6 Figure 2-117 • Output Buffer Model and Delays (example) Revision 6 2-162 ### Timing Characteristics #### Table 2-136 • 3.3 V PCI/PCI-X Commercial Temperature Range Conditions: $T_J$ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Pro I/Os | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.66 | 2.81 | 0.04 | 1.05 | 1.67 | 0.43 | 2.86 | 2.00 | 3.28 | 3.61 | 5.09 | 4.23 | ns | | <b>-1</b> | 0.56 | 2.39 | 0.04 | 0.89 | 1.42 | 0.36 | 2.43 | 1.70 | 2.79 | 3.07 | 4.33 | 3.60 | ns | | -2 | 0.49 | 2.09 | 0.03 | 0.78 | 1.25 | 0.32 | 2.13 | 1.49 | 2.45 | 2.70 | 3.80 | 3.16 | ns | Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9. ### Table 2-137 • 3.3 V PCI/PCI-X Commercial Temperature Range Conditions: $T_J$ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/Os | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.66 | 2.68 | 0.04 | 0.86 | 0.43 | 2.73 | 1.95 | 3.21 | 3.58 | 4.97 | 4.19 | 0.66 | ns | | -1 | 0.56 | 2.28 | 0.04 | 0.73 | 0.36 | 2.32 | 1.66 | 2.73 | 3.05 | 4.22 | 3.56 | 0.56 | ns | | -2 | 0.49 | 2.00 | 0.03 | 0.65 | 0.32 | 2.04 | 1.46 | 2.40 | 2.68 | 3.71 | 3.13 | 0.49 | ns | Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9. Revision 6 2-198 #### LVPECL Low-Voltage Positive Emitter-Coupled Logic (LVPECL) is another differential I/O standard. It requires that one data bit be carried through two signal lines. Like LVDS, two pins are needed. It also requires external resistor termination. The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-136. The building blocks of the LVPECL transmitter—receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVDS implementation because the output standard specifications are different. Figure 2-136 • LVPECL Circuit Diagram and Board-Level Implementation Table 2-171 • Minimum and Maximum DC Input and Output Levels | DC Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | |--------------|--------------------------------|-------|------|-------|------|-------|------|-------| | VCCI | Supply Voltage | 3 | .0 | 3 | .3 | 3. | 6 | V | | VOL | Output Low Voltage | 0.96 | 1.27 | 1.06 | 1.43 | 1.30 | 1.57 | V | | VOH | Output High Voltage | 1.8 | 2.11 | 1.92 | 2.28 | 2.13 | 2.41 | V | | VIL, VIH | Input Low, Input High Voltages | 0 | 3.6 | 0 | 3.6 | 0 | 3.6 | V | | VODIFF | Differential Output Voltage | 0.625 | 0.97 | 0.625 | 0.97 | 0.625 | 0.97 | V | | VOCM | Output Common Mode Voltage | 1.762 | 1.98 | 1.762 | 1.98 | 1.762 | 1.98 | V | | VICM | Input Common Mode Voltage | 1.01 | 2.57 | 1.01 | 2.57 | 1.01 | 2.57 | V | | VIDIFF | Input Differential Voltage | 300 | | 300 | | 300 | | mV | Table 2-172 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | |---------------|----------------|----------------------|-----------------| | 1.64 | 1.94 | Cross point | _ | Note: \*Measuring point = Vtrip. See Table 2-90 on page 2-166 for a complete table of trip points. ### **Timing Characteristics** Table 2-173 • LVPECL Commercial Temperature Range Conditions: $T_J$ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Pro I/Os | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.66 | 2.14 | 0.04 | 1.63 | ns | | <b>-1</b> | 0.56 | 1.82 | 0.04 | 1.39 | ns | | -2 | 0.49 | 1.60 | 0.03 | 1.22 | ns | Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9. 2-211 Revision 6 Table 3-3 • Input Resistance of Analog Pads | Pads | Pad Configuration | Prescaler Range | Input Resistance to Ground | |---------------------------|------------------------------------|------------------|----------------------------| | AV, AC | Analog Input (direct input to ADC) | - | 2 kΩ (typical) | | | | - | > 10 MΩ | | | Analog Input (positive prescaler) | +16 V to +2 V | 1 MΩ (typical) | | Analog Input (negative pr | | +1 V to +0.125 V | > 10 MΩ | | | Analog Input (negative prescaler) | –16 V to –2 V | 1 MΩ (typical) | | | | –1 V to –0.125 V | > 10 MΩ | | | Digital input | +16 V to +2 V | 1 MΩ (typical) | | | Current monitor | +16 V to +2 V | 1 MΩ (typical) | | | | −16 V to −2 V | 1 MΩ (typical) | | AT | Analog Input (direct input to ADC) | - | 1 MΩ (typical) | | | Analog Input (positive prescaler) | +16 V, +4 V | 1 MΩ (typical) | | | Digital input | +16 V, +4 V | 1 MΩ (typical) | | | Temperature monitor | +16 V, +4 V | > 10 MΩ | Table 3-4 • Overshoot and Undershoot Limits <sup>1</sup> | VCCI | Average VCCI–GND Overshoot or Undershoot<br>Duration as a Percentage of Clock Cycle <sup>2</sup> | Maximum Overshoot/<br>Undershoot <sup>2</sup> | |---------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------| | 2.7 V or less | 10% | 1.4 V | | | 5% | 1.49 V | | 3.0 V | 10% | 1.1 V | | | 5% | 1.19 V | | 3.3 V | 10% | 0.79 V | | | 5% | 0.88 V | | 3.6 V | 10% | 0.45 V | | | 5% | 0.54 V | #### Notes: - 1. Based on reliability requirements at a junction temperature of 85°C. - 2. The duration is allowed at one cycle out of six clock cycle. If the overshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undershoot has to be reduced by 0.15 V. Revision 6 3-4 | | | FG256 | | | |------------|-----------------|-----------------|-----------------|------------------| | Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function | | M15 | TRST | TRST | TRST | TRST | | M16 | GND | GND | GND | GND | | N1 | GEB2/IO42PDB3V0 | GEB2/IO59PDB3V0 | GEB2/IO59PDB4V0 | GEB2/IO86PDB4V0 | | N2 | GEA2/IO42NDB3V0 | IO59NDB3V0 | IO59NDB4V0 | IO86NDB4V0 | | N3 | NC | GEA2/IO58PPB3V0 | GEA2/IO58PPB4V0 | GEA2/IO85PPB4V0 | | N4 | VCC33PMP | VCC33PMP | VCC33PMP | VCC33PMP | | N5 | VCC15A | VCC15A | VCC15A | VCC15A | | N6 | NC | NC | AG0 | AG0 | | N7 | AC1 | AC1 | AC3 | AC3 | | N8 | AG3 | AG3 | AG5 | AG5 | | N9 | AV3 | AV3 | AV5 | AV5 | | N10 | AG4 | AG4 | AG6 | AG6 | | N11 | NC | NC | AC8 | AC8 | | N12 | GNDA | GNDA | GNDA | GNDA | | N13 | VCC33A | VCC33A | VCC33A | VCC33A | | N14 | VCCNVM | VCCNVM | VCCNVM | VCCNVM | | N15 | TCK | TCK | TCK | TCK | | N16 | TDI | TDI | TDI | TDI | | P1 | VCCNVM | VCCNVM | VCCNVM | VCCNVM | | P2 | GNDNVM | GNDNVM | GNDNVM | GNDNVM | | P3 | GNDA | GNDA | GNDA | GNDA | | P4 | NC | NC | AC0 | AC0 | | P5 | NC | NC | AG1 | AG1 | | P6 | NC | NC | AV1 | AV1 | | P7 | AG0 | AG0 | AG2 | AG2 | | P8 | AG2 | AG2 | AG4 | AG4 | | P9 | GNDA | GNDA | GNDA | GNDA | | P10 | NC | AC5 | AC7 | AC7 | | P11 | NC | NC | AV8 | AV8 | | P12 | NC | NC | AG8 | AG8 | | P13 | NC | NC | AV9 | AV9 | | P14 | ADCGNDREF | ADCGNDREF | ADCGNDREF | ADCGNDREF | | P15 | PTBASE | PTBASE | PTBASE | PTBASE | | P16 | GNDNVM | GNDNVM | GNDNVM | GNDNVM | | R1 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 | | R2 | PCAP | PCAP | PCAP | PCAP | | R3 | NC | NC | AT1 | AT1 | | R4 | NC | NC | AT0 | AT0 | 4-17 Revision 6 | | FG484 | | | | | | | | | |---------------|-----------------|------------------|--|--|--|--|--|--|--| | Pin<br>Number | AFS600 Function | AFS1500 Function | | | | | | | | | B5 | IO05NDB0V0 | IO04NDB0V0 | | | | | | | | | B6 | IO05PDB0V0 | IO04PDB0V0 | | | | | | | | | B7 | GND | GND | | | | | | | | | B8 | IO10NDB0V1 | IO09NDB0V1 | | | | | | | | | В9 | IO13PDB0V1 | IO11PDB0V1 | | | | | | | | | B10 | GND | GND | | | | | | | | | B11 | IO17NDB1V0 | IO24NDB1V0 | | | | | | | | | B12 | IO18NDB1V0 | IO26NDB1V0 | | | | | | | | | B13 | GND | GND | | | | | | | | | B14 | IO21NDB1V0 | IO31NDB1V1 | | | | | | | | | B15 | IO21PDB1V0 | IO31PDB1V1 | | | | | | | | | B16 | GND | GND | | | | | | | | | B17 | GBC1/IO26PDB1V1 | GBC1/IO40PDB1V2 | | | | | | | | | B18 | GBA1/IO28PDB1V1 | GBA1/IO42PDB1V2 | | | | | | | | | B19 | GND | GND | | | | | | | | | B20 | VCCPLB | VCCPLB | | | | | | | | | B21 | GND | GND | | | | | | | | | B22 | VCC | NC | | | | | | | | | C1 | IO82PDB4V0 | IO121PDB4V0 | | | | | | | | | C2 | NC | IO122PSB4V0 | | | | | | | | | C3 | IO00NDB0V0 | IO00NDB0V0 | | | | | | | | | C4 | IO00PDB0V0 | IO00PDB0V0 | | | | | | | | | C5 | VCCIB0 | VCCIB0 | | | | | | | | | C6 | IO06NDB0V0 | IO05NDB0V1 | | | | | | | | | C7 | IO06PDB0V0 | IO05PDB0V1 | | | | | | | | | C8 | VCCIB0 | VCCIB0 | | | | | | | | | C9 | IO13NDB0V1 | IO11NDB0V1 | | | | | | | | | C10 | IO11PDB0V1 | IO14PDB0V2 | | | | | | | | | C11 | VCCIB0 | VCCIB0 | | | | | | | | | C12 | VCCIB1 | VCCIB1 | | | | | | | | | C13 | IO20NDB1V0 | IO29NDB1V1 | | | | | | | | | C14 | IO20PDB1V0 | IO29PDB1V1 | | | | | | | | | C15 | VCCIB1 | VCCIB1 | | | | | | | | | C16 | IO25NDB1V1 | IO37NDB1V2 | | | | | | | | | C17 | GBB0/IO27NDB1V1 | GBB0/IO41NDB1V2 | | | | | | | | | FG484 | | | | |--------|-----------------|------------------|--| | Pin | | | | | Number | AFS600 Function | AFS1500 Function | | | C18 | VCCIB1 | VCCIB1 | | | C19 | VCOMPLB | VCOMPLB | | | C20 | GBA2/IO30PDB2V0 | GBA2/IO44PDB2V0 | | | C21 | NC | IO48PSB2V0 | | | C22 | GBB2/IO31PDB2V0 | GBB2/IO45PDB2V0 | | | D1 | IO82NDB4V0 | IO121NDB4V0 | | | D2 | GND | GND | | | D3 | IO83NDB4V0 | IO123NDB4V0 | | | D4 | GAC2/IO83PDB4V0 | GAC2/IO123PDB4V0 | | | D5 | GAA2/IO85PDB4V0 | GAA2/IO125PDB4V0 | | | D6 | GAC0/IO03NDB0V0 | GAC0/IO03NDB0V0 | | | D7 | GAC1/IO03PDB0V0 | GAC1/IO03PDB0V0 | | | D8 | IO09NDB0V1 | IO10NDB0V1 | | | D9 | IO09PDB0V1 | IO10PDB0V1 | | | D10 | IO11NDB0V1 | IO14NDB0V2 | | | D11 | IO16NDB1V0 | IO23NDB1V0 | | | D12 | IO16PDB1V0 | IO23PDB1V0 | | | D13 | NC | IO32NPB1V1 | | | D14 | IO23NDB1V1 | IO34NDB1V1 | | | D15 | IO23PDB1V1 | IO34PDB1V1 | | | D16 | IO25PDB1V1 | IO37PDB1V2 | | | D17 | GBB1/IO27PDB1V1 | GBB1/IO41PDB1V2 | | | D18 | VCCIB2 | VCCIB2 | | | D19 | NC | IO47PPB2V0 | | | D20 | IO30NDB2V0 | IO44NDB2V0 | | | D21 | GND | GND | | | D22 | IO31NDB2V0 | IO45NDB2V0 | | | E1 | IO81NDB4V0 | IO120NDB4V0 | | | E2 | IO81PDB4V0 | IO120PDB4V0 | | | E3 | VCCIB4 | VCCIB4 | | | E4 | GAB2/IO84PDB4V0 | GAB2/IO124PDB4V0 | | | E5 | IO85NDB4V0 | IO125NDB4V0 | | | E6 | GND | GND | | | E7 | VCCIB0 | VCCIB0 | | | E8 | NC | IO08NDB0V1 | | Revision 6 4-21 Fusion Family of Mixed Signal FPGAs | FG484 | | | | |---------------|-----------------|------------------|--| | Pin<br>Number | AFS600 Function | AFS1500 Function | | | H13 | GND | GND | | | H14 | VCCIB1 | VCCIB1 | | | H15 | GND | GND | | | H16 | GND | GND | | | H17 | NC | IO53NDB2V0 | | | H18 | IO38PDB2V0 | IO57PDB2V0 | | | H19 | GCA2/IO39PDB2V0 | GCA2/IO59PDB2V0 | | | H20 | VCCIB2 | VCCIB2 | | | H21 | IO37NDB2V0 | IO54NDB2V0 | | | H22 | IO37PDB2V0 | IO54PDB2V0 | | | J1 | NC | IO112PPB4V0 | | | J2 | IO76NDB4V0 | IO113NDB4V0 | | | J3 | GFB2/IO74PDB4V0 | GFB2/IO109PDB4V0 | | | J4 | GFA2/IO75PDB4V0 | GFA2/IO110PDB4V0 | | | J5 | NC | IO112NPB4V0 | | | J6 | NC | IO104PDB4V0 | | | J7 | NC | IO111PDB4V0 | | | J8 | VCCIB4 | VCCIB4 | | | J9 | GND | GND | | | J10 | VCC | VCC | | | J11 | GND | GND | | | J12 | VCC | VCC | | | J13 | GND | GND | | | J14 | VCC | VCC | | | J15 | VCCIB2 | VCCIB2 | | | J16 | GCB2/IO40PDB2V0 | GCB2/IO60PDB2V0 | | | J17 | NC | IO58NDB2V0 | | | J18 | IO38NDB2V0 | IO57NDB2V0 | | | J19 | IO39NDB2V0 | IO59NDB2V0 | | | J20 | GCC2/IO41PDB2V0 | GCC2/IO61PDB2V0 | | | J21 | NC | IO55PSB2V0 | | | J22 | IO42PDB2V0 | IO56PDB2V0 | | | K1 | GFC2/IO73PDB4V0 | GFC2/IO108PDB4V0 | | | K2 | GND | GND | | | K3 | IO74NDB4V0 | IO109NDB4V0 | | | FG484 | | | |--------|-----------------|------------------| | Pin | | | | Number | AFS600 Function | AFS1500 Function | | K4 | IO75NDB4V0 | IO110NDB4V0 | | K5 | GND | GND | | K6 | NC | IO104NDB4V0 | | K7 | NC | IO111NDB4V0 | | K8 | GND | GND | | K9 | VCC | VCC | | K10 | GND | GND | | K11 | VCC | VCC | | K12 | GND | GND | | K13 | VCC | VCC | | K14 | GND | GND | | K15 | GND | GND | | K16 | IO40NDB2V0 | IO60NDB2V0 | | K17 | NC | IO58PDB2V0 | | K18 | GND | GND | | K19 | NC | IO68NPB2V0 | | K20 | IO41NDB2V0 | IO61NDB2V0 | | K21 | GND | GND | | K22 | IO42NDB2V0 | IO56NDB2V0 | | L1 | IO73NDB4V0 | IO108NDB4V0 | | L2 | VCCOSC | vccosc | | L3 | VCCIB4 | VCCIB4 | | L4 | XTAL2 | XTAL2 | | L5 | GFC1/IO72PDB4V0 | GFC1/IO107PDB4V0 | | L6 | VCCIB4 | VCCIB4 | | L7 | GFB1/IO71PDB4V0 | GFB1/IO106PDB4V0 | | L8 | VCCIB4 | VCCIB4 | | L9 | GND | GND | | L10 | VCC | VCC | | L11 | GND | GND | | L12 | VCC | VCC | | L13 | GND | GND | | L14 | VCC | VCC | | L15 | VCCIB2 | VCCIB2 | | L16 | IO48PDB2V0 | IO70PDB2V0 | | | | | Revision 6 4-23 Package Pin Assignments | FG676 | | | |------------|------------------|--| | Pin Number | AFS1500 Function | | | A1 | NC | | | A2 | GND | | | A3 | NC | | | A4 | NC | | | A5 | GND | | | A6 | NC | | | A7 | NC | | | A8 | GND | | | A9 | IO17NDB0V2 | | | A10 | IO17PDB0V2 | | | A11 | GND | | | A12 | IO18NDB0V2 | | | A13 | IO18PDB0V2 | | | A14 | IO20NDB0V2 | | | A15 | IO20PDB0V2 | | | A16 | GND | | | A17 | IO21PDB0V2 | | | A18 | IO21NDB0V2 | | | A19 | GND | | | A20 | IO39NDB1V2 | | | A21 | IO39PDB1V2 | | | A22 | GND | | | A23 | NC | | | A24 | NC | | | A25 | GND | | | A26 | NC | | | AA1 | NC | | | AA2 | VCCIB4 | | | AA3 | IO93PDB4V0 | | | AA4 | GND | | | AA5 | IO93NDB4V0 | | | AA6 | GEB2/IO86PDB4V0 | | | AA7 | IO86NDB4V0 | | | AA8 | AV0 | | | AA9 | GNDA | | | AA10 | AV1 | | | | | | | FG676 | | | |-----------------------------|-----------------|--| | Pin Number AFS1500 Function | | | | AA11 | AV2 | | | | | | | AA12 | GNDA | | | AA13 | AV3 | | | AA14 | AV6 | | | AA15 | GNDA | | | AA16 | AV7 | | | AA17 | AV8 | | | AA18 | GNDA | | | AA19 | AV9 | | | AA20 | VCCIB2 | | | AA21 | IO68PPB2V0 | | | AA22 | TCK | | | AA23 | GND | | | AA24 | IO76PPB2V0 | | | AA25 | VCCIB2 | | | AA26 | NC | | | AB1 | GND | | | AB2 | NC | | | AB3 | GEC2/IO87PDB4V0 | | | AB4 | IO87NDB4V0 | | | AB5 | GEA2/IO85PDB4V0 | | | AB6 | IO85NDB4V0 | | | AB7 | NCAP | | | AB8 | AC0 | | | AB9 | VCC33A | | | AB10 | AC1 | | | AB11 | AC2 | | | AB12 | VCC33A | | | AB13 | AC3 | | | AB14 | AC6 | | | AB15 | VCC33A | | | AB16 | AC7 | | | AB17 | AC7 | | | | VCC33A | | | AB18 | | | | AB19 | AC9 | | | AB20 | ADCGNDREF | | | | FG676 | | |-----------------------------|--------|--| | Pin Number AFS1500 Function | | | | AB21 | PTBASE | | | | | | | AB22 | GNDNVM | | | AB23 | VCCNVM | | | AB24 | VPUMP | | | AB25 | NC | | | AB26 | GND | | | AC1 | NC | | | AC2 | NC | | | AC3 | NC | | | AC4 | GND | | | AC5 | VCCIB4 | | | AC6 | VCCIB4 | | | AC7 | PCAP | | | AC8 | AG0 | | | AC9 | GNDA | | | AC10 | AG1 | | | AC11 | AG2 | | | AC12 | GNDA | | | AC13 | AG3 | | | AC14 | AG6 | | | AC15 | GNDA | | | AC16 | AG7 | | | AC17 | AG8 | | | AC18 | GNDA | | | AC19 | AG9 | | | AC20 | VAREF | | | AC21 | VCCIB2 | | | AC22 | PTEM | | | AC23 | GND | | | AC24 | NC | | | AC25 | NC | | | AC26 | NC | | | AD1 | NC | | | AD1 | NC | | | AD2<br>AD3 | GND | | | | NC | | | AD4 | INC | | 4-28 Revision 6 # Fusion Family of Mixed Signal FPGAs | Revision | Changes | Page | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Advance 1.0 (continued) | In Table 2-47 • ADC Characteristics in Direct Input Mode, the commercial conditions were updated and note 2 is new. | 2-121 | | | The $V_{\text{CC33ACAP}}$ signal name was changed to "XTAL1 Crystal Oscillator Circuit Input". | 2-228 | | | Table 2-48 • Uncalibrated Analog Channel Accuracy* is new. | 2-123 | | | Table 2-49 • Calibrated Analog Channel Accuracy 1,2,3 is new. | 2-124 | | | Table 2-50 • Analog Channel Accuracy: Monitoring Standard Positive Voltages is new. | 2-125 | | | In Table 2-57 • Voltage Polarity Control Truth Table—AV (x = 0), AC (x = 1), and AT (x = 3)*, the following I/O Bank names were changed: Hot-Swap changed to Standard LVDS changed to Advanced | 2-131 | | | In Table 2-58 • Prescaler Op Amp Power-Down Truth Table—AV (x = 0), AC (x = 1), and AT (x = 3), the following I/O Bank names were changed: Hot-Swap changed to Standard LVDS changed to Advanced | 2-132 | | | In the title of Table 2-64 • I/O Standards Supported by Bank Type, LVDS I/O was changed to Advanced I/O. | 2-134 | | | The title was changed from "Fusion Standard, LVDS, and Standard plus Hot-Swap I/O" to Table 2-68 • Fusion Standard and Advanced I/O Features. In addition, the table headings were all updated. The heading used to be Standard and LVDS I/O and was changed to Advanced I/O. Standard Hot-Swap was changed to just Standard. | 2-136 | | | This sentence was deleted from the "Slew Rate Control and Drive Strength" section: The Standard hot-swap I/Os do not support slew rate control. In addition, these references were changed: • From: Fusion hot-swap I/O (Table 2-69 on page 2-122) To: Fusion Standard I/O • From: Fusion LVDS I/O (Table 2-70 on page 2-122) To: Fusion Advanced I/O | 2-152 | | | The "Cold-Sparing Support" section was significantly updated. | 2-143 | | | In the title of Table 2-75 • Fusion Standard I/O Standards—OUT_DRIVE Settings, Hot-Swap was changed to Standard. | 2-153 | | | In the title of Table 2-76 • Fusion Advanced I/O Standards—SLEW and OUT_DRIVE Settings, LVDS was changed to Advanced. | 2-153 | | | In the title of Table 2-81 • Fusion Standard and Advanced I/O Attributes vs. I/O Standard Applications, LVDS was changed to Advanced. | 2-157 | | | In Figure 2-111 • Naming Conventions of Fusion Devices with Three Digital I/O Banks and Figure 2-112 • Naming Conventions of Fusion Devices with Four I/O Banks the following names were changed: Hot-Swap changed to Standard LVDS changed to Advanced | 2-160 | | | The Figure 2-113 • Timing Model was updated. | 2-161 | | | In the notes for Table 2-86 $\bullet$ Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions, $T_J$ was changed to $T_A$ . | 2-166 | Revision 6 5-10