# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                     |
| Peripherals                | Brown-out Detect/Reset, DMA, LVD, POR, PWM, WDT                       |
| Number of I/O              | 22                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 4K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 12x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 24-VFQFN Exposed Pad                                                  |
| Supplier Device Package    | 24-QFN (4x4)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl04z32vfk4r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Symbol                | Description                                                                     | Min. | Тур.  | Max. <sup>1</sup> | Unit | Notes |
|-----------------------|---------------------------------------------------------------------------------|------|-------|-------------------|------|-------|
|                       | • at 25 °C                                                                      | —    | 1.72  | 2.01              | μA   |       |
|                       | • at 50 °C                                                                      | _    | 2.52  | 3.18              |      |       |
|                       | • at 70 °C                                                                      | —    | 4.32  | 5.94              |      |       |
|                       | • at 85 °C                                                                      | _    | 7.18  | 10.00             |      |       |
|                       | • at 105 °C                                                                     | _    | 18.67 | 25.65             |      |       |
| I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current<br>• at 3.0 V                              |      |       |                   | uА   |       |
|                       | • at 25 °C                                                                      | _    | 1.16  | 1.36              | F    |       |
|                       | • at 50 °C                                                                      | _    | 1.78  | 2.27              |      |       |
|                       | • at 70 °C                                                                      | _    | 3.23  | 4.38              |      |       |
|                       | • at 95 °C                                                                      | _    | 5.57  | 7.53              |      |       |
|                       | • at 105 °C                                                                     | _    | 14.80 | 19.74             |      |       |
| I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current<br>• at 3.0 V                              |      |       |                   |      |       |
|                       | • at 25°C                                                                       | _    | 0.64  | 0.81              | μA   |       |
|                       | • at 50°C                                                                       | —    | 1.14  | 1.50              |      |       |
|                       | • at 70°C                                                                       | —    | 2.35  | 3.20              |      |       |
|                       | • at 85°C                                                                       | _    | 4.37  | 5.80              |      |       |
|                       | • at 105°C                                                                      | _    | 12.40 | 16.13             |      |       |
| I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current<br>(SMC_STOPCTRL[PORPO] = 0)<br>• at 3.0 V |      |       |                   |      |       |
|                       | • at 25 °C                                                                      |      | 0.38  | 0.54              | μΑ   |       |
|                       | • at 50 °C                                                                      | _    | 0.88  | 1.23              |      |       |
|                       | • at 70 °C                                                                      | —    | 2.10  | 2.95              |      |       |
|                       |                                                                                 | _    | 4.14  | 5.59              |      |       |
|                       | • at 105 °C                                                                     | _    | 12.00 | 15.73             |      |       |
| I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current<br>(SMC_STOPCTRL[PORPO] = 1)               |      |       |                   |      | 6     |
|                       | • at 25 °C                                                                      | _    | 0.30  | 0.45              | μA   |       |
|                       | • at 50 °C                                                                      | _    | 0.79  | 1.12              |      |       |
|                       |                                                                                 |      | 2.01  | 2.82              |      |       |
|                       | • at 70 °C                                                                      | _    | 4.05  | 5.45              |      |       |
|                       |                                                                                 | _    | 11.96 | 15.63             |      |       |
|                       | • at 105 °C                                                                     |      |       |                   |      |       |

| Table 9. Power consumption operating benaviors (continue | Table 9. | 9. Power consul | mption opera | ating behaviors | s (continued |
|----------------------------------------------------------|----------|-----------------|--------------|-----------------|--------------|
|----------------------------------------------------------|----------|-----------------|--------------|-----------------|--------------|

1. Data based on characterization results.



| Symbol           | Description                                                                                                                                                                                                                                                            |     | -   | Tempera | ature (°C | ;)  |     | Unit |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|-----|-----|------|
|                  |                                                                                                                                                                                                                                                                        | -40 | 25  | 50      | 70        | 85  | 105 |      |
| I <sub>TPM</sub> | TPM peripheral adder measured by<br>placing the device in STOP or VLPS<br>mode with selected clock source<br>configured for output compare                                                                                                                             | 86  | 86  | 86      | 86        | 86  | 86  | μA   |
|                  | <ul> <li>generating 100 Hz clock signal. No load is placed on the I/O generating the clock signal. Includes selected clock source and I/O switching currents.</li> <li>MCGIRCLK (4 MHz internal reference clock)</li> <li>OSCERCLK (4 MHz external crystal)</li> </ul> | 235 | 256 | 265     | 274       | 280 | 287 |      |
| I <sub>BG</sub>  | Bandgap adder when BGEN bit is set<br>and device is placed in VLPx, LLS, or<br>VLLSx mode.                                                                                                                                                                             | 45  | 45  | 45      | 45        | 45  | 45  | μA   |
| I <sub>ADC</sub> | ADC peripheral adder combining the measured values at $V_{DD}$ and $V_{DDA}$ by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions.                                                     | 366 | 366 | 366     | 366       | 366 | 366 | μA   |

 Table 10.
 Low power mode peripheral adders — typical value (continued)

### 2.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE for run mode, and BLPE for VLPR mode
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFA



| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Serial wire debug                               | 20   | —    | ns   |
| J4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| J9     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| J10    | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| J11    | SWD_CLK high to SWD_DIO data valid              | _    | 32   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |

| Table 16. | SWD full            | voltage range | electricals | (continued) |
|-----------|---------------------|---------------|-------------|-------------|
|           | • • • • • • • • • • |               |             | (•••••)     |



Figure 4. Serial wire clock input timing



Figure 5. Serial wire data timing



| Symbol                   | Description               |                            | Min. | Тур. | Max. | Unit | Notes |
|--------------------------|---------------------------|----------------------------|------|------|------|------|-------|
|                          |                           | $1464 \times f_{fll\_ref}$ |      |      |      |      |       |
| J <sub>cyc_fll</sub>     | FLL period jitter         |                            | _    | 180  | _    | ps   | 7     |
|                          | • f <sub>VCO</sub> = 48 M | Hz                         |      |      |      |      |       |
| t <sub>fll_acquire</sub> | FLL target frequer        | ncy acquisition time       | _    | —    | 1    | ms   | 8     |

Table 17. MCG specifications (continued)

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. The deviation is relative to the factory trimmed frequency at nominal V<sub>DD</sub> and 25 °C, f<sub>ints\_ft</sub>.
- 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 0.
- The resulting system clock frequencies must not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco\_1</sub>) over voltage and temperature must be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 7. This specification is based on standard deviation (RMS) of period or frequency.
- 8. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 3.3.2 Oscillator electrical specifications

#### 3.3.2.1 Oscillator DC electrical specifications Table 18. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                          | 1.71 | —    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | -    | 500  | —    | nA   |       |
|                    | • 4 MHz                                 | -    | 200  | —    | μA   |       |
|                    | • 8 MHz (RANGE=01)                      | —    | 300  | —    | μA   |       |
|                    | • 16 MHz                                | -    | 950  | —    | μA   |       |
|                    | • 24 MHz                                | -    | 1.2  | —    | mA   |       |
|                    | • 32 MHz                                | _    | 1.5  | _    | mA   |       |
| IDDOSC             | Supply current — high gain mode (HGO=1) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 25   | _    | μA   |       |
|                    | • 4 MHz                                 | _    | 400  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                      | -    | 500  | —    | μA   |       |
|                    | • 16 MHz                                | _    | 2.5  | _    | mA   |       |
|                    |                                         | _    | 3    | _    | mA   |       |
|                    |                                         | _    | 4    | —    | mA   |       |



| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
|                              | • 24 MHz                                                                                               |      |                 |      |      |       |
|                              | • 32 MHz                                                                                               |      |                 |      |      |       |
| C <sub>x</sub>               | EXTAL load capacitance                                                                                 | _    | —               | —    |      | 2, 3  |
| Cy                           | XTAL load capacitance                                                                                  | _    | —               | _    |      | 2, 3  |
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                              | _    | —               | —    | MΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                              | _    | 10              | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, low-<br>power mode (HGO=0)                                         | —    |                 | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                             | —    | 1               | _    | MΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power<br>mode (HGO=0)                                             | _    |                 | —    | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain<br>mode (HGO=1)                                             | _    | 200             | _    | kΩ   |       |
|                              | Series resistor — high-frequency, low-power<br>mode (HGO=0)                                            | _    | _               | —    | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain<br>mode (HGO=1)                                            |      |                 |      |      |       |
|                              |                                                                                                        | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) |      | V <sub>DD</sub> | _    | V    |       |

Table 18. Oscillator DC electrical specifications (continued)

1. V<sub>DD</sub>=3.3 V, Temperature =25 °C

2. See crystal or resonator manufacturer's recommendation

3.  $C_x, C_y$  can be provided by using the integrated capacitors when the low frequency oscillator (RANGE = 00) is used. For all other cases external capacitors must be used.

- 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.



|                       | Table 19. Oscillator free                                                                             | equency | specific | ations |      |       |
|-----------------------|-------------------------------------------------------------------------------------------------------|---------|----------|--------|------|-------|
| Symbol                | Description                                                                                           | Min.    | Тур.     | Max.   | Unit | Notes |
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-<br>frequency mode (MCG_C2[RANGE]=00)                 | 32      | _        | 40     | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency —<br>high-frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3       | _        | 8      | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency —<br>high frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8       | _        | 32     | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | —       | —        | 48     | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40      | 50       | 60     | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency,<br>low-power mode (HGO=0)                                | —       |          |        | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | —       |          | —      | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _       | 0.6      | _      | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _       | 1        | _      | ms   |       |

#### 3.3.2.2 Oscillator frequency specifications Table 19. Oscillator frequency specifications

1. Other frequency limits may apply when external clock is being used as a reference for the FLL

2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.

3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### 3.4 Memories and memory interfaces

### 3.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

#### **3.4.1.1** Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.



Peripheral operating requirements and behaviors

| Symbol                | Description                        | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>   | Longword Program high-voltage time | —    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub> | Sector Erase high-voltage time     | —    | 13   | 113  | ms   | 1     |
| t <sub>hversall</sub> | Erase All high-voltage time        | —    | 52   | 452  | ms   | 1     |

#### Table 20. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

#### 3.4.1.2 Flash timing specifications — commands Table 21. Flash command timing specifications

| Symbol                | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------|------|------|------|------|-------|
| t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>   | Program Check execution time                  | —    | —    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>   | Read Resource execution time                  | —    | _    | 30   | μs   | 1     |
| t <sub>pgm4</sub>     | Program Longword execution time               | —    | 65   | 145  | μs   |       |
| t <sub>ersscr</sub>   | Erase Flash Sector execution time             | —    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>   | Read 1s All Blocks execution time             | —    | —    | 0.5  | ms   |       |
| t <sub>rdonce</sub>   | Read Once execution time                      | —    | —    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>  | Program Once execution time                   | —    | 65   | —    | μs   |       |
| t <sub>ersall</sub>   | Erase All Blocks execution time               | —    | 61   | 500  | ms   | 2     |
| t <sub>vfykey</sub>   | Verify Backdoor Access Key execution time     | _    | —    | 30   | μs   | 1     |

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

#### 3.4.1.3 Flash high voltage current behaviors Table 22. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | _    | 1.5  | 4.0  | mA   |

# 3.4.1.4 Reliability specifications

### Table 23. NVM reliability specifications

| Symbol | Description | Min.    | Typ. <sup>1</sup> | Max. | Unit | Notes |
|--------|-------------|---------|-------------------|------|------|-------|
|        | Program     | m Flash |                   |      |      |       |



| Symbol                  | Description                            | Min. | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|-------------------------|----------------------------------------|------|-------------------|------|--------|-------|
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5    | 50                | —    | years  |       |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20   | 100               | _    | years  |       |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K | 50 K              | _    | cycles | 2     |

Table 23. NVM reliability specifications (continued)

1. Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40 °C  $\leq$  T<sub>i</sub>  $\leq$  125 °C.

### 3.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

### 3.6 Analog

### 3.6.1 ADC electrical specifications

All ADC channels meet the 12-bit single-ended accuracy specifications.

#### 3.6.1.1 12-bit ADC operating conditions Table 24. 12-bit ADC operating conditions

| Symbol            | Description                | Conditions                                                     | Min.              | Typ. <sup>1</sup> | Max.              | Unit | Notes |
|-------------------|----------------------------|----------------------------------------------------------------|-------------------|-------------------|-------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage             | Absolute                                                       | 1.71              | —                 | 3.6               | V    |       |
| $\Delta V_{DDA}$  | Supply voltage             | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) | -100              | 0                 | +100              | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage             | Delta to $V_{SS}$ ( $V_{SS} - V_{SSA}$ )                       | -100              | 0                 | +100              | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high |                                                                | 1.13              | V <sub>DDA</sub>  | V <sub>DDA</sub>  | V    | 3     |
| V <sub>REFL</sub> | ADC reference voltage low  |                                                                | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V    | 3     |
| V <sub>ADIN</sub> | Input voltage              |                                                                | V <sub>REFL</sub> | _                 | V <sub>REFH</sub> | V    |       |
| C <sub>ADIN</sub> | Input<br>capacitance       | 8-bit / 10-bit / 12-bit<br>modes                               | _                 | 4                 | 5                 | pF   |       |
| R <sub>ADIN</sub> | Input series<br>resistance |                                                                | _                 | 2                 | 5                 | kΩ   |       |



| Symbol            | Description                               | Conditions                                                                                                                                                  | Min.   | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|-------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------|---------|------|-------|
| R <sub>AS</sub>   | Analog source<br>resistance<br>(external) | 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz                                                                                                                   | _      | _                 | 5       | kΩ   | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency         | ≤ 12-bit mode                                                                                                                                               | 1.0    | _                 | 18.0    | MHz  | 5     |
| C <sub>rate</sub> | ADC conversion<br>rate                    | <ul> <li>≤ 12-bit modes</li> <li>No ADC hardware averaging</li> <li>Continuous conversions</li> <li>enabled, subsequent</li> <li>conversion time</li> </ul> | 20.000 | _                 | 818.330 | Ksps | 6     |

 Table 24.
 12-bit ADC operating conditions (continued)

- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- For packages without dedicated VREFH and VREFL pins, V<sub>REFH</sub> is internally tied to V<sub>DDA</sub>, and V<sub>REFL</sub> is internally tied to V<sub>SSA</sub>.
- This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/ C<sub>AS</sub> time constant should be kept to < 1 ns.</li>
- 5. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 6. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 6. ADC input impedance equivalency diagram



### 3.6.1.2 12-bit ADC electrical characteristics

| Symbol               | Description                    | Conditions <sup>1</sup>                         | Min.                                         | Typ. <sup>2</sup>      | Max.            | Unit             | Notes                                                                        |  |  |
|----------------------|--------------------------------|-------------------------------------------------|----------------------------------------------|------------------------|-----------------|------------------|------------------------------------------------------------------------------|--|--|
| I <sub>DDA_ADC</sub> | Supply current                 |                                                 | 0.215                                        | —                      | 1.7             | mA               | 3                                                                            |  |  |
|                      | ADC<br>asynchronous            | • ADLPC = 1, ADHSC = 0                          | 1.2<br>2.4                                   | 2.4<br>4.0             | 3.9<br>6.1      | MHz<br>MHz       | t <sub>ADACK</sub> = 1/<br>f <sub>ADACK</sub>                                |  |  |
|                      | CIOCK SOURCE                   | • ADLPC = 1, ADHSC = 1                          | 3.0                                          | 5.2                    | 7.3             | MHz              |                                                                              |  |  |
| f <sub>ADACK</sub>   |                                | • ADLPC = 0, ADHSC = 0                          | 4.4                                          | 6.2                    | 9.5             | MHz              |                                                                              |  |  |
|                      |                                | • ADLPC = 0, ADHSC =<br>1                       |                                              |                        |                 |                  |                                                                              |  |  |
|                      | Sample Time                    | See Reference Manual chapte                     | ee Reference Manual chapter for sample times |                        |                 |                  |                                                                              |  |  |
| TUE                  | Total unadjusted               | 12-bit modes                                    | —                                            | ±4                     | ±6.8            | LSB <sup>4</sup> | 5                                                                            |  |  |
|                      | error                          | <ul> <li>&lt;12-bit modes</li> </ul>            | _                                            | ±1.4                   | ±2.1            |                  |                                                                              |  |  |
| DNL                  | Differential non-<br>linearity | <ul> <li>12-bit modes</li> </ul>                | _                                            | ±0.7                   | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                                                                            |  |  |
|                      |                                | <ul> <li>&lt;12-bit modes</li> </ul>            | —                                            | ±0.2                   | -0.3 to 0.5     |                  |                                                                              |  |  |
| INL                  | Integral non-<br>linearity     | 12-bit modes                                    | _                                            | ±1.0                   | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5                                                                            |  |  |
|                      |                                | <ul> <li>&lt;12-bit modes</li> </ul>            | —                                            | ±0.5                   | –0.7 to<br>+0.5 |                  |                                                                              |  |  |
| E <sub>FS</sub>      | Full-scale error               | 12-bit modes                                    | —                                            | -4                     | -5.4            | LSB <sup>4</sup> | V <sub>ADIN</sub> =                                                          |  |  |
|                      |                                | <li>&lt;12-bit modes</li>                       | —                                            | -1.4                   | -1.8            |                  | V <sub>DDA</sub> <sup>3</sup>                                                |  |  |
| EQ                   | Quantization<br>error          | 12-bit modes                                    | _                                            | —                      | ±0.5            | LSB <sup>4</sup> |                                                                              |  |  |
| EIL                  | Input leakage<br>error         |                                                 |                                              | $I_{ln} \times R_{AS}$ |                 | mV               | I <sub>In</sub> =<br>leakage<br>current                                      |  |  |
|                      |                                |                                                 |                                              |                        |                 |                  | (refer to<br>the MCU's<br>voltage<br>and<br>current<br>operating<br>ratings) |  |  |
|                      | Temp sensor<br>slope           | Across the full temperature range of the device | 1.55                                         | 1.62                   | 1.69            | mV/°C            | 6                                                                            |  |  |
| V <sub>TEMP25</sub>  | Temp sensor voltage            | 25 °C                                           | 706                                          | 716                    | 726             | mV               | 6                                                                            |  |  |

Table 25. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

1. All accuracy numbers assume the ADC is calibrated with  $V_{\mathsf{REFH}}$  =  $V_{\mathsf{DDA}}$ 

Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.



| Symbol             | Description                                            | Min.                  | Тур. | Max. | Unit             |
|--------------------|--------------------------------------------------------|-----------------------|------|------|------------------|
|                    | <ul> <li>CR0[HYSTCTR] = 10</li> </ul>                  | _                     | 20   |      | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>                  | —                     | 30   | —    | mV               |
| V <sub>CMPOh</sub> | Output high                                            | V <sub>DD</sub> – 0.5 | _    | _    | V                |
| V <sub>CMPOI</sub> | Output low                                             |                       | —    | 0.5  | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN = 1, PMODE = 1) | 20                    | 50   | 200  | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN = 1, PMODE = 0)  | 80                    | 250  | 600  | ns               |
|                    | Analog comparator initialization delay <sup>2</sup>    | _                     | _    | 40   | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                      | _                     | 7    | _    | μA               |
| INL                | 6-bit DAC integral non-linearity                       | -0.5                  | —    | 0.5  | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                   | -0.3                  | —    | 0.3  | LSB              |

Table 26. Comparator and 6-bit DAC electrical specifications (continued)

1. Typical hysteresis is measured with input voltage range limited to 0.7 to  $V_{DD} - 0.7 V$ .

2. Comparator initialization delay is defined as the time between software writes to change control inputs (writes to

DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Figure 8. Typical hysteresis vs. Vin level ( $V_{DD}$  = 3.3 V, PMODE = 0)



Peripheral operating requirements and behaviors



Figure 9. Typical hysteresis vs. Vin level ( $V_{DD}$  = 3.3 V, PMODE = 1)

### 3.7 Timers

See General switching specifications.

### 3.8 Communication interfaces

### 3.8.1 SPI switching specifications

The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's Reference Manual for information about the modified transfer formats used for communicating with slower peripheral devices.

All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all SPI pins.

| Num. | Symbol             | Description            | Min.                      | Max.                          | Unit               | Note |
|------|--------------------|------------------------|---------------------------|-------------------------------|--------------------|------|
| 1    | f <sub>op</sub>    | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2        | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub> | SPSCK period           | 2 x t <sub>periph</sub>   | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub>  | Enable lead time       | 1/2                       |                               | t <sub>SPSCK</sub> |      |
| 4    | t <sub>Lag</sub>   | Enable lag time        | 1/2                       | _                             | t <sub>SPSCK</sub> |      |

 Table 27. SPI master mode timing on slew rate disabled pads



| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|------|------|
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> – 30 | 1024 x                   | ns   | —    |
|      |                     |                                |                          | t <sub>periph</sub>      |      |      |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 16                       | —                        | ns   |      |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                        | —                        | ns   | —    |
| 8    | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                        | 10                       | ns   |      |
| 9    | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | —                        | ns   |      |
| 10   | t <sub>RI</sub>     | Rise time input                | —                        | t <sub>periph</sub> – 25 | ns   | —    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |      |      |
| 11   | t <sub>RO</sub>     | Rise time output               | _                        | 25                       | ns   | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |      |      |

Table 27. SPI master mode timing on slew rate disabled pads (continued)

1. For SPI0,  $f_{periph}$  is the bus clock ( $f_{BUS}$ ).

2.  $t_{periph} = 1/f_{periph}$ 

Table 28. SPI master mode timing on slew rate enabled pads

| Num. | Symbol              | Description                    | Min.                      | Max.                          | Unit               | Note |
|------|---------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2        | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>periph</sub>   | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1/2                       | —                             | t <sub>SPSCK</sub> | —    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1/2                       | —                             | t <sub>SPSCK</sub> | —    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> – 30  | 1024 x<br>t <sub>periph</sub> | ns                 | —    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 96                        | —                             | ns                 | —    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                         | —                             | ns                 | —    |
| 8    | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                         | 52                            | ns                 | —    |
| 9    | t <sub>HO</sub>     | Data hold time (outputs)       | 0                         | —                             | ns                 | —    |
| 10   | t <sub>RI</sub>     | Rise time input                | —                         | t <sub>periph</sub> – 25      | ns                 | —    |
|      | t <sub>FI</sub>     | Fall time input                |                           |                               |                    |      |
| 11   | t <sub>RO</sub>     | Rise time output               | _                         | 36                            | ns                 | _    |
|      | t <sub>FO</sub>     | Fall time output               |                           |                               |                    |      |

1. For SPI0,  $f_{periph}$  is the bus clock ( $f_{BUS}$ ).

2.  $t_{periph} = 1/f_{periph}$ 



| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | —                        | t <sub>periph</sub> | —    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> – 30 | _                        | ns                  |      |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2                        | —                        | ns                  |      |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 7                        | _                        | ns                  |      |
| 8    | t <sub>a</sub>      | Slave access time              | —                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | —                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                        | 22                       | ns                  |      |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | _                        | ns                  | —    |
| 12   | t <sub>RI</sub>     | Rise time input                | —                        | t <sub>periph</sub> – 25 | ns                  |      |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | —                        | 25                       | ns                  | —    |
|      | t <sub>FO</sub>     | Fall time output               | 1                        |                          |                     |      |

Table 29. SPI slave mode timing on slew rate disabled pads (continued)

For SPI0, f<sub>periph</sub> is the bus clock (f<sub>BUS</sub>).
 t<sub>periph</sub> = 1/f<sub>periph</sub>
 Time to data active from high-impedance state

4. Hold time to high-impedance state

#### Table 30. SPI slave mode timing on slew rate enabled pads

| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | _                        | t <sub>periph</sub> | —    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | —                        | t <sub>periph</sub> | —    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> – 30 | —                        | ns                  | —    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2                        | _                        | ns                  | —    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 7                        | —                        | ns                  | —    |
| 8    | ta                  | Slave access time              | —                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | —                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                        | 122                      | ns                  | —    |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | _                        | ns                  | —    |
| 12   | t <sub>RI</sub>     | Rise time input                | —                        | t <sub>periph</sub> – 25 | ns                  | _    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | —                        | 36                       | ns                  | —    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |                     |      |

1. For SPI0,  $f_{periph}$  is the bus clock ( $f_{BUS}$ ).

- 2.  $t_{periph} = 1/f_{periph}$ 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state



| Characteristic                                                                                     | Symbol                | Standard Mode    |                   | Fast Mode                          |                  | Unit |
|----------------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|------|
|                                                                                                    |                       | Minimum          | Maximum           | Minimum                            | Maximum          |      |
| SCL Clock Frequency                                                                                | f <sub>SCL</sub>      | 0                | 100               | 0                                  | 400 <sup>1</sup> | kHz  |
| Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated. | t <sub>HD</sub> ; STA | 4                | _                 | 0.6                                | _                | μs   |
| LOW period of the SCL clock                                                                        | t <sub>LOW</sub>      | 4.7              | —                 | 1.3                                | _                | μs   |
| HIGH period of the SCL clock                                                                       | t <sub>HIGH</sub>     | 4                | —                 | 0.6                                | _                | μs   |
| Set-up time for a repeated START condition                                                         | t <sub>SU</sub> ; STA | 4.7              | _                 | 0.6                                | _                | μs   |
| Data hold time for I <sup>2</sup> C bus devices                                                    | t <sub>HD</sub> ; DAT | 0 <sup>2</sup>   | 3.45 <sup>3</sup> | 04                                 | 0.9 <sup>2</sup> | μs   |
| Data set-up time                                                                                   | t <sub>SU</sub> ; DAT | 250 <sup>5</sup> | _                 | 100 <sup>3</sup> , <sup>6</sup>    | _                | ns   |
| Rise time of SDA and SCL signals                                                                   | t <sub>r</sub>        | —                | 1000              | 20 +0.1C <sub>b</sub> <sup>7</sup> | 300              | ns   |
| Fall time of SDA and SCL signals                                                                   | t <sub>f</sub>        | —                | 300               | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300              | ns   |
| Set-up time for STOP condition                                                                     | t <sub>SU</sub> ; STO | 4                | _                 | 0.6                                | _                | μs   |
| Bus free time between STOP and<br>START condition                                                  | t <sub>BUF</sub>      | 4.7              | _                 | 1.3                                | —                | μs   |
| Pulse width of spikes that must be suppressed by the input filter                                  | t <sub>SP</sub>       | N/A              | N/A               | 0                                  | 50               | ns   |

#### 3.8.2 Inter-Integrated Circuit Interface (I2C) timing Table 31. I2C timing

- 1. The maximum SCL Clock Frequency in Fast mode with maximum bus loading can only achieved when using the High drive pins (see Voltage and current operating behaviors) or when using the Normal drive pins and VDD ≥ 2.7 V
- The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines.
- 3. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.
- 4. Input signal Slew = 10 ns and Output Load = 50 pF
- 5. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- 6. A Fast mode I<sup>2</sup>C bus device can be used in a Standard mode I2C bus system, but the requirement  $t_{SU; DAT} \ge 250$  ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line  $t_{max} + t_{SU; DAT} = 1000 + 250 = 1250$  ns (according to the Standard mode I<sup>2</sup>C bus specification) before the SCL line is released.
- 7.  $C_b$  = total capacitance of the one bus line in pF.



#### Figure 14. Timing definition for fast and standard mode devices on the I<sup>2</sup>C bus



| 48<br>LQFP | 32<br>QFN | 32<br>LQFP | 24<br>QFN | Pin Name                         | Default               | ALTO                   | ALT1                             | ALT2       | ALT3       |
|------------|-----------|------------|-----------|----------------------------------|-----------------------|------------------------|----------------------------------|------------|------------|
| 33         | 21        | 21         | _         | PTA10/<br>IRQ_12                 | DISABLED              | DISABLED               | PTA10/<br>IRQ_12                 |            |            |
| 34         | 22        | 22         | -         | PTA11/<br>IRQ_13                 | DISABLED              | DISABLED               | PTA11/<br>IRQ_13                 |            |            |
| 35         | 23        | 23         | 17        | PTB3/<br>IRQ_14                  | DISABLED              | DISABLED               | PTB3/<br>IRQ_14                  | I2C0_SCL   | UARTO_TX   |
| 36         | 24        | 24         | 18        | PTB4/<br>IRQ_15/<br>LLWU_P6      | DISABLED              | DISABLED               | PTB4/<br>IRQ_15/<br>LLWU_P6      | I2C0_SDA   | UARTO_RX   |
| 37         | 25        | 25         | 19        | PTB5/<br>IRQ_16                  | NMI_b                 | ADC0_SE1/<br>CMP0_IN1  | PTB5/<br>IRQ_16                  | TPM1_CH1   | NMI_b      |
| 38         | 26        | 26         | 20        | PTA12/<br>IRQ_17/<br>LPTMR0_ALT2 | ADC0_SE0/<br>CMP0_IN0 | ADC0_SE0/<br>CMP0_IN0  | PTA12/<br>IRQ_17/<br>LPTMR0_ALT2 | TPM1_CH0   | TPM_CLKIN0 |
| 39         | 27        | 27         | -         | PTA13                            | DISABLED              | DISABLED               | PTA13                            |            |            |
| 40         | 28        | 28         | -         | PTB12                            | DISABLED              | DISABLED               | PTB12                            |            |            |
| 41         | -         | Ι          | -         | PTA19                            | DISABLED              | DISABLED               | PTA19                            |            | SPI0_SS_b  |
| 42         | -         | -          | -         | PTB15                            | DISABLED              | DISABLED               | PTB15                            | SPI0_MOSI  | SPI0_MISO  |
| 43         | -         | -          | -         | PTB16                            | DISABLED              | DISABLED               | PTB16                            | SPI0_MISO  | SPI0_MOSI  |
| 44         | -         | -          | -         | PTB17                            | DISABLED              | DISABLED               | PTB17                            | TPM_CLKIN1 | SPI0_SCK   |
| 45         | 29        | 29         | 21        | PTB13                            | ADC0_SE13             | ADC0_SE13              | PTB13                            | TPM1_CH1   | RTC_CLKOUT |
| 46         | 30        | 30         | 22        | PTA0/<br>IRQ_0/<br>LLWU_P7       | SWD_CLK               | ADC0_SE12/<br>CMP0_IN2 | PTA0/<br>IRQ_0/<br>LLWU_P7       | TPM1_CH0   | SWD_CLK    |
| 47         | 31        | 31         | 23        | PTA1/<br>IRQ_1/<br>LPTMR0_ALT1   | RESET_b               | DISABLED               | PTA1/<br>IRQ_1/<br>LPTMR0_ALT1   | TPM_CLKIN0 | RESET_b    |
| 48         | 32        | 32         | 24        | PTA2                             | SWD_DIO               | DISABLED               | PTA2                             | CMP0_OUT   | SWD_DIO    |

# 5.2 KL04 pinouts

The following figures show the pinout diagrams for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see KL04 signal multiplexing and pin assignments.





Figure 16. KL04 32-pin LQFP pinout diagram



| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

## 8.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

### 8.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

### 8.5 Result of exceeding a rating





### 8.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μA   |

### 8.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



### 8.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex-M0+ are the registered trademarks of ARM Limited.

© 2012-2014 Freescale Semiconductor, Inc.

Document Number KL04P48M48SF1 Revision 4 03/2014



