



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                     |
| Peripherals                | Brown-out Detect/Reset, DMA, LVD, POR, PWM, WDT                       |
| Number of I/O              | 28                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 4K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 14x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount, Wettable Flank                                         |
| Package / Case             | 32-VFQFN Exposed Pad                                                  |
| Supplier Device Package    | 32-HVQFN (5x5)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl04z32vfm4r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### 1.4 Voltage and current operating ratings

Table 4. Voltage and current operating ratings

| Symbol           | Description                                                               | Min.                  | Max.                  | Unit |
|------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                                    | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                                    | —                     | 120                   | mA   |
| V <sub>IO</sub>  | IO pin input voltage                                                      | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| ۱ <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |

# 2 General

## 2.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

#### Figure 1. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assume the output pins have the following characteristics.

- $C_L=30 \text{ pF loads}$
- Slew rate disabled
- Normal drive strength

## 2.2 Nonswitching electrical specifications



# 2.2.1 Voltage and current operating requirements

Table 5. Voltage and current operating requirements

| Symbol              | Description                                                                                                   | Min.                 | Max.                 | Unit | Notes |
|---------------------|---------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>     | Supply voltage                                                                                                | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>    | Analog supply voltage                                                                                         | 1.71                 | 3.6                  | V    | _     |
| $V_{DD} - V_{DDA}$  | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                                     | -0.1                 | 0.1                  | V    | —     |
| $V_{SS} - V_{SSA}$  | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                                     | -0.1                 | 0.1                  | V    | —     |
| VIH                 | Input high voltage                                                                                            |                      |                      |      | _     |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                                  | $0.7 \times V_{DD}$  | _                    | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                                  | $0.75 \times V_{DD}$ | —                    | V    |       |
| V <sub>IL</sub>     | Input low voltage                                                                                             |                      |                      |      |       |
|                     | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                                                   | —                    | $0.35 \times V_{DD}$ | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                                  | —                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>    | Input hysteresis                                                                                              | $0.06 \times V_{DD}$ | _                    | V    |       |
| I <sub>ICIO</sub>   | IO pin negative DC injection current—single pin                                                               |                      |                      | _    | 1     |
|                     | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (negative current injection)</li> </ul>                      | -3                   | —                    | mA   |       |
|                     | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (positive current injection)</li> </ul>                      |                      | +3                   |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit,<br>includes sum of negative injection currents or sum of |                      |                      |      | —     |
|                     | positive injection currents of 16 contiguous pins                                                             |                      |                      |      |       |
|                     | Negative current injection                                                                                    | -25                  | _                    | mA   |       |
|                     | Positive current injection                                                                                    |                      | +25                  |      |       |
| V <sub>ODPU</sub>   | Open drain pullup voltage level                                                                               | V <sub>DD</sub>      | V <sub>DD</sub>      | V    | 2     |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                                                | 1.2                  | —                    | V    | —     |

All IO pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is greater than V<sub>IO\_MIN</sub> (=V<sub>SS</sub>-0.3V) and V<sub>IN</sub> is less than V<sub>IO\_MAX</sub>(=V<sub>DD</sub>+0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>IO\_MIN</sub>-V<sub>IN</sub>)/II<sub>CIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IO\_MIN</sub>-V<sub>IN</sub>)/II<sub>CIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>IN</sub>)/II<sub>CIO</sub>I. Select the larger of these two calculated resistances.

2. Open drain outputs must be pulled to  $V_{DD}$ .

## 2.2.2 LVD and POR operating requirements

#### Table 6. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol            | Description                                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------|---------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>  | Falling V <sub>DD</sub> POR detect voltage                    | 0.8  | 1.1  | 1.5  | V    | _     |
| V <sub>LVDH</sub> | Falling low-voltage detect threshold — high range (LVDV = 01) | 2.48 | 2.56 | 2.64 | V    | _     |
|                   | Low-voltage warning thresholds — high range                   |      |      |      |      | 1     |



| Symbol           | Description                                                                                         | Min. | Max.  | Unit | Notes |
|------------------|-----------------------------------------------------------------------------------------------------|------|-------|------|-------|
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                                 |      |       |      | 1     |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 18 mA                                | _    | 0.5   | v    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 6 \text{ mA}$ | _    | 0.5   | v    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                              | _    | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                                          | _    | 1     | μA   | 3     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                            | —    | 0.025 | μA   | 3     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                                   | _    | 41    | μA   | 3     |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                          | _    | 1     | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                           | 20   | 50    | kΩ   | 4     |

Table 7. Voltage and current operating behaviors (continued)

- 1. PTA12, PTA13, PTB0 and PTB1 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only.
- 2. The reset pin only contains an active pull down device when configured as the RESET signal or as a GPIO. When configured as a GPIO output, it acts as a pseudo open drain output.
- 3. Measured at  $V_{DD} = 3.6 V$
- 4. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$

### 2.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- FEI clock mode

POR and VLLSx $\rightarrow$ RUN recovery use FEI clock mode at the default CPU and system frequency of 21 MHz, and a bus and flash clock frequency of 10.5 MHz.

| Table 8. | Power mode transitio | n operating behaviors |
|----------|----------------------|-----------------------|
|----------|----------------------|-----------------------|

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit |   |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|---|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _    | _    | 300  | μs   | 1 |
|                  | • VLLS0 → RUN                                                                                                                                                     | _    | 95   | 115  | μs   |   |
|                  | • VLLS1 → RUN                                                                                                                                                     |      |      |      |      |   |

Table continues on the next page...

8



| Symbol                | Description                                                                     | Min. | Тур.  | Max. <sup>1</sup> | Unit | Notes |
|-----------------------|---------------------------------------------------------------------------------|------|-------|-------------------|------|-------|
|                       | • at 25 °C                                                                      | —    | 1.72  | 2.01              | μA   |       |
|                       | • at 50 °C                                                                      | _    | 2.52  | 3.18              |      |       |
|                       | • at 70 °C                                                                      | —    | 4.32  | 5.94              |      |       |
|                       | • at 85 °C                                                                      | _    | 7.18  | 10.00             |      |       |
|                       | • at 105 °C                                                                     | _    | 18.67 | 25.65             |      |       |
| I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current<br>• at 3.0 V                              |      |       |                   | uА   |       |
|                       | • at 25 °C                                                                      | _    | 1.16  | 1.36              | F    |       |
|                       | • at 50 °C                                                                      | _    | 1.78  | 2.27              |      |       |
|                       | • at 70 °C                                                                      | _    | 3.23  | 4.38              |      |       |
|                       | • at 95 °C                                                                      | _    | 5.57  | 7.53              |      |       |
|                       | • at 105 °C                                                                     | _    | 14.80 | 19.74             |      |       |
| I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current<br>• at 3.0 V                              |      |       |                   |      |       |
|                       | • at 25°C                                                                       | _    | 0.64  | 0.81              | μA   |       |
|                       | • at 50°C                                                                       | —    | 1.14  | 1.50              |      |       |
|                       | • at 70°C                                                                       | —    | 2.35  | 3.20              |      |       |
|                       | • at 85°C                                                                       | _    | 4.37  | 5.80              |      |       |
|                       | • at 105°C                                                                      | _    | 12.40 | 16.13             |      |       |
| I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current<br>(SMC_STOPCTRL[PORPO] = 0)<br>• at 3.0 V |      |       |                   |      |       |
|                       | • at 25 °C                                                                      |      | 0.38  | 0.54              | μΑ   |       |
|                       | • at 50 °C                                                                      | _    | 0.88  | 1.23              |      |       |
|                       | • at 70 °C                                                                      | —    | 2.10  | 2.95              |      |       |
|                       |                                                                                 | _    | 4.14  | 5.59              |      |       |
|                       | • at 105 °C                                                                     | _    | 12.00 | 15.73             |      |       |
| I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current<br>(SMC_STOPCTRL[PORPO] = 1)               |      |       |                   |      | 6     |
|                       | • at 25 °C                                                                      | _    | 0.30  | 0.45              | μA   |       |
|                       | • at 50 °C                                                                      | _    | 0.79  | 1.12              |      |       |
|                       |                                                                                 |      | 2.01  | 2.82              |      |       |
|                       | • at 70 °C                                                                      | _    | 4.05  | 5.45              |      |       |
|                       |                                                                                 | _    | 11.96 | 15.63             |      |       |
|                       | • at 105 °C                                                                     |      |       |                   |      |       |

| Table 9. Power consumption operating benaviors (continue | Table 9. | 9. Power consul | mption opera | ating behaviors | s (continued |
|----------------------------------------------------------|----------|-----------------|--------------|-----------------|--------------|
|----------------------------------------------------------|----------|-----------------|--------------|-----------------|--------------|

1. Data based on characterization results.



- 2. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 3. MCG configured for FEI mode.
- 4. Incremental current consumption from peripheral activity is not included.
- 5. MCG configured for BLPI mode.
- 6. No brownout

### Table 10. Low power mode peripheral adders — typical value

| Symbol                     | Description                                                                                                                                                                                                                                                                                    | Temperature (°C) |           |           |           | Unit      |           |    |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|-----------|-----------|-----------|-----------|----|
|                            |                                                                                                                                                                                                                                                                                                | -40              | 25        | 50        | 70        | 85        | 105       |    |
| I <sub>IREFSTEN4MHz</sub>  | 4 MHz internal reference clock (IRC)<br>adder. Measured by entering STOP or<br>VLPS mode with 4 MHz IRC enabled.                                                                                                                                                                               | 56               | 56        | 56        | 56        | 56        | 56        | μA |
| I <sub>IREFSTEN32KHz</sub> | 32 kHz internal reference clock (IRC)<br>adder. Measured by entering STOP<br>mode with the 32 kHz IRC enabled.                                                                                                                                                                                 | 52               | 52        | 52        | 52        | 52        | 52        | μA |
| I <sub>EREFSTEN4MHz</sub>  | External 4 MHz crystal clock adder.<br>Measured by entering STOP or VLPS<br>mode with the crystal enabled.                                                                                                                                                                                     | 206              | 228       | 237       | 245       | 251       | 258       | uA |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN and EREFSTEN] bits. Measured by                                                                                                                                                                                           | 440              | 490       | 540       | 560       | 570       | 580       |    |
|                            | entering all modes with the crystal                                                                                                                                                                                                                                                            | 440              | 490       | 540       | 560       | 570       | 580       | nA |
|                            | • VLLS1                                                                                                                                                                                                                                                                                        | 490              | 490       | 540       | 560       | 570       | 680       |    |
|                            | VLLS3                                                                                                                                                                                                                                                                                          | 510              | 560       | 560       | 560       | 610       | 680       |    |
|                            | <ul><li>LLS</li><li>VLPS</li><li>STOP</li></ul>                                                                                                                                                                                                                                                | 510              | 560       | 560       | 560       | 610       | 680       |    |
| I <sub>CMP</sub>           | CMP peripheral adder measured by<br>placing the device in VLLS1 mode with<br>CMP enabled using the 6-bit DAC and a<br>single external input for compare.<br>Includes 6-bit DAC power consumption.                                                                                              | 22               | 22        | 22        | 22        | 22        | 22        | μΑ |
| I <sub>RTC</sub>           | RTC peripheral adder measured by<br>placing the device in VLLS1 mode with<br>external 32 kHz crystal enabled by<br>means of the RTC_CR[OSCE] bit and<br>the RTC ALARM set for 1 minute.<br>Includes ERCLK32K (32 kHz external<br>crystal) power consumption.                                   | 432              | 357       | 388       | 475       | 532       | 810       | nA |
| Iuart                      | UART peripheral adder measured by<br>placing the device in STOP or VLPS<br>mode with selected clock source waiting<br>for RX data at 115200 baud rate.<br>Includes selected clock source power<br>consumption.<br>• MCGIRCLK (4 MHz internal<br>reference clock)<br>• OSCERCLK (4 MHz external | 66<br>214        | 66<br>237 | 66<br>246 | 66<br>254 | 66<br>260 | 66<br>268 | μA |



| Symbol           | Description                                                                                                                                                                                                                                                            |     | -   | Tempera | ature (°C | ;)  |     | Unit |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|-----|-----|------|
|                  |                                                                                                                                                                                                                                                                        | -40 | 25  | 50      | 70        | 85  | 105 |      |
| I <sub>TPM</sub> | TPM peripheral adder measured by<br>placing the device in STOP or VLPS<br>mode with selected clock source<br>configured for output compare                                                                                                                             | 86  | 86  | 86      | 86        | 86  | 86  | μA   |
|                  | <ul> <li>generating 100 Hz clock signal. No load is placed on the I/O generating the clock signal. Includes selected clock source and I/O switching currents.</li> <li>MCGIRCLK (4 MHz internal reference clock)</li> <li>OSCERCLK (4 MHz external crystal)</li> </ul> | 235 | 256 | 265     | 274       | 280 | 287 |      |
| I <sub>BG</sub>  | Bandgap adder when BGEN bit is set<br>and device is placed in VLPx, LLS, or<br>VLLSx mode.                                                                                                                                                                             | 45  | 45  | 45      | 45        | 45  | 45  | μA   |
| I <sub>ADC</sub> | ADC peripheral adder combining the measured values at $V_{DD}$ and $V_{DDA}$ by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions.                                                     | 366 | 366 | 366     | 366       | 366 | 366 | μA   |

 Table 10.
 Low power mode peripheral adders — typical value (continued)

### 2.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE for run mode, and BLPE for VLPR mode
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFA



- AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications
- AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems

### 2.2.7 Capacitance attributes

#### Table 11. Capacitance attributes

| Symbol          | Description       | Min. | Max. | Unit |
|-----------------|-------------------|------|------|------|
| C <sub>IN</sub> | Input capacitance | —    | 7    | pF   |

## 2.3 Switching specifications

### 2.3.1 Device clock specifications

#### Table 12. Device clock specifications

| Symbol                   | I Description                                                                                   |   | Max. | Unit |
|--------------------------|-------------------------------------------------------------------------------------------------|---|------|------|
|                          | Normal run mode                                                                                 |   |      | •    |
| f <sub>SYS</sub>         | System and core clock                                                                           | _ | 48   | MHz  |
| f <sub>BUS</sub>         | Bus clock                                                                                       | _ | 24   | MHz  |
| f <sub>FLASH</sub>       | Flash clock                                                                                     | _ | 24   | MHz  |
| f <sub>LPTMR</sub>       | LPTMR clock                                                                                     | _ | 24   | MHz  |
|                          | VLPR and VLPS modes <sup>1</sup>                                                                | • | •    |      |
| f <sub>SYS</sub>         | System and core clock                                                                           | _ | 4    | MHz  |
| f <sub>BUS</sub>         | Bus clock                                                                                       | — | 1    | MHz  |
| f <sub>FLASH</sub>       | Flash clock                                                                                     | — | 1    | MHz  |
| f <sub>LPTMR</sub>       | LPTMR clock <sup>2</sup>                                                                        | _ | 24   | MHz  |
| f <sub>ERCLK</sub>       | External reference clock                                                                        | — | 16   | MHz  |
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock                                                                  | — | 16   | MHz  |
| f <sub>osc_hi_2</sub>    | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | — | 16   | MHz  |
| f <sub>TPM</sub>         | TPM asynchronous clock                                                                          | — | 8    | MHz  |
| f <sub>UART0</sub>       | UART0 asynchronous clock                                                                        | — | 8    | MHz  |

1. The frequency limitations in VLPR and VLPS modes here override any frequency specification listed in the timing specification for any other module. These same frequency limits apply to VLPS, whether VLPS was entered from RUN or from VLPR.

2. The LPTMR can be clocked at this speed in VLPR or VLPS only when the source is an external pin.



| Board type        | Symbol                | Description                                                                                              | 48<br>LQFP | 32<br>LQFP | 32 QFN | 24 QFN | Unit | Notes |
|-------------------|-----------------------|----------------------------------------------------------------------------------------------------------|------------|------------|--------|--------|------|-------|
| Single-layer (1S) | R <sub>θJMA</sub>     | Thermal resistance, junction<br>to ambient (200 ft./min. air<br>speed)                                   | 70         | 74         | 81     | 92     | °C/W |       |
| Four-layer (2s2p) | R <sub>θJMA</sub>     | Thermal resistance, junction<br>to ambient (200 ft./min. air<br>speed)                                   | 52         | 52         | 28     | 36     | °C/W |       |
|                   | R <sub>θJB</sub>      | Thermal resistance, junction to board                                                                    | 36         | 35         | 13     | 18     | °C/W | 2     |
| —                 | $R_{	extsf{	heta}JC}$ | Thermal resistance, junction to case                                                                     | 27         | 26         | 2.3    | 3.7    | °C/W | 3     |
| _                 | $\Psi_{JT}$           | Thermal characterization<br>parameter, junction to<br>package top outside center<br>(natural convection) | 8          | 8          | 8      | 10     | °C/W | 4     |

| Table 15. | Thermal | attributes | (continued) |
|-----------|---------|------------|-------------|
|-----------|---------|------------|-------------|

- 1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

### 3.1 Core modules

### 3.1.1 SWD electricals

| Table 16. | SWD fu | ll voltage | range | electricals |
|-----------|--------|------------|-------|-------------|
|-----------|--------|------------|-------|-------------|

| Symbol | Description                    | Min. | Max. | Unit |
|--------|--------------------------------|------|------|------|
|        | Operating voltage              | 1.71 | 3.6  | V    |
| J1     | SWD_CLK frequency of operation |      |      |      |
|        | Serial wire debug              | 0    | 25   | MHz  |
| J2     | SWD_CLK cycle period           | 1/J1 | —    | ns   |
| J3     | SWD_CLK clock pulse width      |      |      |      |



## 3.2 System modules

There are no specifications necessary for the device's system modules.

## 3.3 Clock modules

### 3.3.1 MCG specifications

| Symbol                  | Description                                                     |                                                                                                 | Min.                            | Тур.      | Max.    | Unit                  | Notes |
|-------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------|-----------|---------|-----------------------|-------|
| f <sub>ints_ft</sub>    | Internal reference<br>factory trimmed at                        | frequency (slow clock) —<br>nominal V <sub>DD</sub> and 25 °C                                   | _                               | 32.768    | —       | kHz                   |       |
| f <sub>ints_t</sub>     | Internal reference<br>user trimmed                              | frequency (slow clock) —                                                                        | 31.25                           | _         | 39.0625 | kHz                   |       |
| $\Delta_{fdco\_res\_t}$ | Resolution of trimi<br>frequency at fixed<br>using C3[SCTRIM    | ned average DCO output<br>voltage and temperature —<br>] and C4[SCFTRIM]                        | _                               | ± 0.3     | ± 0.6   | %f <sub>dco</sub>     | 1     |
| ∆f <sub>dco_t</sub>     | Total deviation of frequency over vo                            | trimmed average DCO output<br>Itage and temperature                                             | _                               | +0.5/-0.7 | ± 3     | %f <sub>dco</sub>     | 1, 2  |
| ∆f <sub>dco_t</sub>     | Total deviation of frequency over fix range of 0–70 °C          | trimmed average DCO output<br>ed voltage and temperature                                        | _                               | ± 0.4     | ± 1.5   | %f <sub>dco</sub>     | 1, 2  |
| f <sub>intf_ft</sub>    | Internal reference<br>factory trimmed at                        | frequency (fast clock) —<br>nominal V <sub>DD</sub> and 25 °C                                   | _                               | 4         | —       | MHz                   |       |
| ∆f <sub>intf_ft</sub>   | Frequency deviati<br>(fast clock) over te<br>factory trimmed at | on of internal reference clock<br>emperature and voltage —<br>nominal V <sub>DD</sub> and 25 °C | _                               | +1/-2     | ± 3     | %f <sub>intf_ft</sub> | 2     |
| f <sub>intf_t</sub>     | Internal reference<br>trimmed at nomina                         | frequency (fast clock) — user<br>al V <sub>DD</sub> and 25 °C                                   | 3                               |           | 5       | MHz                   |       |
| f <sub>loc_low</sub>    | Loss of external cl<br>RANGE = 00                               | ock minimum frequency —                                                                         | (3/5) x<br>f <sub>ints_t</sub>  | _         | —       | kHz                   |       |
| f <sub>loc_high</sub>   | Loss of external c                                              | ock minimum frequency —                                                                         | (16/5) x<br>f <sub>ints_t</sub> |           | —       | kHz                   |       |
|                         |                                                                 | FI                                                                                              | LL                              |           |         |                       |       |
| f <sub>fll_ref</sub>    | FLL reference free                                              | quency range                                                                                    | 31.25                           | —         | 39.0625 | kHz                   |       |
| f <sub>dco</sub>        | DCO output                                                      | Low range (DRS = 00)                                                                            | 20                              | 20.97     | 25      | MHz                   | 3, 4  |
|                         | frequency range                                                 | $640 \times f_{fll\_ref}$                                                                       |                                 |           |         |                       |       |
|                         |                                                                 | Mid range (DRS = 01)                                                                            | 40                              | 41.94     | 48      | MHz                   |       |
|                         |                                                                 | $1280 \times f_{fll\_ref}$                                                                      |                                 |           |         |                       |       |
| f <sub>dco_t_DMX3</sub> | DCO output                                                      | Low range (DRS = 00)                                                                            | _                               | 23.99     | —       | MHz                   | 5, 6  |
| 2                       | frequency                                                       | $732 \times f_{fll\_ref}$                                                                       |                                 |           |         |                       |       |
|                         |                                                                 | Mid range (DRS = 01)                                                                            |                                 | 47.97     | _       | MHz                   |       |

Table 17. MCG specifications



| Symbol                | Description                        | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>   | Longword Program high-voltage time | —    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub> | Sector Erase high-voltage time     | —    | 13   | 113  | ms   | 1     |
| t <sub>hversall</sub> | Erase All high-voltage time        | —    | 52   | 452  | ms   | 1     |

### Table 20. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

### 3.4.1.2 Flash timing specifications — commands Table 21. Flash command timing specifications

| Symbol                | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------|------|------|------|------|-------|
| t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>   | Program Check execution time                  | —    | —    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>   | Read Resource execution time                  | —    | _    | 30   | μs   | 1     |
| t <sub>pgm4</sub>     | Program Longword execution time               | —    | 65   | 145  | μs   |       |
| t <sub>ersscr</sub>   | Erase Flash Sector execution time             | —    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>   | Read 1s All Blocks execution time             | —    | _    | 0.5  | ms   |       |
| t <sub>rdonce</sub>   | Read Once execution time                      | —    | —    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>  | Program Once execution time                   | —    | 65   | —    | μs   |       |
| t <sub>ersall</sub>   | Erase All Blocks execution time               | —    | 61   | 500  | ms   | 2     |
| t <sub>vfykey</sub>   | Verify Backdoor Access Key execution time     | _    | —    | 30   | μs   | 1     |

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

### 3.4.1.3 Flash high voltage current behaviors Table 22. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | _    | 1.5  | 4.0  | mA   |

# 3.4.1.4 Reliability specifications

### Table 23. NVM reliability specifications

| Symbol | Description | Min.    | Typ. <sup>1</sup> | Max. | Unit | Notes |
|--------|-------------|---------|-------------------|------|------|-------|
|        | Program     | m Flash |                   |      |      |       |



| Symbol             | Description                                            | Min.                  | Тур. | Max. | Unit             |
|--------------------|--------------------------------------------------------|-----------------------|------|------|------------------|
|                    | <ul> <li>CR0[HYSTCTR] = 10</li> </ul>                  | _                     | 20   |      | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>                  | —                     | 30   | —    | mV               |
| V <sub>CMPOh</sub> | Output high                                            | V <sub>DD</sub> – 0.5 | _    | _    | V                |
| V <sub>CMPOI</sub> | Output low                                             |                       | —    | 0.5  | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN = 1, PMODE = 1) | 20                    | 50   | 200  | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN = 1, PMODE = 0)  | 80                    | 250  | 600  | ns               |
|                    | Analog comparator initialization delay <sup>2</sup>    | _                     | _    | 40   | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                      | _                     | 7    | _    | μA               |
| INL                | 6-bit DAC integral non-linearity                       | -0.5                  | —    | 0.5  | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                   | -0.3                  | —    | 0.3  | LSB              |

Table 26. Comparator and 6-bit DAC electrical specifications (continued)

1. Typical hysteresis is measured with input voltage range limited to 0.7 to  $V_{DD} - 0.7 V$ .

2. Comparator initialization delay is defined as the time between software writes to change control inputs (writes to

DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Figure 8. Typical hysteresis vs. Vin level ( $V_{DD}$  = 3.3 V, PMODE = 0)





Figure 9. Typical hysteresis vs. Vin level ( $V_{DD}$  = 3.3 V, PMODE = 1)

### 3.7 Timers

See General switching specifications.

## 3.8 Communication interfaces

### 3.8.1 SPI switching specifications

The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's Reference Manual for information about the modified transfer formats used for communicating with slower peripheral devices.

All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all SPI pins.

| Num. | Symbol             | Description            | Min.                      | Max.                          | Unit               | Note |
|------|--------------------|------------------------|---------------------------|-------------------------------|--------------------|------|
| 1    | f <sub>op</sub>    | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2        | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub> | SPSCK period           | 2 x t <sub>periph</sub>   | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub>  | Enable lead time       | 1/2                       |                               | t <sub>SPSCK</sub> |      |
| 4    | t <sub>Lag</sub>   | Enable lag time        | 1/2                       | _                             | t <sub>SPSCK</sub> |      |

 Table 27. SPI master mode timing on slew rate disabled pads



| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|------|------|
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> – 30 | 1024 x                   | ns   | —    |
|      |                     |                                |                          | t <sub>periph</sub>      |      |      |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 16                       | —                        | ns   |      |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                        | —                        | ns   | —    |
| 8    | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                        | 10                       | ns   |      |
| 9    | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | —                        | ns   |      |
| 10   | t <sub>RI</sub>     | Rise time input                | —                        | t <sub>periph</sub> – 25 | ns   | —    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |      |      |
| 11   | t <sub>RO</sub>     | Rise time output               | _                        | 25                       | ns   | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |      |      |

Table 27. SPI master mode timing on slew rate disabled pads (continued)

1. For SPI0,  $f_{periph}$  is the bus clock ( $f_{BUS}$ ).

2.  $t_{periph} = 1/f_{periph}$ 

Table 28. SPI master mode timing on slew rate enabled pads

| Num. | Symbol              | Description                           | Min.                      | Max.                          | Unit               | Note |
|------|---------------------|---------------------------------------|---------------------------|-------------------------------|--------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation                | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2        | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                          | 2 x t <sub>periph</sub>   | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time                      | 1/2                       | —                             | t <sub>SPSCK</sub> | —    |
| 4    | t <sub>Lag</sub>    | Enable lag time                       | 1/2                       | —                             | t <sub>SPSCK</sub> |      |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time        | t <sub>periph</sub> – 30  | 1024 x<br>t <sub>periph</sub> | ns                 | _    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)              | 96                        | —                             | ns                 | —    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)               | 0                         | —                             | ns                 | —    |
| 8    | t <sub>v</sub>      | Data valid (after SPSCK edge)         | _                         | 52                            | ns                 | —    |
| 9    | t <sub>HO</sub>     | Data hold time (outputs) 0 —          |                           | —                             | ns                 | —    |
| 10   | t <sub>RI</sub>     | Rise time input     —     tperiph - 2 |                           | t <sub>periph</sub> – 25      | ns                 | —    |
|      | t <sub>FI</sub>     | Fall time input                       |                           |                               |                    |      |
| 11   | t <sub>RO</sub>     | Rise time output                      | _                         | 36                            | ns                 | _    |
|      | t <sub>FO</sub>     | Fall time output                      |                           |                               |                    |      |

1. For SPI0,  $f_{periph}$  is the bus clock ( $f_{BUS}$ ).

2.  $t_{periph} = 1/f_{periph}$ 



Peripheral operating requirements and behaviors







NOTE: Not defined







Figure 16. KL04 32-pin LQFP pinout diagram





Figure 17. KL04 32-pin QFN pinout diagram





Figure 18. KL04 24-pin QFN pinout diagram

## 6 Ordering parts

## 6.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **freescale.com** and perform a part number search for the following device numbers: PKL04 and MKL04

## 7 Part identification



MKL04Z8VLC4

# 8 Terminology and guidelines

## 8.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

### 8.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | V    |

## 8.2 Definition: Operating behavior

Unless otherwise specified, an *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 8.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 8.3.1 Example

This is an example of an attribute:



| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

## 8.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

### 8.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## 8.5 Result of exceeding a rating





| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | ۵°C  |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

| Table 33. T | ypical va | alue conditions |
|-------------|-----------|-----------------|
|-------------|-----------|-----------------|

# 9 Revision history

The following table provides a revision history for this document.

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2        | 9/2012  | Initial public release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3        | 11/2012 | Completed all the TBDs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 4        | 3/2014  | <ul> <li>Updated the front page and restructured the chapters</li> <li>Added a note to the I<sub>LAT</sub> in the ESD handling ratings</li> <li>Updated Voltage and current operating ratings</li> <li>Added V<sub>ODPU</sub> in the Voltage and current operating requirements</li> <li>Updated Voltage and current operating behaviors</li> <li>Updated Power mode transition operating behaviors</li> <li>Updated Power consumption operating behaviors</li> <li>Updated Capacitance attributes</li> <li>Updated t<sub>ersall</sub> in the Flash timing specifications — commands</li> <li>Updated Temp sensor slope and voltage and added a note to them in the 12-bit ADC electrical characteristics</li> <li>Removed T<sub>A</sub> in the 12-bit DAC operating requirements</li> <li>Added Inter-Integrated Circuit Interface (I2C) timing</li> </ul> |  |