



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 84MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SDIO, SPI, UART/USART, USB OTG        |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT          |
| Number of I/O              | 81                                                                    |
| Program Memory Size        | 384КВ (384К х 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 96К х 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                           |
| Data Converters            | A/D 16x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 100-UFBGA                                                             |
| Supplier Device Package    | 100-UFBGA (7x7)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f401vdh6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|      | 6.3.6           | Supply current characteristics                                      | 65  |
|------|-----------------|---------------------------------------------------------------------|-----|
|      | 6.3.7           | Wakeup time from low-power modes                                    | 75  |
|      | 6.3.8           | External clock source characteristics                               | 76  |
|      | 6.3.9           | Internal clock source characteristics                               | 80  |
|      | 6.3.10          | PLL characteristics                                                 | 82  |
|      | 6.3.11          | PLL spread spectrum clock generation (SSCG) characteristics         | 84  |
|      | 6.3.12          | Memory characteristics                                              | 85  |
|      | 6.3.13          | EMC characteristics                                                 | 87  |
|      | 6.3.14          | Absolute maximum ratings (electrical sensitivity)                   | 89  |
|      | 6.3.15          | I/O current injection characteristics                               | 90  |
|      | 6.3.16          | I/O port characteristics                                            | 91  |
|      | 6.3.17          | NRST pin characteristics                                            | 96  |
|      | 6.3.18          | TIM timer characteristics                                           | 97  |
|      | 6.3.19          | Communications interfaces                                           | 98  |
|      | 6.3.20          | 12-bit ADC characteristics                                          | 106 |
|      | 6.3.21          | Temperature sensor characteristics                                  | 112 |
|      | 6.3.22          | V <sub>BAT</sub> monitoring characteristics                         | 112 |
|      | 6.3.23          | Embedded reference voltage                                          | 112 |
|      | 6.3.24          | SD/SDIO MMC card host interface (SDIO) characteristics              | 113 |
|      | 6.3.25          | RTC characteristics                                                 | 114 |
| Pack | age cha         | aracteristics                                                       | 115 |
| 7.1  | Packag          | ge mechanical data                                                  | 115 |
|      | 7.1.1           | WLCSP49, 3.06 x 3.06 mm, 0.4 mm pitch wafer level chip size package | 116 |
|      | 7.1.2           | UFQFPN48, 7 x 7 mm, 0.5 mm pitch package                            | 119 |
|      | 7.1.3           | LQFP64, 10 x 10 mm, 64-pin low-profile quad flat package            | 122 |
|      | 7.1.4           | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package          | 125 |
|      |                 | UEBGA100 7 x 7 mm 0.5 mm pitch package                              | 128 |
|      | 7.1.5           |                                                                     |     |
| 7.2  | 7.1.5<br>Therma | al characteristics                                                  | 131 |

8

9

7

# 2.1 Compatibility with STM32F4 series

The STM32F401xD/xE are fully software and feature compatible with the STM32F4 series (STM32F42x, STM32F43x, STM32F41x, STM32F405 and STM32F407)

The STM32F401xD/xE can be used as drop-in replacement of the other STM32F4 products but some slight changes have to be done on the PCB board.









Figure 3. STM32F401xD/xE block diagram

1. The timers connected to APB2 are clocked from TIMxCLK up to 84 MHz, while the timers connected to APB1 are clocked from TIMxCLK up to 42 MHz.



# **3** Functional overview

# 3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU core with embedded Flash and SRAM

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU 32-bit RISC processor features exceptional codeefficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation.

The STM32F401xD/xE devices are compatible with all ARM tools and software.

Figure 3 shows the general block diagram of the STM32F401xD/xE.

Note: Cortex<sup>®</sup>-M4 with FPU is binary compatible with Cortex<sup>®</sup>-M3.

# 3.2 Adaptive real-time memory accelerator (ART Accelerator<sup>™</sup>)

The ART Accelerator<sup>™</sup> is a memory accelerator which is optimized for STM32 industrystandard ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processors. It balances the inherent performance advantage of the ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor full 105 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 84 MHz.

# 3.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.



DocID025644 Rev 3

# 3.14 Power supply supervisor

# 3.14.1 Internal reset ON

This feature is available for  $V_{DD}$  operating voltage range 1.8 V to 3.6 V.

The internal power supply supervisor is enabled by holding PDR\_ON high.

The device has an integrated power-on reset (POR) / power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR is always active, and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is reached, the option byte loading process starts, either to confirm or modify default thresholds, or to disable BOR permanently. Three BOR thresholds are available through option bytes.

The device remains in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$  or  $V_{BOR}$ , without the need for an external reset circuit.

The device also features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

## 3.14.2 Internal reset OFF

This feature is available only on packages featuring the PDR\_ON pin. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled by setting the PDR\_ON pin to low.

An external power supply supervisor should monitor  $V_{DD}$  and should maintain the device in reset mode as long as  $V_{DD}$  is below a specified threshold. PDR\_ON should be connected to this external power supply supervisor. Refer to *Figure 5: Power supply supervisor interconnection with internal reset OFF*.



Figure 5. Power supply supervisor interconnection with internal reset OFF<sup>(1)</sup>

1. The PRD\_ON pin is only available in the WLCSP49 and UFBGA100 packages.



If configured as standard 16-bit timers, it has the same features as the general-purpose TIMx timers. If configured as a 16-bit PWM generator, it has full modulation capability (0-100%).

The advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

TIM1 supports independent DMA request generation.

## 3.19.2 General-purpose timers (TIMx)

There are seven synchronizable general-purpose timers embedded in the STM32F401xD/xE (see *Table 4* for differences).

#### • TIM2, TIM3, TIM4, TIM5

The STM32F401xD/xE devices are 4 full-featured general-purpose timers: TIM2, TIM5, TIM3, and TIM4.The TIM2 and TIM5 timers are based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. The TIM3 and TIM4 timers are based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They all feature four independent channels for input capture/output compare, PWM or one-pulse mode output. This gives up to 15 input capture/output compare/PWMs.

The TIM2, TIM3, TIM4, TIM5 general-purpose timers can work together, or with the other general-purpose timers and the advanced-control timers TIM1 and TIM8 via the Timer Link feature for synchronization or event chaining.

Any of these general-purpose timers can be used to generate PWM outputs.

TIM2, TIM3, TIM4, TIM5 all have independent DMA request generation. They are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 4 hall-effect sensors.

#### • TIM9, TIM10 and TIM11

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM10 and TIM11 feature one independent channel, whereas TIM9 has two independent channels for input capture/output compare, PWM or one-pulse mode output. They can be synchronized with the TIM2, TIM3, TIM4, TIM5 full-featured general-purpose timers. They can also be used as simple time bases.

## 3.19.3 Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes.

## 3.19.4 Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.



| Symbol                           | Parameter                                                                           | Conditions                                                                                | Min | Тур | Max | Unit |
|----------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>RUSH</sub> <sup>(2)</sup> | InRush current on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby) |                                                                                           | -   | 160 | 200 | mA   |
| E <sub>RUSH</sub> <sup>(2)</sup> | InRush energy on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby)  | V <sub>DD</sub> = 1.7 V, T <sub>A</sub> = 105 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 μs | -   | -   | 5.4 | μC   |

 Table 19. Embedded reset and power control block characteristics (continued)

1. The product behavior is guaranteed by design down to the minimum  $V_{\text{POR/PDR}}$  value.

2. Guaranteed by design, not tested in production.

3. The reset timing is measured from the power-on (POR reset or wakeup from  $V_{BAT}$ ) to the instant when first instruction is fetched by the user application code.

# 6.3.6 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 19: Current consumption measurement scheme*.

All the run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.

#### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at VDD or VSS (no load).
- All peripherals are disabled except if it is explicitly mentioned.
- The Flash memory access time is adjusted to both f<sub>HCLK</sub> frequency and VDD ranges (refer to *Table 15: Features depending on the operating power supply range*).
- The voltage scaling is adjusted to f<sub>HCLK</sub> frequency as follows:
  - Scale 3 for  $f_{HCLK} \leq 60 \text{ MHz}$
  - Scale 2 for 60 MHz <  $f_{HCLK} \le 84$  MHz
- The system clock is HCLK,  $f_{PCLK1} = f_{HCLK}/2$ , and  $f_{PCLK2} = f_{HCLK}$ .
- External clock is 4 MHz and PLL is on
- The maximum values are obtained for  $V_{DD}$  = 3.6 V and a maximum ambient temperature (T<sub>A</sub>), and the typical values for T<sub>A</sub>= 25 °C and V<sub>DD</sub> = 3.3 V unless otherwise specified.



|        |                    |                                                                 | £              | Тур                       |                        | Max <sup>(1)</sup>    |                        |      |
|--------|--------------------|-----------------------------------------------------------------|----------------|---------------------------|------------------------|-----------------------|------------------------|------|
| Symbol | Parameter          | Conditions                                                      | 'HCLK<br>(MHz) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> =85 °C | T <sub>A</sub> =105 °C | Unit |
|        |                    | External clock,<br>all peripherals<br>enabled <sup>(2)(3)</sup> | 84             | 21.8                      | 23.1                   | 24.1                  | 25.3 <sup>(4)</sup>    |      |
|        | Ex<br>all          |                                                                 | 60             | 15.8                      | 16.5                   | 17.5                  | 18.7                   |      |
|        |                    |                                                                 | 40             | 11.4                      | 11.9                   | 12.9                  | 13.9                   |      |
| 1      | Supply current     |                                                                 | 20             | 6.0                       | 6.3                    | 7.3                   | 8.3                    | m۸   |
| 'DD    | in <b>Run mode</b> |                                                                 | 84             | 12.7                      | 13.5                   | 14.5                  | 16.3 <sup>(4)</sup>    | ШA   |
|        |                    | External clock,                                                 | 60             | 9.2                       | 10.5                   | 11.5                  | 12.8                   |      |
|        |                    | disabled <sup>(3)</sup>                                         | 40             | 6.7                       | 7.1                    | 8.1                   | 9.1                    |      |
|        |                    |                                                                 | 20             | 3.6                       | 3.8                    | 4.8                   | 5.8                    |      |

Table 20. Typical and maximum current consumption, code with data processing (ARTaccelerator disabled) running from SRAM - V<sub>DD</sub> = 1.7 V

1. Guaranteed by characterization, not tested in production unless otherwise specified

2. When analog peripheral blocks such as ADC, HSE, LSE, HSI, or LSI are ON, an additional power consumption has to be considered.

3. When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA for the analog part.

4. Tested in production.

# Table 21. Typical and maximum current consumption, code with data processing (ARTaccelerator disabled) running from SRAM

| Symbol Parameter |                                                               | Conditions <sup>f</sup> H                                       | f <sub>HCLK</sub> | Turn |                        | Unit                  |                        |      |
|------------------|---------------------------------------------------------------|-----------------------------------------------------------------|-------------------|------|------------------------|-----------------------|------------------------|------|
| Symbol           | Parameter                                                     | neter Conditions                                                |                   | тур  | T <sub>A</sub> = 25 °C | T <sub>A</sub> =85 °C | T <sub>A</sub> =105 °C | onit |
|                  |                                                               | External clock,<br>all peripherals<br>enabled <sup>(2)(3)</sup> | 84                | 22.0 | 23.1                   | 24.1                  | 25.3                   |      |
|                  |                                                               |                                                                 | 60                | 16.0 | 16.9                   | 17.9                  | 19.8                   |      |
|                  |                                                               |                                                                 | 40                | 11.6 | 12.1                   | 13.1                  | 14.1                   |      |
|                  | Supply current                                                |                                                                 | 20                | 6.2  | 6.5                    | 7.5                   | 8.5                    | m۸   |
| 'DD              | in <b>Run mode</b>                                            |                                                                 | 84                | 12.9 | 14.0                   | 15.0                  | 16.3                   | ШA   |
|                  | External clock,<br>all peripherals<br>disabled <sup>(3)</sup> | 60                                                              | 9.5               | 10.5 | 11.5                   | 12.8                  |                        |      |
|                  |                                                               | 40                                                              | 6.9               | 7.3  | 8.3                    | 9.3                   |                        |      |
|                  |                                                               | 20                                                              | 3.8               | 4.0  | 5.0                    | 6.0                   |                        |      |

1. Guaranteed by characterization, not tested in production unless otherwise specified

2. When analog peripheral blocks such as ADC, HSE, LSE, HSI, or LSI are ON, an additional power consumption has to be considered.

3. When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA for the analog part.



|                      |         |                                       |                             | Тур                         |                             | Ma                         | x <sup>(2)</sup> |    |
|----------------------|---------|---------------------------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|------------------|----|
| Symbol Parameter     |         | Conditions <sup>(1)</sup>             | T <sub>A</sub> = 25 °C      |                             | T <sub>A</sub> =<br>85 °C   | T <sub>A</sub> =<br>105 °C | Unit             |    |
|                      |         |                                       | V <sub>BAT</sub> =<br>1.7 V | V <sub>BAT</sub> =<br>2.4 V | V <sub>BAT</sub> =<br>3.3 V | V <sub>BAT</sub> =         | = 3.6 V          |    |
|                      | Backup  | Low-speed oscillator (LSE) and RTC ON | 0.66                        | 0.76                        | 0.97                        | 3.0                        | 5.0              |    |
| <sup>I</sup> DD_VBAT | current | RTC and LSE OFF                       | 0.1                         | 0.1                         | 0.1                         | 2.0                        | 4.0              | μA |

Table 31. Typical and maximum current consumptions in V<sub>BAT</sub> mode

1. Crystal used: Abracon ABS07-120-32.768 kHz-T with a  $C_{L}$  of 6 pF for typical values.

2. Guaranteed by characterization, not tested in production.



Figure 21. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON)

#### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 54: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is



DocID025644 Rev 3

series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

Note:

For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.





1. R<sub>EXT</sub> value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 38*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                               | Conditions             | Min | Тур  | Max  | Unit |
|-------------------------------------|-----------------------------------------|------------------------|-----|------|------|------|
| R <sub>F</sub>                      | Feedback resistor                       |                        | -   | 18.4 | -    | MΩ   |
| I <sub>DD</sub>                     | LSE current consumption                 |                        | -   | -    | 1    | μA   |
| G <sub>m</sub> _crit_max            | Maximum critical crystal g <sub>m</sub> | Startup                | -   | -    | 0.56 | µA/V |
| t <sub>SU(LSE)</sub> <sup>(2)</sup> | startup time                            | $V_{DD}$ is stabilized | -   | 2    | -    | S    |

Table 38. LSE oscillator characteristics (f<sub>LSE</sub> = 32.768 kHz) <sup>(1)</sup>

1. Guaranteed by design, not tested in production.

 t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is guaranteed by characterization and not tested in production. It is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

Note:

For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.





Figure 25. Typical application with a 32.768 kHz crystal

# 6.3.9 Internal clock source characteristics

The parameters given in *Table 39* and *Table 40* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 14*.

### High-speed internal (HSI) RC oscillator

| Symbol                              | Parameter                           | Conditions                                           |                                      | Min | Тур | Max | Unit |
|-------------------------------------|-------------------------------------|------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| f <sub>HSI</sub>                    | Frequency                           |                                                      |                                      | -   | 16  | -   | MHz  |
|                                     |                                     | User-trimmed with the RCC_CR register <sup>(2)</sup> |                                      | -   | -   | 1   | %    |
| ACC <sub>HSI</sub>                  | Accuracy of the HSI                 |                                                      | $T_A = -40$ to 105 °C <sup>(3)</sup> | -8  | -   | 4.5 | %    |
|                                     | OSCIIIALOI                          | Factory-<br>calibrated                               | $T_A = -10$ to 85 °C <sup>(3)</sup>  | -4  | -   | 4   | %    |
|                                     |                                     |                                                      | T <sub>A</sub> = 25 °C               | -1  | -   | 1   | %    |
| t <sub>su(HSI)</sub> <sup>(2)</sup> | HSI oscillator<br>startup time      |                                                      |                                      | -   | 2.2 | 4   | μs   |
| I <sub>DD(HSI)</sub> <sup>(2)</sup> | HSI oscillator<br>power consumption |                                                      |                                      |     | 60  | 80  | μA   |

Table 39. HSI oscillator characteristics <sup>(1)</sup>

1. V<sub>DD</sub> = 3.3 V, T<sub>A</sub> = –40 to 105 °C unless otherwise specified.

2. Guaranteed by design, not tested in production

3. Guaranteed by characterization, not tested in production



| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                               | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, LQFP100, WLCSP49,<br>T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 84 MHz,<br>conforms to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, WLCSP49,<br>T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 84 MHz,<br>conforms to IEC 61000-4-4 | 4A              |

 Table 48. EMS characteristics for LQFP100 package

When the application is exposed to a noisy environment, it is recommended to avoid pin exposition to disturbances. The pins showing a middle range robustness are: PA0, PA1, PA2, on LQFP100 packages and PDR\_ON on WLCSP49.

As a consequence, it is recommended to add a serial resistor (1 k $\Omega$  maximum) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on PCB).

### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).







# 6.3.17 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor,  $R_{PU}$  (see *Table 54*).

Unless otherwise specified, the parameters given in *Table 57* are derived from tests performed under the ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 14*. Refer to *Table 54: I/O static characteristics* for the values of VIH and VIL for NRST pin.

| Symbol                               | Parameter                                       | Conditions               | Min | Тур | Мах | Unit |
|--------------------------------------|-------------------------------------------------|--------------------------|-----|-----|-----|------|
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(1)</sup> | $V_{IN} = V_{SS}$        | 30  | 40  | 50  | kΩ   |
| V <sub>F(NRST)</sub> <sup>(2)</sup>  | NRST Input filtered pulse                       |                          | -   | -   | 100 | ns   |
| V <sub>NF(NRST)</sub> <sup>(2)</sup> | NRST Input not filtered pulse                   | V <sub>DD</sub> > 2.7 V  | 300 | -   | -   | ns   |
| T <sub>NRST_OUT</sub>                | Generated reset pulse duration                  | Internal Reset<br>source | 20  | -   | -   | μs   |

Table 57. NRST pin characteristics

1. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).

2. Guaranteed by design, not tested in production.



# I<sup>2</sup>S interface characteristics

Unless otherwise specified, the parameters given in *Table 62* for the I<sup>2</sup>S interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 14*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS).

| Symbol                 | Parameter                      | Conditions                             | Min    | Мах                   | Unit |
|------------------------|--------------------------------|----------------------------------------|--------|-----------------------|------|
| f <sub>MCK</sub>       | I2S Main clock output          | -                                      | 256x8K | 256xFs <sup>(2)</sup> | MHz  |
| f                      | 128 clock frequency            | Master data: 32 bits                   | -      | 64xFs                 |      |
| ICK                    | 125 Clock frequency            | Slave data: 32 bits                    | -      | 64xFs                 |      |
| D <sub>CK</sub>        | I2S clock frequency duty cycle | Slave receiver                         | 30     | 70                    | %    |
| t <sub>v(WS)</sub>     | WS valid time                  | Master mode                            | 0      | 6                     |      |
| t <sub>h(WS)</sub>     | WS hold time                   | Master mode                            | 0      | -                     |      |
| t <sub>su(WS)</sub>    | WS setup time                  | Slave mode                             | 1      | -                     |      |
| t <sub>h(WS)</sub>     | WS hold time                   | Slave mode                             | 0      | -                     |      |
| t <sub>su(SD_MR)</sub> | Data input actus timo          | Master receiver                        | 7.5    | -                     |      |
| t <sub>su(SD_SR)</sub> |                                | Slave receiver                         | 2      | -                     | ns   |
| t <sub>h(SD_MR)</sub>  | Data input hold time           | Master receiver                        | 0      | -                     |      |
| t <sub>h(SD_SR)</sub>  | Data input noid time           | Slave receiver                         | 0      | -                     |      |
| t <sub>v(SD_ST)</sub>  |                                | Slave transmitter (after enable edge)  | _      | 27                    |      |
| t <sub>h(SD_ST)</sub>  | Data output valid time         |                                        |        |                       |      |
| t <sub>v(SD_MT)</sub>  |                                | Master transmitter (after enable edge) | -      | 20                    |      |
| t <sub>h(SD_MT)</sub>  | Data output hold time          | Master transmitter (after enable edge) | 2.5    | -                     |      |

| Table 6 | 52. I <sup>2</sup> S | dynamic | characteristics <sup>(1)</sup> |
|---------|----------------------|---------|--------------------------------|
|---------|----------------------|---------|--------------------------------|

1. Guaranteed by characterization, not tested in production.

2. The maximum value of 256xFs is 42 MHz (APB1 maximum frequency).

Note:

Refer to the I2S section of the reference manual for more details on the sampling frequency  $(F_S)$ .

 $f_{MCK}$ ,  $f_{CK}$ , and  $D_{CK}$  values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision.  $D_{CK}$  depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD).  $F_S$  maximum value is supported for each mode/condition.



# USB OTG full speed (FS) characteristics

This interface is present in USB OTG FS controller.

| Table 63 | . USB | OTG F | S startup | time |
|----------|-------|-------|-----------|------|
|----------|-------|-------|-----------|------|

| Symbol                              | Parameter                           | Max | Unit |
|-------------------------------------|-------------------------------------|-----|------|
| t <sub>STARTUP</sub> <sup>(1)</sup> | USB OTG FS transceiver startup time | 1   | μs   |

1. Guaranteed by design, not tested in production.

| Sym             | bol                            | Parameter                                                      | Conditions                                                       | Min. <sup>(1)</sup> | Min. <sup>(1)</sup> Typ. Max |      | Unit |
|-----------------|--------------------------------|----------------------------------------------------------------|------------------------------------------------------------------|---------------------|------------------------------|------|------|
|                 | $V_{DD}$                       | USB OTG FS operating<br>voltage                                |                                                                  | 3.0 <sup>(2)</sup>  | -                            | 3.6  | V    |
| Innut           | V <sub>DI</sub> <sup>(3)</sup> | Differential input sensitivity                                 | I(USB_FS_DP/DM)                                                  | 0.2                 | -                            | -    |      |
| levels          | V <sub>CM</sub> <sup>(3)</sup> | Differential common mode range                                 | Includes V <sub>DI</sub> range                                   | 0.8                 | -                            | 2.5  | V    |
|                 | $V_{SE}^{(3)}$                 | Single ended receiver threshold                                |                                                                  | 1.3                 | -                            | 2.0  |      |
| Output          | V <sub>OL</sub>                | Static output level low                                        | $\rm R_L$ of 1.5 k\Omega to 3.6 $\rm V^{(4)}$                    | -                   | -                            | 0.3  | V    |
| levels          | V <sub>OH</sub>                | Static output level high                                       | ${\sf R}_{\sf L}$ of 15 k $\Omega$ to ${\sf V}_{\sf SS}{}^{(4)}$ | 2.8                 | -                            | 3.6  | v    |
| R <sub>F</sub>  | ٥                              | PA11, PA12<br>(USB_FS_DM/DP)                                   | V <sub>IN</sub> = V <sub>DD</sub>                                | 17                  | 21                           | 24   |      |
|                 |                                | PA9 (OTG_FS_VBUS)                                              |                                                                  | 0.65                | 1.1                          | 2.0  | kO   |
| R <sub>PU</sub> |                                | PA11, PA12<br>(USB_FS_DM/DP) V <sub>IN</sub> = V <sub>SS</sub> |                                                                  | 1.5                 | 1.8                          | 2.1  | K22  |
|                 |                                | PA9 (OTG_FS_VBUS)                                              | V <sub>IN</sub> = V <sub>SS</sub>                                | 0.25                | 0.37                         | 0.55 |      |

#### Table 64. USB OTG FS DC electrical characteristics

1. All the voltages are measured from the local ground potential.

2. The USB OTG FS functionality is ensured down to 2.7 V but not the full USB full speed electrical characteristics which are degraded in the 2.7-to-3.0 V V<sub>DD</sub> voltage range.

3. Guaranteed by design, not tested in production.

4. RL is the load connected on the USB OTG FS drivers.

Note: When VBUS sensing feature is enabled, PA9 should be left at their default state (floating input), not as alternate function. A typical 200 µA current consumption of the embedded sensing block (current to voltage conversion to determine the different sessions) can be observed on PA9 when the feature is enabled.



| Symbol | Parameter                            | Test conditions              | Min  | Тур  | Max | Unit |
|--------|--------------------------------------|------------------------------|------|------|-----|------|
| ENOB   | Effective number of bits             | fade =18 MHz                 | 10.3 | 10.4 | -   | bits |
| SINAD  | Signal-to-noise and distortion ratio | $V_{DDA} = V_{REF+} = 1.7 V$ | 64   | 64.2 | -   |      |
| SNR    | Signal-to-noise ratio                | Input Frequency = 20 KHz     | 64   | 65   | -   | dB   |
| THD    | Total harmonic distortion            | Temperature = 25 °C          | -67  | -72  | -   |      |

# Table 70. ADC dynamic accuracy at $f_{ADC}$ = 18 MHz - limited test conditions<sup>(1)</sup>

1. Guaranteed by characterization, not tested in production.

# Table 71. ADC dynamic accuracy at $f_{ADC}$ = 36 MHz - limited test conditions<sup>(1)</sup>

| Symbol | Parameter                            | Test conditions              | Min  | Тур  | Мах | Unit |
|--------|--------------------------------------|------------------------------|------|------|-----|------|
| ENOB   | Effective number of bits             | fade = 36 MHz                | 10.6 | 10.8 | -   | bits |
| SINAD  | Signal-to noise and distortion ratio | $V_{DDA} = V_{REF+} = 3.3 V$ | 66   | 67   | -   |      |
| SNR    | Signal-to noise ratio                | Input Frequency = 20 KHz     | 64   | 68   | -   | dB   |
| THD    | Total harmonic distortion            | Temperature = 25 °C          | -70  | -72  | -   |      |

1. Guaranteed by characterization, not tested in production.

Note: ADC accuracy vs. negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 6.3.16 does not affect the ADC accuracy.



| Symbol                            | Parameter               | Conditions | Min | Тур | Max | Unit   |
|-----------------------------------|-------------------------|------------|-----|-----|-----|--------|
| T <sub>Coeff</sub> <sup>(2)</sup> | Temperature coefficient | -          | -   | 30  | 50  | ppm/°C |
| t <sub>START</sub> <sup>(2)</sup> | Startup time            | -          | -   | 6   | 10  | μs     |

| Table | 75. | Embedded   | internal | reference | voltage | (continued) |
|-------|-----|------------|----------|-----------|---------|-------------|
| TUDIC | 10. | LIIIbcaaca | micorna  |           | vonuge  | (continuca) |

1. Shortest sampling time can be determined in the application by multiple iterations.

2. Guaranteed by design, not tested in production

| Table 76. | Internal | reference  | voltage | calibration | values |
|-----------|----------|------------|---------|-------------|--------|
|           | meenan   | 1010101100 | ronago  | ounsideren  | Taraoo |

| Symbol                 | Parameter                                                          | Memory address            |
|------------------------|--------------------------------------------------------------------|---------------------------|
| V <sub>REFIN_CAL</sub> | Raw data acquired at temperature of 30 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF 7A2A - 0x1FFF 7A2B |

# 6.3.24 SD/SDIO MMC card host interface (SDIO) characteristics

Unless otherwise specified, the parameters given in *Table* 77 for the SDIO/MMC interface are derived from tests performed under the ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 14*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output characteristics.







DocID025644 Rev 3

# 7.1.1 WLCSP49, 3.06 x 3.06 mm, 0.4 mm pitch wafer level chip size package



1. Drawing is not to scale.

| Table 79. STM32F401xCE WLCSP49 wafe | r level chip size | package mechanical | data |
|-------------------------------------|-------------------|--------------------|------|
|-------------------------------------|-------------------|--------------------|------|

| Symbol |       | millimeters |       |        | inches <sup>(1)</sup> |        |  |
|--------|-------|-------------|-------|--------|-----------------------|--------|--|
| Symbol | Min   | Тур         | Max   | Min    | Тур                   | Мах    |  |
| А      | 0.525 | 0.555       | 0.585 | 0.0207 | 0.0219                | 0.0230 |  |
| A1     | -     | 0.175       | -     | -      | 0.0069                | -      |  |



# **Device marking**



Figure 60. Example of UFBGA100 marking (top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



# 7.2 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 14: General operating conditions on page 60.* 

The maximum chip-junction temperature,  $T_J$  max., in degrees Celsius, may be calculated using the following equation:

 $T_J max = T_A max + (PD max x \Theta_{JA})$ 

Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- $\Theta_{JA}$  is the package junction-to-ambient thermal resistance, in °C/W,
- PD max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (PD max = P<sub>INT</sub> max + P<sub>I/O</sub>max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

 $P_{I/O}$  max represents the maximum power dissipation on output pins where:

 $\mathsf{P}_{\mathsf{I}/\mathsf{O}} \max = \Sigma \left(\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}\right) + \Sigma((\mathsf{V}_{\mathsf{DD}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}}),$ 

taking into account the actual V<sub>OL</sub> / I<sub>OL</sub> and V<sub>OH</sub> / I<sub>OH</sub> of the I/Os at low and high level in the application.

| Symbol          | Parameter                                       | Value | Unit |
|-----------------|-------------------------------------------------|-------|------|
| Θ <sub>JA</sub> | Thermal resistance junction-ambient<br>UFQFPN48 | 32    |      |
|                 | Thermal resistance junction-ambient<br>WLCSP49  | 51    |      |
|                 | Thermal resistance junction-ambient<br>LQFP64   | 50    | °C/W |
|                 | Thermal resistance junction-ambient<br>LQFP100  | 42    |      |
|                 | Thermal resistance junction-ambient<br>UFBGA100 | 56    |      |

#### Table 85. Package thermal characteristics

## 7.2.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.

