Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | | | Core Size | | | Speed | | | Connectivity | - | | Peripherals | - | | Number of I/O | - | | Program Memory Size | - | | Program Memory Type | - | | EEPROM Size | - | | RAM Size | - | | Voltage - Supply (Vcc/Vdd) | - | | Data Converters | - | | Oscillator Type | - | | Operating Temperature | - | | Mounting Type | - | | Package / Case | - | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf51ac128acpue | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | 1 | MCF | 51AC256 Family Configurations | |-----|--------|---------------------------------------------------------------------------------------| | | 1.1 | Device Comparison3 | | | 1.2 | Block Diagram4 | | | 1.3 | Features | | | | 1.3.1 Feature List | | | 1.4 | Part Numbers | | | 1.5 | Pinouts and Packaging | | 2 | Elect | rical Characteristics | | | 2.1 | Parameter Classification | | | 2.2 | Absolute Maximum Ratings | | | 2.3 | Thermal Characteristics | | | 2.4 | Electrostatic Discharge (ESD) Protection Characteristics<br>19 | | | 2.5 | DC Characteristics | | | 2.6 | Supply Current Characteristics | | | 2.7 | Analog Comparator (ACMP) Electricals | | | 2.8 | ADC Characteristics | | | 2.9 | External Oscillator (XOSC) Characteristics | | | 2.10 | MCG Specifications32 | | | 2.11 | AC Characteristics | | | | 2.11.1 Control Timing | | | | 2.11.2 Timer (TPM/FTM) Module Timing | | | | 2.11.3 MSCAN | | | 2.12 | SPI Characteristics | | | 2.13 | Flash Specifications | | | 2.14 | EMC Performance | | | | 2.14.1 Radiated Emissions39 | | 3 | | anical Outline Drawings | | 4 | Revis | sion History | | | | | | Lis | st of | Figures | | | | .MCF51AC256 Series Block Diagram 5 | | Fig | gure 2 | .MCF51AC256 Series ColdFire Microcontroller | | | | 80-Pin LQFP | | Fig | gure 3 | .MCF51AC256 Series ColdFire Microcontroller | | | | 64-Pin QFP/LQFP | | Fig | gure 4 | .MCF51AC256 Series ColdFire Microcontroller | | | | 44-Pin LQFP | | Fig | gure 5 | Typical I <sub>OH</sub> vs. V <sub>DD</sub> -V <sub>OH</sub> at V <sub>DD</sub> = 3 V | | | | (Low Drive, PTxDSn = 0) | | Fig | gure 6 | Typical $I_{OH}$ vs. $V_{DD}-V_{OH}$ at $V_{DD}=3$ V | | | | (High Drive, PTxDSn = 1) | | Fig | gure 7 | Typical $I_{OH}$ vs. $V_{DD}-V_{OH}$ at $V_{DD}=5$ V | | | | (Low Drive, PTxDSn = 0) | | Figure 8. Typical $I_{OH}$ vs. $V_{DD}$ – $V_{OH}$ at $V_{DD}$ = 5 V | |----------------------------------------------------------------------| | (High Drive, PTxDSn = 1) | | Figure 9. Typical Run IDD vs. System Clock Freq. | | for FEI and FBE Modes | | Figure 10.ADC Input Impedance Equivalency Diagram 29 | | Figure 11.Reset Timing | | Figure 12.IRQ/KBIPx Timing | | Figure 13.Timer External Clock | | Figure 14.Timer Input Capture Pulse | | Figure 15.SPI Master Timing (CPHA = 0) | | Figure 16.SPI Master Timing (CPHA =1) | | Figure 17.SPI Slave Timing (CPHA = 0) | | Figure 18.SPI Slave Timing (CPHA = 1) | | List of Tables | | Table 1. MCF51AC256 Series Device Comparison | | Table 2. MCF51AC256 Series Functional Units 6 | | Table 3. Orderable Part Number Summary | | Table 4. Pin Availability by Package Pin-Count | | Table 5. Parameter Classifications | | Table 6. Absolute Maximum Ratings | | Table 7. Thermal Characteristics | | Table 8. ESD and Latch-up Test Conditions 20 | | Table 9. ESD and Latch-Up Protection Characteristics 20 | | Table 10.DC Characteristics | | Table 11. Supply Current Characteristics | | Table 12. Analog Comparator Electrical Specifications 27 | | Table 13.5 Volt 12-bit ADC Operating Conditions 28 | | Table 14.5 Volt 12-bit ADC Characteristics | | $(V_{REFH} = V_{DDA}, V_{REFL} = V_{SSA}) \dots 29$ | | Table 15. Oscillator Electrical Specifications | | (Temperature Range = -40 to 105 °C Ambient) 31 | | Table 16.MCG Frequency Specifications | | (Temperature Range = -40 to 105 °C Ambient) 32 | | Table 17. Control Timing | | Table 18.TPM/FTM Input Timing | | Table 19.MSCAN Wake-Up Pulse Characteristics | | Table 20.SPI Timing | | Table 21.Flash Characteristics | | Table 22.Package Information | | Table 23.Revision History | | | | | # 1 MCF51AC256 Family Configurations # 1.1 Device Comparison The MCF51AC256 series is summarized in Table 1. Table 1. MCF51AC256 Series Device Comparison | Feature M | | AC256A | МС | MCF51AC256B | | MCF51 | AC128A | MCF51AC1280 | | 28C | |-----------------------------------------------------|--------|--------|--------|-------------|--------|--------|--------|-----------------------|--------|--------| | Feature | 80-pin | 64-pin | 80-pin | 64-pin | 44-pin | 80-pin | 64-pin | 80-pin | 64-pin | 44-pin | | Flash memory size (Kbytes) | | | 256 | • | | | | 128 | | | | RAM size (Kbytes) | | | 32 | | | | | 32 or 16 <sup>1</sup> | | | | V1 ColdFire core with BDM (background debug module) | | | | | ١ | ⁄es | | | | | | ACMP1 (analog comparator) | | | | | ١ | ⁄es | | | | | | ACMP2 (analog comparator) | Ye | es | Ye | es | No | | Y | es | | No | | ADC (analog-to-digital converter) channels (12-bit) | 24 | 20 | 24 | 20 | 9 | 24 | 20 | 24 | 20 | 9 | | CAN (controller area network) | Ye | es | | No | | Ye | es | | No | | | COP (computer operating properly) | | | | | ١ | ⁄es | | | | | | CRC (cyclic redundancy check) | | | | | ١ | ⁄es | | | | | | RTI | Yes | | | | | | | | | | | DBG (debug) | Yes | | | | | | | | | | | IIC1 (inter-integrated circuit) | Yes | | | | | | | | | | | IRQ (interrupt request input) | Yes | | | | | | | | | | | INTC (interrupt controller) | | | | | ١ | ⁄es | | | | | | KBI (keyboard interrupts) | Yes | | | | | | | | | | | LVD (low-voltage detector) | Yes | | | | | | | | | | | MCG (multipurpose clock generator) | Yes | | | | | | | | | | | OSC (crystal oscillator) | Yes | | | | | | | | | | | Port I/O <sup>2</sup> | 69 | 54 | 69 | 54 | 36 | 69 | 54 | 69 | 54 | 36 | | RGPIO (rapid general-purpose I/O) | | 1 | 6 | • | 12 | | 1 | 6 | | 12 | | SCI1, SCI2 (serial communications interfaces) | Yes | | | | | | | | | | | SPI1 (serial peripheral interface) | | | | | ١ | ⁄es | | | | | | SPI2 (serial peripheral interface) | Yes | No | Yes | ٨ | lo | Yes | No | Yes | N | 0 | | FTM1 (flexible timer module) channels | | 6 | 6 | | 4 | | . ( | 6 | | 4 | | FTM2 channels | 6 | 2 | 6 | 2 | 2 | 6 | 2 | 6 | 2 | 2 | #### 1.3.1 Feature List - 32-bit Version 1 ColdFire® central processor unit (CPU) - Up to 50.33 MHz at 2.7 V 5.5 V - Provide 0.94 Dhrystone 2.1 DMIPS per MHz performance when running from internal RAM (0.76 DMIPS per MHz when running from flash) - Implements instruction set revision C (ISA\_C) - On-chip memory - Up to 256 KB flash memory read/program/erase over full operating voltage and temperature - Up to 32 KB static random access memory (SRAM) - Security circuitry to prevent unauthorized access to SRAM and flash contents - Power-Saving Modes - Three low-power stop plus wait modes - Peripheral clock enable register can disable clocks to unused modules, reducing currents; allows clocks to remain enabled to specific peripherals in stop3 mode - System protection features - Watchdog computer operating properly (COP) reset with options to run from independent LPO clock or bus clock - Low-voltage detection with reset or interrupt - Illegal opcode and illegal address detection with programmable reset or exception response - Flash block protection - Debug support - Single-wire background debug interface - Real-time debug support, with 6 hardware breakpoints (4 PC, 1 address pair and 1 data) that can be configured into a 1- or 2-level trigger - On-chip trace buffer provides programmable start/stop recording conditions plus support for continuous or PC-profiling modes - Support for real-time program (and optional partial data) trace using the debug visibility bus - V1 ColdFire interrupt controller (CF1 INTC) - Support of 40 peripheral I/O interrupt requests plus seven software (one per level) interrupt requests - Fixed association between interrupt request source and level plus priority, up to two requests can be remapped to the highest maskable level + priority - Unique vector number for each interrupt source - Support for service routine interrupt acknowledge (software IACK) read cycles for improved system performance - Multipurpose clock generator (MCG) - Oscillator (XOSC); loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz - LPO clock as an optional independent clock source for COP and RTI - FLL/PLL controlled by internal or external reference ### MCF51AC256 Family Configurations ### **Table 3. Orderable Part Number Summary** | MCF51AC256ACPUE | MCF51AC256 ColdFire Microcontroller with CAN | 256 / 32 | 64 LQFP | –40°C to 85°C | |-----------------|-------------------------------------------------|----------|---------|----------------| | MCF51AC256BCPUE | MCF51AC256 ColdFire Microcontroller without CAN | 256 / 32 | 64 LQFP | –40°C to 85°C | | MCF51AC256BCFGE | MCF51AC256 ColdFire Microcontroller without CAN | 256/32 | 44 LQFP | –40°C to 85°C | | MCF51AC128ACFUE | MCF51AC128 ColdFire Microcontroller with CAN | 128 / 32 | 64 QFP | –40°C to 85°C | | MCF51AC128CCFUE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 64 QFP | –40°C to 85°C | | MCF51AC128ACLKE | MCF51AC128 ColdFire Microcontroller with CAN | 128 / 32 | 80 LQFP | –40°C to 85°C | | MCF51AC128CCLKE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 80 LQFP | –40°C to 85°CC | | MCF51AC128ACPUE | MCF51AC128 ColdFire Microcontroller with CAN | 128 / 32 | 64 LQFP | –40°C to 85°C | | MCF51AC128CCPUE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 64 LQFP | –40°C to 85°C | | MCF51AC128CCFGE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 44 LQFP | –40°C to 85°C | Figure 3. MCF51AC256 Series ColdFire Microcontroller 64-Pin QFP/LQFP Figure 4 shows the pinout of the 44-pin LQFP. #### MCF51AC256 Family Configurations Figure 4. MCF51AC256 Series ColdFire Microcontroller 44-Pin LQFP Table 4 shows the package pin assignments. Table 4. Pin Availability by Package Pin-Count | Pin Number | | | Lowest < Priority> Highest | | | | | | | |------------|----|----|----------------------------|---------------------|---------|-------|--|--|--| | 80 | 64 | 44 | Port Pin | Alt 1 | Alt 2 | Alt 3 | | | | | 1 | 1 | 1 | PTC4 | SS2 | | | | | | | 2 | 2 | 2 | IRQ | TPMCLK <sup>1</sup> | | | | | | | 3 | 3 | 3 | RESET | | | | | | | | 4 | 4 | 4 | PTF0 | RGPIO8 | FTM1CH2 | | | | | | 5 | 5 | 5 | PTF1 | RGPIO9 | FTM1CH3 | | | | | | 6 | 6 | | PTF2 | RGPIO10 | FTM1CH4 | | | | | | 7 | 7 | _ | PTF3 | RGPIO11 | FTM1CH5 | | | | | MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 17 #### **Electrical Characteristics** 2 This section contains electrical specification tables and reference timing diagrams for the MCF51AC256 microcontroller, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. These specifications will, however, be met for production silicon. Finalized specifications will be published after complete characterization and device qualifications have been completed. The parameters specified in this data sheet supersede any values found in the module specifications. #### 2.1 **Parameter Classification** The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate: **Table 5. Parameter Classifications** | Р | Those parameters are guaranteed during production testing on each individual device. | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | #### NOTE The classification is shown in the column labeled "C" in the parameter tables where appropriate. #### 2.2 **Absolute Maximum Ratings** Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 6 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either V<sub>SS</sub> or V<sub>DD</sub>). MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. **Table 8. ESD and Latch-up Test Conditions** | Model | Description | Symbol | Value | Unit | |---------------|-----------------------------|--------|-------|------| | Human body | Series resistance | R1 | 1500 | Ω | | | Storage capacitance | С | 100 | pF | | | Number of pulse per pin | _ | 3 | | | Charge device | Series resistance | R1 | 0 | Ω | | model | Storage capacitance | С | 0 | pF | | | Number of pulse per pin | _ | 3 | _ | | Latch-up | Minimum input voltage limit | _ | -2.5 | V | | | Maximum input voltage limit | _ | 7.5 | ٧ | Table 9. ESD and Latch-Up Protection Characteristics | Num | Rating | Symbol | Min | Max | Unit | |-----|--------------------------------------------|------------------|-------|-----|------| | 1 | Human body model (HBM) | $V_{HBM}$ | ±2000 | | V | | 2 | Charge device model (CDM) | V <sub>CDM</sub> | ±500 | _ | V | | 3 | Latch-up current at T <sub>A</sub> = 85 °C | I <sub>LAT</sub> | ±100 | | mA | # 2.5 DC Characteristics This section includes information about power supply requirements, I/O pin characteristics, and power supply current in various operating modes. **Table 10. DC Characteristics** | Num | С | Parameter | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-----------------------------------------------|-----------------|-----------------------|----------------------|-----|------| | 1 | — | Operating voltage | | 2.7 | _ | 5.5 | V | | | | Output high voltage — Low drive (PTxDSn = 0) | | | | | | | | | 5 V, $I_{Load} = -4 \text{ mA}$ | | V <sub>DD</sub> – 1.5 | _ | _ | | | | | 3 V, $I_{Load} = -2 \text{ mA}$ | | V <sub>DD</sub> – 1.5 | _ | _ | | | | | 5 V, $I_{Load} = -2 \text{ mA}$ | | $V_{DD} - 0.8$ | | _ | | | 2 | Р | 3 V, $I_{Load} = -1 \text{ mA}$ | V | $V_{DD} - 0.8$ | _ | _ | V | | | ' | Output high voltage — High drive (PTxDSn = 1) | V <sub>OH</sub> | | | | V | | | | 5 V, $I_{Load} = -15 \text{ mA}$ | | V <sub>DD</sub> – 1.5 | _ | _ | | | | | 3 V, $I_{Load} = -8 \text{ mA}$ | | V <sub>DD</sub> – 1.5 | | _ | | | | | 5 V, $I_{Load} = -8 \text{ mA}$ | | $V_{DD} - 0.8$ | _ | _ | | | | | 3 V, $I_{Load} = -4 \text{ mA}$ | | $V_{DD}^{-1} - 0.8$ | _ | _ | | #### **Table 10. DC Characteristics (continued)** | Num | С | Parameter | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|--------------------------------------------------------------------------------------------------------------------|-----------------|--------|----------------------|-----------|------| | | | DC injection current <sup>5 6 7 8</sup> (single pin limit) $ V_{IN} > V_{DD} $ $ V_{IN} < V_{SS} $ | 4 . ⊢ | 0<br>0 | _ | 2<br>-0.2 | mA | | 22 | | DC injection current (Total MCU limit, includes sum of all stressed pins) $ \frac{V_{IN}>V_{DD}}{V_{IN}< V_{SS}} $ | I <sub>IC</sub> | 0<br>0 | | 25<br>-5 | mA | Typical values are based on characterization data at 25°C unless otherwise stated. - $^{6}\,$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ . - Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. - <sup>8</sup> The $\overline{\text{RESET}}$ pin does not have a clamp diode to $V_{DD}$ . Do not drive this pin above $V_{DD}$ . Figure 5. Typical I<sub>OH</sub> vs. V<sub>DD</sub>-V<sub>OH</sub> at V<sub>DD</sub> = 3 V (Low Drive, PTxDSn = 0) <sup>&</sup>lt;sup>2</sup> Measured with $V_{In} = V_{DD}$ or $V_{SS}$ . $<sup>^{3}</sup>$ Measured with $V_{In} = V_{SS}$ . <sup>&</sup>lt;sup>4</sup> Measured with $V_{In} = V_{DD}$ . Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption). Figure 8. Typical $I_{OH}$ vs. $V_{DD}$ – $V_{OH}$ at $V_{DD}$ = 5 V (High Drive, PTxDSn = 1) # 2.6 Supply Current Characteristics **Table 11. Supply Current Characteristics** | Num | С | Parameter | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | | | |-----|---|---------------------------------------------------------------------------|------------|---------------------|----------------------|------------------|------|----|------| | | | | 2 MHz | | 5 | 2.27 | _ | | | | | | | Z IVIMZ | | 3.3 | 2.24 | | | | | | | | 4 MHz | | 5 | 3.67 | _ | | | | 1 T | _ | Run supply current measured at | 4 IVITIZ | | 3.3 | 3.64 | _ | | | | | ' | FEI mode, all modules off, system clock at: | 8 MHz | | 5 | 6.55 | | | | | | | | O IVITIZ | | 3.3 | 6.54 | | | | | | | | 16 MHz | | 5 | 11.90 | _ | | | | | | | TO IVII IZ | | 3.3 | 11.85 | | | | | | | | 2 MHz | | 5 | 3.28 | _ | | | | | | | Z IVII IZ | | 3.3 | 3.26 | | | | | | | | 4 MHz | | 5 | 4.33 | | | | | 2 T | _ | Run supply current measured at FEI mode, all modules on, system clock at: | 4 IVITZ | | 3.3 | 4.32 | | | | | | ' | | 8 MHz | | 5 | 8.17 | | mA | | | | | | | | 3.3 | 8.05 | | | | | | | | 16 MHz | | 5 | 14.8 | _ | | | | | | | | | 3.3 | 14.74 | | | | | | | (RANGE = 1, HGO = 0), system | 2 MHz | 2 MU-7 | | 5 | 3.28 | | IIIA | | | | | | MHZ | 3.3 | 3.26 | | | | | | | | 4 MHz | | 5 | 4.69 | | | | | 3 | Т | | | | 3.3 | 4.67 | | | | | | | | 8 MHz | | 5 | 7.48 | _ | | | | | | clock at: | O IVII IZ | | 3.3 | 7.46 | _ | | | | | | | 16 MHz | | 5 | 13.10 | _ | | | | | | | TO IVII IZ | | 3.3 | 13.07 | _ | | | | | | | 2 MHz | | 5 | 3.64 | _ | | | | | | | Z IVII 1Z | | 3.3 | 3.63 | | | | | | | D | 4 MHz | | 5 | 5.38 | _ | 1 | | | 4 | Т | Run supply current measured at FBE mode, all modules on | ₩ IVII IZ | | 3.3 | 5.35 | _ | | | | | | (RANGE = 1, HGO = 0), system | 8 MHz | | 5 | 8.65 | _ | | | | | | clock at: | O IVITZ | | 3.3 | 8.64 | _ | | | | | | | 16 MHz | | 5 | 15.55 | _ | | | | | | | TO IVII IZ | | 3.3 | 15.40 | | | | **Table 11. Supply Current Characteristics (continued)** | Num | С | Parameter | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |-----|---|----------------------------------------------------------------------------------|-----------------------|---------------------|----------------------|-------------------|--------| | 5 | С | Wait mode supply <sup>3</sup> current measured at | | 5 | 1.3 | 2 | - mA | | 3 | | (CPU clock = 2 MHz, f <sub>Bus</sub> = 1 MHz) | | 3 | 1.29 | 2 | ША | | 6 | С | Wait mode supply <sup>3</sup> current measured at | WI <sub>DD</sub> | 5 | 5.11 | 8 | mA | | | | (CPU clock = 16 MHz, f <sub>Bus</sub> = 8 MHz) | טטייי | 3 | 5.1 | 8 | 1117 | | 7 | С | Wait mode supply <sup>3</sup> current measured at | | 5 | 15.24 | 25 | mA | | , | | (CPU clock = 50 MHz, f <sub>Bus</sub> = 25 MHz) | | 3 | 15.2 | 25 | 1117 ( | | 8 | С | Stop2 mode supply current -40 °C 25 °C 120 °C | S2I <sub>DD</sub> | 5 | 1.40 | 2.5<br>2.5<br>200 | μА | | ŭ | | –40 °C<br>25 °C<br>120 °C | OZ. DD | 3 | 1.16 | 2.5<br>2.5<br>200 | μА | | 9 | С | Stop3 mode supply current -40 °C 25 °C 120 °C | S3I <sub>DD</sub> | 5 | 1.60 | 2.5<br>2.5<br>220 | μА | | | | –40 °C<br>25 °C<br>120 °C | OO' <sub>DD</sub> | 3 | 1.35 | 2.5<br>2.5<br>220 | μΑ | | 10 | С | RTI adder to stop2 or stop3 <sup>3</sup> , 25 °C | S23I <sub>DDRTI</sub> | 5 | 300 | | nA | | | | 1111 44401 to stope of stope , 20 | OZOIDDRTI | 3 | 300 | | nA | | 11 | С | Adder to stop3 for oscillator enabled <sup>4</sup> (ERCLKEN =1 and EREFSTEN = 1) | S3I <sub>DDOSC</sub> | 5, 3 | 5 | | μА | <sup>&</sup>lt;sup>1</sup> Typicals are measured at 25 °C. <sup>&</sup>lt;sup>2</sup> Values given here are preliminary estimates prior to completing characterization. Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode <sup>&</sup>lt;sup>4</sup> Values given under the following conditions: low range operation (RANGE = 0), low power mode (HGO = 0). # 2.10 MCG Specifications Table 16. MCG Frequency Specifications (Temperature Range = -40 to 105 °C Ambient) | Num | С | Rating | | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-------------------------------------------------------------------------------------------------|--------------------------|-------------------------------|-------|----------------------|---------|-------------------| | 1 | С | Internal reference frequency — factory trimmed at V <sub>DD</sub> = 5 V and temperature = 25 °C | | f <sub>int_ft</sub> | _ | 32.768 | _ | kHz | | 2 | С | Average internal reference | frequency — untrimmed | f <sub>int_ut</sub> | 31.25 | _ | 39.0625 | kHz | | 3 | Т | Internal reference startup ti | me | t <sub>irefst</sub> | | 60 | 100 | μS | | | С | DCO output fraguancy | Low range (DRS=00) | | 16 | _ | 20 | | | 4 | С | DCO output frequency range — untrimmed <sup>2</sup> | Mid range (DRS=01) | f <sub>dco_ut</sub> | 32 | _ | 40 | MHz | | | С | rango anammoa | High range (DRS=10) | | 48 | _ | 60 | , | | | Р | DCO output frequency <sup>2</sup> | Low range (DRS=00) | | | 16.82 | _ | | | 5 | Р | reference =32768Hz | Mid range (DRS=01) | f <sub>dco_DMX32</sub> | | 33.69 | _ | MHz | | | Р | and DMX32 = 1 | High range (DRS=10) | | _ | 50.48 | _ | | | 6 | D | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM) | | $\Delta f_{dco\_res\_t}$ | _ | ±0.1 | ±0.2 | %f <sub>dco</sub> | | 7 | D | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM) | | $\Delta f_{dco\_res\_t}$ | _ | ±0.2 | ±0.4 | %f <sub>dco</sub> | | 8 | D | Total deviation of trimmed D<br>voltage and temperature | CO output frequency over | $\Delta f_{dco\_t}$ | _ | 0.5<br>-1.0 | ±2 | %f <sub>dco</sub> | | 9 | D | Total deviation of trimmed Difference to the fixed voltage and temperate | | $\Delta f_{dco\_t}$ | _ | ±0.5 | ±1 | %f <sub>dco</sub> | | 10 | D | FLL acquisition time <sup>3</sup> | | t <sub>fll_acquire</sub> | _ | _ | 1 | ms | | 11 | D | PLL acquisition time <sup>4</sup> | | t <sub>pll_acquire</sub> | _ | _ | 1 | ms | | 12 | D | Long term jitter of DCO output clock (averaged over 2ms interval) <sup>5</sup> | | C <sub>Jitter</sub> | _ | 0.02 | 0.2 | %f <sub>dco</sub> | | 13 | D | VCO operating frequency | | f <sub>vco</sub> | 7.0 | _ | 55.0 | MHz | | 16 | D | Jitter of PLL output clock measured over 625 ns <sup>6</sup> | | f <sub>pll_jitter_625ns</sub> | _ | 0.566 <sup>6</sup> | _ | %f <sub>pll</sub> | | 17 | D | Lock entry frequency tolera | ince <sup>7</sup> | D <sub>lock</sub> | ±1.49 | _ | ±2.98 | % | | Num | С | Rating | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|------------------------------------------------------|-----------------------|--------------------------|----------------------|------------------------------------------------------------|------| | 18 | D | Lock exit frequency tolerance 8 | D <sub>unl</sub> | ±4.47 | _ | ±5.97 | % | | 19 | D | Lock time — FLL | t <sub>fll_lock</sub> | _ | | t <sub>fll_acquire+</sub><br>1075(1/ <sup>f</sup> int_t) | S | | 20 | D | Lock time — PLL | t <sub>pll_lock</sub> | _ | _ | t <sub>pll_acquire+</sub><br>1075(1/ <sup>f</sup> pll_ref) | s | | 21 | D | Loss of external clock minimum frequency — RANGE = 0 | f <sub>loc_low</sub> | (3/5) × f <sub>int</sub> | _ | _ | kHz | <sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - <sup>4</sup> This specification applies when the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>BUS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. - 625 ns represents 5 time quanta for CAN applications, under worst case conditions of 8 MHz CAN bus clock, 1 Mbps CAN bus speed, and 8 time quanta per bit for bit time settings. 5 time quanta is the minimum time between a synchronization edge and the sample point of a bit using 8 time quanta per bit. - Below D<sub>lock</sub> minimum, the MCG enters lock. Above D<sub>lock</sub> maximum, the MCG will not enter lock. But if the MCG is already in lock, then the MCG may stay in lock. - Below D<sub>unl</sub> minimum, the MCG will not exit lock if already in lock. Above D<sub>unl</sub> maximum, the MCG is guaranteed to exit lock. ### 2.11 AC Characteristics This section describes ac timing characteristics for each peripheral system. <sup>&</sup>lt;sup>2</sup> The resulting bus clock frequency must not exceed the maximum specified bus clock frequency of the device. This specification applies when the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. ### 2.11.1 Control Timing **Table 17. Control Timing** | Num | С | Parameter | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|------| | 1 | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | f <sub>Bus</sub> | dc | _ | 24 | MHz | | 2 | D | Internal low-power oscillator period | t <sub>LPO</sub> | 800 | _ | 1500 | μS | | 3 | D | External reset pulse width <sup>2</sup> $(t_{cyc} = 1/f_{Self\_reset})$ | t <sub>extrst</sub> | 100 | _ | _ | ns | | 4 | D | Reset low drive | t <sub>rstdrv</sub> | $66 \times t_{cyc}$ | _ | | ns | | 5 | D | Active background debug mode latch setup time | t <sub>MSSU</sub> | 500 | _ | _ | ns | | 6 | D | Active background debug mode latch hold time | t <sub>MSH</sub> | 100 | - | _ | ns | | 7 | D | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup> | t <sub>ILIH,</sub> t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _ | _ | ns | | 8 | D | KBIPx pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup> | t <sub>ILIH,</sub> t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _ | _ | ns | | 9 | D | Port rise and fall time (load = 50 pF) <sup>4</sup> Slew rate control disabled (PTxSE = 0), Low Drive Slew rate control enabled (PTxSE = 1), Low Drive Slew rate control disabled (PTxSE = 0), Low Drive Slew rate control enabled (PTxSE = 1), Low Drive | t <sub>Rise</sub> , t <sub>Fall</sub> | _<br>_<br>_<br>_ | 11<br>35<br>40<br>75 | _ | ns | <sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at $V_{DD}$ = 5.0 V, 25 °C unless otherwise stated. $<sup>^4</sup>$ Timing is shown with respect to 20% $\rm V_{DD}$ and 80% $\rm V_{DD}$ levels. Temperature range –40 $^{\circ}C$ to 105 $^{\circ}C$ . Figure 12. IRQ/KBIPx Timing 34 Freescale Semiconductor MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 <sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request. Shorter pulses are not guaranteed to override reset requests from internal sources. <sup>&</sup>lt;sup>3</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case. # 2.11.2 Timer (TPM/FTM) Module Timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. | NUM | С | Function | Symbol | Min | Max | Unit | |-----|---|---------------------------|---------------------|-----|---------------------|------------------| | 1 | _ | External clock frequency | f <sub>TPMext</sub> | DC | f <sub>Bus</sub> /4 | MHz | | 2 | _ | External clock period | t <sub>TPMext</sub> | 4 | _ | t <sub>cyc</sub> | | 3 | D | External clock high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>cyc</sub> | | 4 | D | External clock low time | t <sub>clkl</sub> | 1.5 | _ | t <sub>cyc</sub> | | 5 | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _ | t <sub>cyc</sub> | Table 18. TPM/FTM Input Timing Figure 13. Timer External Clock Figure 14. Timer Input Capture Pulse ### 2.11.3 MSCAN Table 19. MSCAN Wake-Up Pulse Characteristics | Num | С | Parameter | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------|------------------|-----|----------------------|-----|------| | 1 | D | MSCAN wake-up dominant pulse filtered | t <sub>WUP</sub> | _ | _ | 2 | μS | | 2 | D | MSCAN wake-up dominant pulse pass | t <sub>WUP</sub> | 5 | _ | 5 | μS | <sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at $V_{DD}$ = 5.0 V, 25 °C unless otherwise stated. Freescale Semiconductor 35 MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 ### 2.12 SPI Characteristics Table 20 and Figure 15 through Figure 18 describe the timing requirements for the SPI system. ### Table 20. SPI Timing | No. | С | Function | Symbol | Min | Max | Unit | |-----|---|---------------------------------------------------|------------------------------------|------------------------------------------------|--------------------------------------------|--------------------------------------| | _ | D | Operating frequency Master Slave | f <sub>op</sub> | f <sub>Bus</sub> /2048<br>0 | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz | | 1 | D | SPSCK period<br>Master<br>Slave | t <sub>SPSCK</sub> | 2<br>4 | 2048<br>— | t <sub>cyc</sub><br>t <sub>cyc</sub> | | 2 | D | Enable lead time<br>Master<br>Slave | t <sub>Lead</sub> | 1/2<br>1 | | t <sub>SPSCK</sub> | | 3 | D | Enable lag time<br>Master<br>Slave | t <sub>Lag</sub> | 1/2<br>1 | _ | t <sub>SPSCK</sub> | | 4 | D | Clock (SPSCK) high or low time<br>Master<br>Slave | twspsck | t <sub>cyc</sub> - 30<br>t <sub>cyc</sub> - 30 | 1024 t <sub>cyc</sub> | ns<br>ns | | 5 | D | Data setup time (inputs) Master Slave | t <sub>SU</sub> | 15<br>15 | | ns<br>ns | | 6 | D | Data hold time (inputs) Master Slave | t <sub>HI</sub> | 0<br>25 | | ns<br>ns | | 7 | D | Slave access time | t <sub>a</sub> | _ | 1 | t <sub>cyc</sub> | | 8 | D | Slave MISO disable time | t <sub>dis</sub> | _ | 1 | t <sub>cyc</sub> | | 9 | D | Data valid (after SPSCK edge)<br>Master<br>Slave | t <sub>v</sub> | | 25<br>25 | ns<br>ns | | 10 | D | Data hold time (outputs) Master Slave | t <sub>HO</sub> | 0<br>0 | | ns<br>ns | | 11 | D | Rise time<br>Input<br>Output | t <sub>RI</sub><br>t <sub>RO</sub> | _ | t <sub>cyc</sub> – 25<br>25 | ns<br>ns | | 12 | D | Fall time<br>Input<br>Output | t <sub>FI</sub> | _ | t <sub>cyc</sub> – 25<br>25 | ns<br>ns | #### NOTES: - 1. $\overline{SS}$ output mode (DDS7 = 1, SSOE = 1). - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 15. SPI Master Timing (CPHA = 0) #### NOTES: - 1. $\overline{SS}$ output mode (DDS7 = 1, SSOE = 1). - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 16. SPI Master Timing (CPHA =1) | Num | С | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|------------------------------------------------------------------------------------|-------------------------|-------------|----------------------|-------------------|--------| | 1 | _ | Supply voltage for program/erase | V <sub>prog/erase</sub> | 2.7 — 5.5 | | 5.5 | V | | 2 | _ | Supply voltage for read operation | V <sub>Read</sub> | 2.7 | _ | 5.5 | V | | 3 | | Internal FCLK frequency <sup>2</sup> | f <sub>FCLK</sub> | 150 | _ | 200 | kHz | | 4 | | Internal FCLK period (1/FCLK) | t <sub>Fcyc</sub> | 5 | _ | 6.67 | μS | | 5 | | Byte program time (random location) <sup>2</sup> | t <sub>prog</sub> | 9 | | t <sub>Fcyc</sub> | | | 6 | | Byte program time (burst mode) <sup>2</sup> | t <sub>Burst</sub> | 4 | | t <sub>Fcyc</sub> | | | 7 | | Page erase time <sup>3</sup> | t <sub>Page</sub> | 4000 | | t <sub>Fcyc</sub> | | | 8 | | Mass erase time <sup>2</sup> | t <sub>Mass</sub> | 20,000 | | t <sub>Fcyc</sub> | | | 9 | О | Program/erase endurance <sup>4</sup> $T_L$ to $T_H = -40$ °C to 105 °C $T = 25$ °C | _ | 10,000<br>— | <br>100,000 | | cycles | | 10 | С | Data retention <sup>5</sup> | t <sub>D_ret</sub> | 15 | 100 | _ | years | **Table 21. Flash Characteristics** #### 2.14 EMC Performance Electromagnetic compatibility (EMC) performance is highly dependant on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance. #### 2.14.1 Radiated Emissions Microcontroller radiated RF emissions are measured from 150 kHz to 1 GHz using the TEM/GTEM Cell method in accordance with the IEC 61967-2 and SAE J1752/3 standards. The measurement is performed with the microcontroller installed on a custom EMC evaluation board while running specialized EMC test software. The radiated emissions from the microcontroller are measured in a TEM cell in two package orientations (North and East). For more detailed information concerning the evaluation results, conditions and setup, please refer to the EMC Evaluation Report for this device. <sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at V<sub>DD</sub> = 5.0 V, 25 °C unless otherwise stated. <sup>&</sup>lt;sup>2</sup> The frequency of this clock is controlled by a software setting. These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase. Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale Semiconductor defines typical endurance, please refer to Engineering Bulletin EB619/D, Typical Endurance for Nonvolatile Memory. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale Semiconductor defines typical data retention, please refer to Engineering Bulletin EB618/D, Typical Data Retention for Nonvolatile Memory. **Mechanical Outline Drawings** # 3 Mechanical Outline Drawings Table 22 provides the available package types and their document numbers. The latest package outline/mechanical drawings are available on the MCF51AC256 Series Product Summary pages at <a href="http://www.freescale.com">http://www.freescale.com</a>. To view the latest drawing, either: - Click on the appropriate link in Table 22, or - Open a browser to the Freescale E website (http://www.freescale.com), and enter the appropriate document number (from Table 22) in the "Enter Keyword" search box at the top of the page. **Table 22. Package Information** | Pin Count | Туре | Document No. | | | |-----------|------|--------------|--|--| | 80 | LQFP | 98ARL10530D | | | | 64 | LQFP | 98ASS23234W | | | | 64 | QFP | 98ASB42844B | | | | 44 | LQFP | 98ASS23225W | | |