



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | Coldfire V1                                                             |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 50MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SCI, SPI                                              |
| Peripherals                | LVD, PWM, WDT                                                           |
| Number of I/O              | 54                                                                      |
| Program Memory Size        | 128KB (128K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 16K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | A/D 20x12b                                                              |
| Oscillator Type            | External                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-QFP                                                                  |
| Supplier Device Package    | 64-QFP (14x14)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf51ac128ccfue |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Table of Contents**

| 1   | MCF    | 51AC256 Family Configurations                                                         |
|-----|--------|---------------------------------------------------------------------------------------|
|     | 1.1    | Device Comparison3                                                                    |
|     | 1.2    | Block Diagram4                                                                        |
|     | 1.3    | Features                                                                              |
|     |        | 1.3.1 Feature List                                                                    |
|     | 1.4    | Part Numbers                                                                          |
|     | 1.5    | Pinouts and Packaging                                                                 |
| 2   | Elect  | rical Characteristics                                                                 |
|     | 2.1    | Parameter Classification                                                              |
|     | 2.2    | Absolute Maximum Ratings                                                              |
|     | 2.3    | Thermal Characteristics                                                               |
|     | 2.4    | Electrostatic Discharge (ESD) Protection Characteristics<br>19                        |
|     | 2.5    | DC Characteristics                                                                    |
|     | 2.6    | Supply Current Characteristics                                                        |
|     | 2.7    | Analog Comparator (ACMP) Electricals                                                  |
|     | 2.8    | ADC Characteristics                                                                   |
|     | 2.9    | External Oscillator (XOSC) Characteristics                                            |
|     | 2.10   | MCG Specifications32                                                                  |
|     | 2.11   | AC Characteristics                                                                    |
|     |        | 2.11.1 Control Timing                                                                 |
|     |        | 2.11.2 Timer (TPM/FTM) Module Timing                                                  |
|     |        | 2.11.3 MSCAN                                                                          |
|     | 2.12   | SPI Characteristics                                                                   |
|     | 2.13   | Flash Specifications                                                                  |
|     | 2.14   | EMC Performance                                                                       |
|     |        | 2.14.1 Radiated Emissions39                                                           |
| 3   |        | anical Outline Drawings                                                               |
| 4   | Revis  | sion History                                                                          |
|     |        |                                                                                       |
| Lis | st of  | Figures                                                                               |
|     |        | .MCF51AC256 Series Block Diagram 5                                                    |
| Fig | gure 2 | .MCF51AC256 Series ColdFire Microcontroller                                           |
|     |        | 80-Pin LQFP                                                                           |
| Fig | gure 3 | .MCF51AC256 Series ColdFire Microcontroller                                           |
|     |        | 64-Pin QFP/LQFP                                                                       |
| Fig | gure 4 | .MCF51AC256 Series ColdFire Microcontroller                                           |
|     |        | 44-Pin LQFP                                                                           |
| Fig | gure 5 | Typical I <sub>OH</sub> vs. V <sub>DD</sub> -V <sub>OH</sub> at V <sub>DD</sub> = 3 V |
|     |        | (Low Drive, PTxDSn = 0)                                                               |
| Fig | gure 6 | Typical $I_{OH}$ vs. $V_{DD}-V_{OH}$ at $V_{DD}=3$ V                                  |
|     |        | (High Drive, PTxDSn = 1)                                                              |
| Fig | gure 7 | Typical $I_{OH}$ vs. $V_{DD}-V_{OH}$ at $V_{DD}=5$ V                                  |
|     |        | (Low Drive, PTxDSn = 0)                                                               |

| Figure 8. Typical $I_{OH}$ vs. $V_{DD}$ – $V_{OH}$ at $V_{DD}$ = 5 V |
|----------------------------------------------------------------------|
| (High Drive, PTxDSn = 1)                                             |
| Figure 9. Typical Run IDD vs. System Clock Freq.                     |
| for FEI and FBE Modes                                                |
| Figure 10.ADC Input Impedance Equivalency Diagram 29                 |
| Figure 11.Reset Timing                                               |
| Figure 12.IRQ/KBIPx Timing                                           |
| Figure 13.Timer External Clock                                       |
| Figure 14.Timer Input Capture Pulse                                  |
| Figure 15.SPI Master Timing (CPHA = 0)                               |
| Figure 16.SPI Master Timing (CPHA =1)                                |
| Figure 17.SPI Slave Timing (CPHA = 0)                                |
| Figure 18.SPI Slave Timing (CPHA = 1)                                |
| List of Tables                                                       |
| Table 1. MCF51AC256 Series Device Comparison                         |
| Table 2. MCF51AC256 Series Functional Units 6                        |
| Table 3. Orderable Part Number Summary                               |
| Table 4. Pin Availability by Package Pin-Count                       |
| Table 5. Parameter Classifications                                   |
| Table 6. Absolute Maximum Ratings                                    |
| Table 7. Thermal Characteristics                                     |
| Table 8. ESD and Latch-up Test Conditions 20                         |
| Table 9. ESD and Latch-Up Protection Characteristics 20              |
| Table 10.DC Characteristics                                          |
| Table 11. Supply Current Characteristics                             |
| Table 12. Analog Comparator Electrical Specifications 27             |
| Table 13.5 Volt 12-bit ADC Operating Conditions 28                   |
| Table 14.5 Volt 12-bit ADC Characteristics                           |
| $(V_{REFH} = V_{DDA}, V_{REFL} = V_{SSA}) \dots 29$                  |
| Table 15. Oscillator Electrical Specifications                       |
| (Temperature Range = -40 to 105 °C Ambient) 31                       |
| Table 16.MCG Frequency Specifications                                |
| (Temperature Range = -40 to 105 °C Ambient) 32                       |
| Table 17. Control Timing                                             |
| Table 18.TPM/FTM Input Timing                                        |
| Table 19.MSCAN Wake-Up Pulse Characteristics                         |
| Table 20.SPI Timing                                                  |
| Table 21.Flash Characteristics                                       |
| Table 22.Package Information                                         |
| Table 23.Revision History                                            |
|                                                                      |
|                                                                      |



Table 1. MCF51AC256 Series Device Comparison (continued)

| Feature                                     | MCF51AC256A |        | MCF51AC256B |        | MCF51AC128A |        | MCF51AC128C |        |        |        |
|---------------------------------------------|-------------|--------|-------------|--------|-------------|--------|-------------|--------|--------|--------|
| reature                                     | 80-pin      | 64-pin | 80-pin      | 64-pin | 44-pin      | 80-pin | 64-pin      | 80-pin | 64-pin | 44-pin |
| TPM3 (timer pulse-width modulator) channels |             |        |             |        |             | 2      |             |        |        |        |
| VBUS (debug visibility bus)                 | Yes         | No     | Yes         | N      | lo          | Yes    | No          | Yes    | N      | 0      |

The members of MCF51AC128A with CAN support have 32 KB RAM. The other members have 16 KB RAM.

## 1.2 Block Diagram

Figure 1 shows the connections between the MCF51AC256 series pins and modules.

 $<sup>^{2}\,</sup>$  Up to 16 pins on Ports E and F are shared with the ColdFire Rapid GPIO module.



### 1.3.1 Feature List

- 32-bit Version 1 ColdFire® central processor unit (CPU)
  - Up to 50.33 MHz at 2.7 V 5.5 V
  - Provide 0.94 Dhrystone 2.1 DMIPS per MHz performance when running from internal RAM (0.76 DMIPS per MHz when running from flash)
  - Implements instruction set revision C (ISA\_C)
- On-chip memory
  - Up to 256 KB flash memory read/program/erase over full operating voltage and temperature
  - Up to 32 KB static random access memory (SRAM)
  - Security circuitry to prevent unauthorized access to SRAM and flash contents
- Power-Saving Modes
  - Three low-power stop plus wait modes
  - Peripheral clock enable register can disable clocks to unused modules, reducing currents; allows clocks to remain enabled to specific peripherals in stop3 mode
- System protection features
  - Watchdog computer operating properly (COP) reset with options to run from independent LPO clock or bus clock
  - Low-voltage detection with reset or interrupt
  - Illegal opcode and illegal address detection with programmable reset or exception response
  - Flash block protection
- · Debug support
  - Single-wire background debug interface
  - Real-time debug support, with 6 hardware breakpoints (4 PC, 1 address pair and 1 data) that can be configured into a 1- or 2-level trigger
  - On-chip trace buffer provides programmable start/stop recording conditions plus support for continuous or PC-profiling modes
  - Support for real-time program (and optional partial data) trace using the debug visibility bus
- V1 ColdFire interrupt controller (CF1 INTC)
  - Support of 40 peripheral I/O interrupt requests plus seven software (one per level) interrupt requests
  - Fixed association between interrupt request source and level plus priority, up to two requests can be remapped to the highest maskable level + priority
  - Unique vector number for each interrupt source
  - Support for service routine interrupt acknowledge (software IACK) read cycles for improved system performance
- Multipurpose clock generator (MCG)
  - Oscillator (XOSC); loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz
  - LPO clock as an optional independent clock source for COP and RTI
  - FLL/PLL controlled by internal or external reference



- Trimmable internal reference allows 0.2% resolution and 2% deviation
- Analog-to-digital converter (ADC)
  - 24 analog inputs with 12 bits resolution
  - Output formatted in 12-, 10- or 8-bit right-justified format
  - Single or continuous conversion (automatic return to idle after single conversion)
  - Operation in low-power modes for lower noise operation
  - Asynchronous clock source for lower noise operation
  - Automatic compare with interrupt for less-than, or greater-than or equal-to, programmable value
  - On-chip temperature sensor
- Flexible timer/pulse-width modulators (FTM)
  - 16-bit Free-running counter or a counter with initial and final value. The counting can be up and unsigned, up and signed, or up-down and unsigned
  - Up to 6 channels, and each channel can be configured for input capture, output compare or edge-aligned PWM mode, all channels can be configured for center-aligned PWM mode
    - Channels can operate as pairs with equal outputs, pairs with complimentary outputs or independent channels (with independent outputs)
    - Each pair of channels can be combined to generate a PWM signal (with independent control of both edges of PWM signal)
    - Deadtime insertion is available for each complementary pair
  - The load of the FTM registers which have write buffer can be synchronized; write protection for critical registers
  - Generation of the triggers to ADC (hardware trigger)
  - A fault input for global fault control
  - Backwards compatible with TPM
- Timer/pulse width modulator (TPM)
  - 16-bit free-running or modulo up/down count operation
  - Two channels, each channel may be input capture, output compare, or edge-aligned PWM
  - One interrupt per channel plus terminal count interrupt
- Cyclic redundancy check (CRC) generator
  - High speed hardware CRC generator circuit using 16-bit shift register
  - CRC16-CCITT compliancy with  $x^{16} + x^{12} + x^5 + 1$  polynomial
  - Error detection for all single, double, odd, and most multi-bit errors
  - Programmable initial seed value
- Analog comparators (ACMP)
  - Full rail to rail supply operation
  - Selectable interrupt on rising edge, falling edge, or either rising or falling edges of comparator output
  - Option to compare to fixed internal bandgap reference voltage
  - Option to allow comparator output to be visible on a pin, ACMPxO



- Inter-integrated circuit (IIC)
  - Compatible with IIC bus standard
  - Multi-master operation
  - Software programmable for one of 64 different serial clock frequencies
  - Interrupt driven byte-by-byte data transfer
  - Arbitration lost interrupt with automatic mode switching from master to slave
  - Calling address identification interrupt
  - Bus busy detection
  - 10-bit address extension
- Controller area network (CAN)
  - Implementation of the CAN protocol Version 2.0A/B
    - Standard and extended data frames
    - Zero to eight bytes data length
    - Programmable bit rate up to 1 Mbps
    - Support for remote frames
  - Five receive buffers with FIFO storage scheme
  - Three transmit buffers with internal prioritization using a "local priority" concept
  - Flexible maskable identifier filter supports two full-size (32-bit) extended identifier filters, four 16-bit filters, or eight 8-bit filters
  - Programmable wakeup functionality with integrated low-pass filter
  - Programmable loopback mode supports self-test operation
  - Programmable listen-only mode for monitoring of CAN bus
  - Programmable bus-off recovery functionality
  - Separate signalling and interrupt capabilities for all CAN receiver and transmitter error states (warning, error passive, bus-off)
  - Internal timer for time-stamping of received and transmitted messages
- Serial communications interfaces (SCI)
  - Full-duplex, standard non-return-to-zero (NRZ) format
  - Double-buffered transmitter and receiver with separate enables
  - Programmable baud rates (13-bit modulo divider)
  - Interrupt-driven or polled operation
  - Hardware parity generation and checking
  - Programmable 8-bit or 9-bit character length
  - Receiver wakeup by idle-line or address-mark
  - Optional 13-bit break character generation / 11-bit break character detection
  - Selectable transmitter output polarity
- Serial peripheral interfaces (SPI)
  - Master or slave mode operation
  - Full-duplex or single-wire bidirectional option
  - Programmable transmit bit rate

MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7



## **Table 3. Orderable Part Number Summary**

| MCF51AC256ACPUE | MCF51AC256 ColdFire Microcontroller with CAN    | 256 / 32 | 64 LQFP | –40°C to 85°C  |
|-----------------|-------------------------------------------------|----------|---------|----------------|
| MCF51AC256BCPUE | MCF51AC256 ColdFire Microcontroller without CAN | 256 / 32 | 64 LQFP | –40°C to 85°C  |
| MCF51AC256BCFGE | MCF51AC256 ColdFire Microcontroller without CAN | 256/32   | 44 LQFP | –40°C to 85°C  |
| MCF51AC128ACFUE | MCF51AC128 ColdFire Microcontroller with CAN    | 128 / 32 | 64 QFP  | –40°C to 85°C  |
| MCF51AC128CCFUE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 64 QFP  | –40°C to 85°C  |
| MCF51AC128ACLKE | MCF51AC128 ColdFire Microcontroller with CAN    | 128 / 32 | 80 LQFP | –40°C to 85°C  |
| MCF51AC128CCLKE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 80 LQFP | –40°C to 85°CC |
| MCF51AC128ACPUE | MCF51AC128 ColdFire Microcontroller with CAN    | 128 / 32 | 64 LQFP | –40°C to 85°C  |
| MCF51AC128CCPUE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 64 LQFP | –40°C to 85°C  |
| MCF51AC128CCFGE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 44 LQFP | –40°C to 85°C  |

## 1.5 Pinouts and Packaging

Figure 2 shows the pinout of the 80-pin LQFP.



Figure 2. MCF51AC256 Series ColdFire Microcontroller 80-Pin LQFP

Figure 3 shows the pinout of the 64-pin LQFP and QFP.



Table 4. Pin Availability by Package Pin-Count (continued)

| Pir | n Num | ber | Low               | est < Pric | ority> Hi | ighest |
|-----|-------|-----|-------------------|------------|-----------|--------|
| 80  | 64    | 44  | Port Pin          | Alt 1      | Alt 2     | Alt 3  |
| 49  | 37    | 26  | PTB3              | AD1P3      |           |        |
| 50  | 38    | _   | PTB4              | AD1P4      |           |        |
| 51  | 39    | _   | PTB5              | AD1P5      |           |        |
| 52  | 40    | _   | PTB6              | AD1P6      |           |        |
| 53  | 41    | _   | PTB7              | AD1P7      |           |        |
| 54  | 42    | 27  | PTD0              | AD1P8      | ACMP1+    |        |
| 55  | 43    | 28  | PTD1              | AD1P9      | ACMP1-    |        |
| 56  | 44    | 29  | $V_{DDA}$         |            |           |        |
| 57  | 45    | 30  | $V_{SSA}$         |            |           |        |
| 58  | 46    | 31  | PTD2              | KBI1P5     | AD1P10    | ACMP10 |
| 59  | 47    | 32  | PTD3              | KBI1P6     | AD1P11    |        |
| 60  | 48    | 33  | PTG3              | KBI1P3     | AD1P18    |        |
| 61  | 49    | _   | PTG4              | KBI1P4     | AD1P19    |        |
| 62  | 50    | _   | PTD4              | FTM2CLK    | AD1P12    |        |
| 63  | 51    | _   | PTD5              | AD1P13     |           |        |
| 64  | 52    | _   | PTD6              | FTM1CLK    | AD1P14    |        |
| 65  | 53    | _   | PTD7              | KBI1P7     | AD1P15    |        |
| 66  | 54    | 34  | $V_{REFH}$        |            |           |        |
| 67  | 55    | 35  | $V_{REFL}$        |            |           |        |
| 68  | 56    | 36  | BKGD              | MS         |           |        |
| 69  | 57    | 37  | PTG5              | XTAL       |           |        |
| 70  | 58    | 38  | PTG6              | EXTAL      |           |        |
| 71  | 59    | 39  | $V_{SS}$          |            |           |        |
| 72  | _     | _   | $V_{\mathrm{DD}}$ |            |           |        |
| 73  | 60    | 40  | PTC0              | SCL1       |           |        |
| 74  | 61    | 41  | PTC1              | SDA1       |           |        |
| 75  |       |     | PTH4              | SPCK2      |           |        |
| 76  |       |     | PTH5              | MOSI2      |           |        |
| 77  |       |     | PTH6              | MISO2      |           |        |
| 78  | 62    | 42  | PTC2              | MCLK       |           |        |
| 79  | 63    | 43  | PTC3              | TxD2       |           |        |
| 80  | 64    | 44  | PTC5              | RxD2       | _         |        |

TPMCLK, FTM1CLK, and FTM2CLK options are configured via software; out of reset, FTM1CLK, FTM2CLK, and TPMCLK are available to FTM1, FTM2, and TPM3 respectively.

<sup>&</sup>lt;sup>2</sup> TxCAN is available in the member that supports CAN.

<sup>&</sup>lt;sup>3</sup> RxCAN is available in the member that supports CAN.



#### **Electrical Characteristics**

**Table 6. Absolute Maximum Ratings** 

| Rating                                                                                                               | Symbol           | Value                    | Unit |
|----------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| Supply voltage                                                                                                       | $V_{DD}$         | -0.3 to 5.8              | ٧    |
| Input voltage                                                                                                        | V <sub>In</sub>  | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1</sup> , <sup>2</sup> , <sup>3</sup> | I <sub>D</sub>   | ±25                      | mA   |
| Maximum current into V <sub>DD</sub>                                                                                 | I <sub>DD</sub>  | 120                      | mA   |
| Storage temperature                                                                                                  | T <sub>stg</sub> | -55 to 150               | °C   |

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.

### 2.3 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and it is user-determined rather than being controlled by the MCU design. In order to take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

**Table 7. Thermal Characteristics** 

| Rating                                 |            | Symbol            | Value      | Unit |
|----------------------------------------|------------|-------------------|------------|------|
| Operating temperature range (packaged) |            | T <sub>A</sub>    | -40 to 105 | °C   |
| Maximum junction temperature           |            | TJ                | 150        | °C   |
| Thermal resistance 1,2,3,4             |            |                   |            |      |
| 80-pin LQFP                            | 1s         |                   | 51         |      |
| 64-pin LQFP                            | 2s2p       |                   | 38<br>59   |      |
| 64-pin QFP                             | 2s2p       | $\theta_{\sf JA}$ | 41<br>50   | °C/W |
| 44 pin LOED                            | 1s<br>2s2p |                   | 36         |      |
| 44-pin LQFP                            | 1s<br>2s2p |                   | 67<br>45   |      |

MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7

 $<sup>^{2}</sup>$  All functional non-supply pins are internally clamped to  $V_{SS}$  and  $V_{DD}$ .

Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low which would reduce overall power consumption.



- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance
- <sup>2</sup> Junction to Ambient Natural Convection
- <sup>3</sup> 1s Single layer board, one signal layer
- <sup>4</sup> 2s2p Four layer board, 2 signal and 2 power layers

The average chip-junction temperature  $(T_I)$  in  ${}^{\circ}C$  can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $T_A = Ambient temperature, °C$ 

 $\theta_{IA}$  = Package thermal resistance, junction-to-ambient, °C/W

$$P_D = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins — user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_A + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

## 2.4 Electrostatic Discharge (ESD) Protection Characteristics

Although damage from static discharge is much less common on these devices than on early CMOS circuits, normal handling precautions should be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with CDF-AEC-Q00 Stress Test Qualification for Automotive Grade Integrated Circuits. (http://www.aecouncil.com/) This device was qualified to AEC-Q100 Rev E.

A device is considered to have failed if, after exposure to ESD pulses, the device no longer meets the device specification requirements. Complete dc parametric and functional testing is performed per the



## **Table 10. DC Characteristics (continued)**

| Num | С | Parameter                                                                                                                                                                                                                                                      | Symbol               | Min                  | Typical <sup>1</sup> | Max                      | Unit |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|--------------------------|------|
| 3   | Р | Output low voltage — Low Drive (PTxDSn = 0)<br>$5 \text{ V, I}_{Load} = 4 \text{ n}$<br>$3 \text{ V, I}_{Load} = 2 \text{ n}$<br>$5 \text{ V, I}_{Load} = 2 \text{ n}$<br>$3 \text{ V, I}_{Load} = 1 \text{ n}$                                                | A                    | _                    | _                    | 1.5<br>1.5<br>0.8<br>0.8 | V    |
| J   | • | Output low voltage — High Drive (PTxDSn = 1) $5 \text{ V, I}_{Load} = 15 \text{ n} \\ 3 \text{ V, I}_{Load} = 8 \text{ n} \\ 5 \text{ V, I}_{Load} = 8 \text{ n} \\ 3 \text{ V, I}_{Load} = 4 \text{ n} \\ 3 \text{ V, I}_{Load} = 4 \text{ n} \\ \end{cases}$ | A<br>A               | _                    | _                    | 1.5<br>1.5<br>0.8<br>0.8 | V    |
| 4   | С |                                                                                                                                                                                                                                                                | I <sub>OHT</sub>     | _                    | _                    | 100<br>60                | mA   |
| 5   | С |                                                                                                                                                                                                                                                                | V I <sub>OLT</sub>   | _                    | _                    | 100<br>60                | mA   |
| 6   | Р | Input high voltage; all digital inputs                                                                                                                                                                                                                         | V <sub>IH</sub>      | $0.65 \times V_{DD}$ | _                    | _                        | V    |
| 7   | Р | Input low voltage; all digital inputs                                                                                                                                                                                                                          | V <sub>IL</sub>      | _                    | _                    | $0.35 \times V_{DD}$     | V    |
| 8   | D | Input hysteresis; all digital inputs                                                                                                                                                                                                                           | $V_{hys}$            | $0.06 \times V_{DD}$ | _                    | _                        | mV   |
| 9   | Р | Input leakage current; input only pins <sup>2</sup>                                                                                                                                                                                                            | I <sub>In</sub>      | _                    | 0.1                  | 1                        | μΑ   |
| 10  | Р | High impedance (off-state) leakage current <sup>2</sup>                                                                                                                                                                                                        | ll <sub>OZ</sub> l   | _                    | 0.1                  | 1                        | μΑ   |
| 11  | Р | Internal pullup resistors <sup>3</sup>                                                                                                                                                                                                                         | R <sub>PU</sub>      | 20                   | 45                   | 65                       | kΩ   |
| 12  | Ρ | Internal pulldown resistors <sup>4</sup>                                                                                                                                                                                                                       | R <sub>PD</sub>      | 20                   | 45                   | 65                       | kΩ   |
| 13  | С | Input capacitance; all non-supply pins                                                                                                                                                                                                                         | C <sub>In</sub>      | _                    | —                    | 8                        | pF   |
| 14  | Р | POR rearm voltage                                                                                                                                                                                                                                              | $V_{POR}$            | 0.9                  | 1.4                  | 2.0                      | V    |
| 15  | D | POR rearm time                                                                                                                                                                                                                                                 | t <sub>POR</sub>     | 10                   | —                    | _                        | μS   |
| 16  | Р | Low-voltage detection threshold — high range ${\rm V}_{\rm DD} \; {\rm fallii} \\ {\rm V}_{\rm DD} \; {\rm risin} \;$                                                                                                                                          |                      | 4.2<br>4.27          | 4.35<br>4.4          | 4.5<br>4.6               | V    |
| 17  | Ρ | Low-voltage detection threshold — low range ${\rm V}_{DD} \ {\rm fallii} \\ {\rm V}_{DD} \ {\rm risin}$                                                                                                                                                        |                      | 2.48<br>2.5          | 2.68<br>2.7          | 2.7<br>2.72              | V    |
| 18  | Ρ | Low-voltage warning threshold — high range ${\rm V}_{\rm DD} \ {\rm fallii}$ ${\rm V}_{\rm DD} \ {\rm risin}$                                                                                                                                                  |                      | 4.2<br>4.27          | 4.4<br>4.45          | 4.5<br>4.6               | V    |
| 19  | Р | Low-voltage warning threshold<br>low range<br>V <sub>DD</sub> fallii<br>V <sub>DD</sub> risii                                                                                                                                                                  | ng V <sub>LVWL</sub> | 2.48<br>2.5          | 2.68<br>2.7          | 2.7<br>2.72              | V    |
| 20  | Т | 3                                                                                                                                                                                                                                                              | V V <sub>hys</sub>   | _                    | 100<br>60            | _                        | mV   |
| 21  | D | RAM retention voltage                                                                                                                                                                                                                                          | $V_{RAM}$            | _                    | 0.6                  | 1.0                      | V    |

### MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7





Figure 9. Typical Run  $\rm I_{DD}$  vs. System Clock Freq. for FEI and FBE Modes

## 2.7 Analog Comparator (ACMP) Electricals

**Table 12. Analog Comparator Electrical Specifications** 

| Num | С | Rating                                                                                  | Symbol             | Min            | Typical | Max      | Unit |
|-----|---|-----------------------------------------------------------------------------------------|--------------------|----------------|---------|----------|------|
| 1   | _ | Supply voltage                                                                          | $V_{DD}$           | 2.7            | _       | 5.5      | V    |
| 2   | Т | Supply current (active)                                                                 | I <sub>DDAC</sub>  | _              | 20      | 35       | μА   |
| 3   | D | Analog input voltage                                                                    | V <sub>AIN</sub>   | $V_{SS} - 0.3$ | _       | $V_{DD}$ | V    |
| 4   | D | Analog input offset voltage                                                             | V <sub>AIO</sub>   | _              | 20      | 40       | mV   |
| 5   | D | Analog comparator hysteresis                                                            | V <sub>H</sub>     | 3.0            | 6.0     | 20.0     | mV   |
| 6   | D | Analog input leakage current                                                            | I <sub>ALKG</sub>  | _              | _       | 1.0      | μА   |
| 7   | D | Analog comparator initialization delay                                                  | t <sub>AINIT</sub> | _              | _       | 1.0      | μS   |
| 8   | Р | Bandgap voltage reference factory trimmed at $V_{DD} = 5.3248 \text{ V}$ , Temp = 25 °C | $V_{BG}$           | 1.18           | 1.20    | 1.21     | V    |





Figure 10. ADC Input Impedance Equivalency Diagram

Table 14. 5 Volt 12-bit ADC Characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

|     | Table 1 is tell 12 bit 12 bit 135 Characteriones (TREFR - TDDA) TREFL - TSSA) |                                                       |                         |                  |     |                      |        |                      |         |  |
|-----|-------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------|------------------|-----|----------------------|--------|----------------------|---------|--|
| Num | С                                                                             | Characteristic                                        | Conditions              | Symb             | Min | Typical <sup>1</sup> | Max    | Unit                 | Comment |  |
| 1   | Т                                                                             | Supply current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 |                         | I <sub>DDA</sub> | _   | 133                  | _      | μΑ                   |         |  |
| 2   | Т                                                                             | Supply current<br>ADLPC = 1<br>ADLSM = 0<br>ADCO = 1  |                         | I <sub>DDA</sub> | _   | 218                  | _      | μΑ                   |         |  |
| 3   | Т                                                                             | Supply current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                         | I <sub>DDA</sub> | _   | 327                  | _      | μА                   |         |  |
| 4   | D                                                                             | Supply current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                         | I <sub>DDA</sub> | _   | 0.582                | 1      | mA                   |         |  |
| 5   | Т                                                                             | Supply current                                        | Stop, reset, module off | I <sub>DDA</sub> | _   | 0.011                | 1      | μΑ                   |         |  |
| 6 P | ADC                                                                           | High speed (ADLPC = 0)                                | f <sub>ADACK</sub>      | 2                | 3.3 | 5                    | NAL 1- | t <sub>ADACK</sub> = |         |  |
|     | P asynchronous clock source                                                   | Low power (ADLPC = 1)                                 |                         | 1.25             | 2   | 3.3                  | MHz    | 1/f <sub>ADACK</sub> |         |  |



### **Electrical Characteristics**

Table 14. 5 Volt 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

|     |       |                            |                           |                     |      | 1                    |      |                  |                                         |
|-----|-------|----------------------------|---------------------------|---------------------|------|----------------------|------|------------------|-----------------------------------------|
| Num | С     | Characteristic             | Conditions                | Symb                | Min  | Typical <sup>1</sup> | Max  | Unit             | Comment                                 |
| 7   | Р     | Conversion time (including | Short sample (ADLSMP = 0) | t <sub>ADC</sub>    | _    | 20                   | _    | ADCK             | See                                     |
| ,   |       | sample time)               | Long sample (ADLSMP = 1)  | ADC                 | _    | 40                   | _    | cycles           | Table 10<br>for                         |
| 8   | Т     | Sample time                | Short sample (ADLSMP = 0) | t <sub>ADS</sub>    | _    | 3.5                  | _    | ADCK             | conversion<br>time                      |
|     | •     | Campio timo                | Long sample (ADLSMP = 1)  | 'ADS                | _    | 23.5                 | _    | cycles           | variances                               |
|     | Т     | Total                      | 12-bit mode               |                     | _    | ±3.0                 | _    |                  | Includes                                |
| 9   | Р     | unadjusted                 | 10-bit mode               | E <sub>TUE</sub>    | _    | ±1                   | ±2.5 | LSB <sup>2</sup> | quantizatio                             |
|     | Т     | error                      | 8-bit mode                |                     | _    | ±0.5                 | ±1.0 |                  | n                                       |
|     | Т     |                            | 12-bit mode               |                     | _    | ±1.75                | _    |                  |                                         |
| 10  | Р     | Differential non-linearity | 10-bit mode <sup>3</sup>  | DNL                 | _    | ±0.5                 | ±1.0 | LSB <sup>2</sup> |                                         |
|     | Т     |                            | 8-bit mode <sup>3</sup>   |                     | _    | ±0.3                 | ±0.5 |                  |                                         |
|     | Т     |                            | 12-bit mode               | INL                 | _    | ±1.5                 | _    | LSB <sup>2</sup> |                                         |
| 11  | Т     | Integral non-linearity     | 10-bit mode               |                     | _    | ±0.5                 | ±1.0 |                  |                                         |
|     | Т     |                            | 8-bit mode                |                     | _    | ±0.3                 | ±0.5 |                  |                                         |
|     | Т     |                            | 12-bit mode               | E <sub>ZS</sub>     | _    | ±1.5                 | _    | LSB <sup>2</sup> |                                         |
| 12  | Р     | Zero-scale<br>error        | 10-bit mode               |                     | _    | ±0.5                 | ±1.5 |                  | V <sub>ADIN</sub> =<br>V <sub>SSA</sub> |
|     | Т     |                            | 8-bit mode                |                     | _    | ±0.5                 | ±0.5 |                  | JOA                                     |
|     | Т     |                            | 12-bit mode               |                     | _    | ±1                   | _    |                  |                                         |
| 13  | Р     | Full-scale error           | 10-bit mode               | E <sub>FS</sub>     | _    | ±0.5                 | ±1   | LSB <sup>2</sup> | $V_{ADIN} = V_{DDA}$                    |
|     | Т     |                            | 8-bit mode                |                     | _    | ±0.5                 | ±0.5 |                  | DDA                                     |
|     |       |                            | 12-bit mode               |                     | _    | -1 to 0              | _    |                  |                                         |
| 14  | D     | Quantization error         | 10-bit mode               | EQ                  | _    | _                    | ±0.5 | LSB <sup>2</sup> |                                         |
|     |       |                            | 8-bit mode                |                     | _    | _                    | ±0.5 |                  |                                         |
|     |       |                            | 12-bit mode               |                     | _    | ±1                   | _    |                  | Pad                                     |
| 15  | D     | Input leakage error        | 10-bit mode               | E <sub>IL</sub>     | _    | ±0.2                 | ±2.5 | LSB <sup>2</sup> | leakage <sup>4</sup> *                  |
|     |       |                            | 8-bit mode                |                     | _    | ±0.1                 | ±1   |                  | R <sub>AS</sub>                         |
| 16  | D     | Temp sensor voltage        | 25°C                      | V <sub>TEMP25</sub> | _    | 1.396                | _    | V                |                                         |
| 17  | _     | Temp sensor                | –40 °C–25 °C              |                     | _    | 3.266                | _    | m\//00           |                                         |
|     | slope | 25 °C–85 °C                | mm                        | mV/°C               | //°C |                      |      |                  |                                         |

Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

### MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7

<sup>&</sup>lt;sup>2</sup> 1 LSB =  $(V_{REFH} - V_{REFL})/2^N$ .



- Monotonicity and No-Missing-Codes guaranteed in 10-bit and 8-bit modes
- Based on input pad leakage current. Refer to pad electricals.

#### **External Oscillator (XOSC) Characteristics** 2.9

Table 15. Oscillator Electrical Specifications (Temperature Range = -40 to 105 °C Ambient)

| Num | С | Rating                                                                                                                                                                                                                                                                        | Symbol                                                                                                     | Min                                                     | Typical <sup>1</sup>  | Max                        | Unit                            |
|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------|----------------------------|---------------------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1)  Low range (RANGE = 0)  High range (RANGE = 1) FEE or FBE mode <sup>2</sup> High range (RANGE = 1) PEE or PBE mode <sup>3</sup> High range (RANGE = 1, HGO = 1) BLPE mode  High range (RANGE = 1, HGO = 0) BLPE mode | f <sub>lo</sub><br>f <sub>hi-fil</sub><br>f <sub>hi-pll</sub><br>f <sub>hi-hgo</sub><br>f <sub>hi-lp</sub> | 32<br>1<br>1<br>1                                       |                       | 38.4<br>5<br>16<br>16<br>8 | kHz<br>MHz<br>MHz<br>MHz<br>MHz |
| 2   | — | Load capacitors                                                                                                                                                                                                                                                               | C <sub>1</sub><br>C <sub>2</sub>                                                                           | See crystal or resonator manufacturer's recommendation. |                       |                            |                                 |
| 3   | _ | Feedback resistor  Low range (32 kHz to 38.4 kHz)  High range (1 MHz to 16 MHz)                                                                                                                                                                                               | R <sub>F</sub>                                                                                             |                                                         | 10<br>1               |                            | МΩ                              |
| 4   | _ | Series resistor  Low range, low gain (RANGE = 0, HGO = 0) Low range, high gain (RANGE = 0, HGO = 1) High range, low gain (RANGE = 1, HGO = 0) High range, high gain (RANGE = 1, HGO = 1) ≥ 8 MHz 4 MHz 1 MHz                                                                  | R <sub>S</sub>                                                                                             |                                                         | 0<br>100<br>0<br>0    | <br><br>0<br>10<br>20      | kΩ                              |
| 5   | Т | Crystal start-up time <sup>4</sup> Low range, low gain (RANGE = 0, HGO = 0)  Low range, high gain (RANGE = 0, HGO = 1)  High range, low gain (RANGE = 1, HGO = 0) <sup>5</sup> High range, high gain (RANGE = 1, HGO = 1) <sup>5</sup>                                        | CSTL-LP  CSTL-HGO  CSTH-LP  CSTH-HGO                                                                       | _<br>_<br>_<br>_                                        | 200<br>400<br>5<br>15 |                            | ms                              |
| 6   | Т | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1)  FEE or FBE mode <sup>2</sup> PEE or PBE mode <sup>3</sup> BLPE mode                                                                                                                                               | f <sub>extal</sub>                                                                                         | 0.03125<br>1<br>0                                       | _<br>_<br>_           | 5<br>16<br>40              | MHz                             |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.

Freescale Semiconductor 31

MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7

<sup>&</sup>lt;sup>2</sup> When MCG is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.

<sup>&</sup>lt;sup>3</sup> When MCG is configured for PEE or PBE mode, input clock source must be divisible using RDIV to within the range of 1 MHz

<sup>&</sup>lt;sup>4</sup> This parameter is characterized and not tested on each device. Proper PC board layout procedures must be followed to achieve specifications.

<sup>&</sup>lt;sup>5</sup> 4 MHz crystal



### **Electrical Characteristics**



## 2.10 MCG Specifications

Table 16. MCG Frequency Specifications (Temperature Range = -40 to 105 °C Ambient)

| Num | С      | Rat                                                                            | ing                       | Symbol                        | Min   | Typical <sup>1</sup> | Max     | Unit              |
|-----|--------|--------------------------------------------------------------------------------|---------------------------|-------------------------------|-------|----------------------|---------|-------------------|
| 1   | С      | Internal reference frequency $V_{DD} = 5 \text{ V}$ and temperature            |                           | f <sub>int_ft</sub>           | _     | 32.768               | _       | kHz               |
| 2   | С      | Average internal reference frequency — untrimmed                               |                           | f <sub>int_ut</sub>           | 31.25 | _                    | 39.0625 | kHz               |
| 3   | Т      | Internal reference startup time                                                |                           | t <sub>irefst</sub>           | _     | 60                   | 100     | μS                |
|     | C<br>C | DCO output frequency Mi                                                        | Low range (DRS=00)        | f <sub>dco_ut</sub>           | 16    |                      | 20      | MHz               |
| 4   |        |                                                                                | Mid range (DRS=01)        |                               | 32    | _                    | 40      |                   |
|     | С      |                                                                                | High range (DRS=10)       |                               | 48    | _                    | 60      |                   |
|     | Р      | reference =32768Hz                                                             | Low range (DRS=00)        | f <sub>dco_DMX32</sub>        | _     | 16.82                | _       | MHz               |
| 5   | P<br>P |                                                                                | Mid range (DRS=01)        |                               |       | 33.69                |         |                   |
|     |        |                                                                                | High range (DRS=10)       |                               |       | 50.48                |         |                   |
| 6   | D      | Resolution of trimmed DCC voltage and temperature (u                           |                           | $\Delta f_{dco\_res\_t}$      | _     | ±0.1                 | ±0.2    | %f <sub>dco</sub> |
| 7   | D      | Resolution of trimmed DCC voltage and temperature (n                           |                           | $\Delta f_{dco\_res\_t}$      | _     | ±0.2                 | ±0.4    | %f <sub>dco</sub> |
| 8   | D      | Total deviation of trimmed D<br>voltage and temperature                        | OCO output frequency over | $\Delta f_{dco\_t}$           | _     | 0.5<br>-1.0          | ±2      | %f <sub>dco</sub> |
| 9   | D      | Total deviation of trimmed Defixed voltage and temperation                     |                           | $\Delta f_{dco\_t}$           | _     | ±0.5                 | ±1      | %f <sub>dco</sub> |
| 10  | D      | FLL acquisition time <sup>3</sup>                                              |                           | t <sub>fll_acquire</sub>      |       | _                    | 1       | ms                |
| 11  | D      | PLL acquisition time <sup>4</sup>                                              |                           | t <sub>pll_acquire</sub>      |       | _                    | 1       | ms                |
| 12  | D      | Long term jitter of DCO output clock (averaged over 2ms interval) <sup>5</sup> |                           | C <sub>Jitter</sub>           | _     | 0.02                 | 0.2     | %f <sub>dco</sub> |
| 13  | D      | VCO operating frequency                                                        |                           | f <sub>vco</sub>              | 7.0   | _                    | 55.0    | MHz               |
| 16  | D      | Jitter of PLL output clock measured over 625 ns <sup>6</sup>                   |                           | f <sub>pll_jitter_625ns</sub> | _     | 0.566 <sup>6</sup>   | _       | %f <sub>pll</sub> |
| 17  | D      | Lock entry frequency tolerance <sup>7</sup>                                    |                           | D <sub>lock</sub>             | ±1.49 |                      | ±2.98   | %                 |



| Num | С | Rating                                               | Symbol                | Min                      | Typical <sup>1</sup> | Max                                                        | Unit |
|-----|---|------------------------------------------------------|-----------------------|--------------------------|----------------------|------------------------------------------------------------|------|
| 18  | D | Lock exit frequency tolerance <sup>8</sup>           | D <sub>unl</sub>      | ±4.47                    | _                    | ±5.97                                                      | %    |
| 19  | D | Lock time — FLL                                      | t <sub>fll_lock</sub> | _                        |                      | t <sub>fll_acquire+</sub><br>1075(1/ <sup>f</sup> int_t)   | S    |
| 20  | D | Lock time — PLL                                      | t <sub>pll_lock</sub> | _                        | _                    | t <sub>pll_acquire+</sub><br>1075(1/ <sup>f</sup> pll_ref) | s    |
| 21  | D | Loss of external clock minimum frequency — RANGE = 0 | f <sub>loc_low</sub>  | (3/5) × f <sub>int</sub> | _                    | _                                                          | kHz  |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.

- <sup>4</sup> This specification applies when the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>BUS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.
- 625 ns represents 5 time quanta for CAN applications, under worst case conditions of 8 MHz CAN bus clock, 1 Mbps CAN bus speed, and 8 time quanta per bit for bit time settings. 5 time quanta is the minimum time between a synchronization edge and the sample point of a bit using 8 time quanta per bit.
- Below D<sub>lock</sub> minimum, the MCG enters lock. Above D<sub>lock</sub> maximum, the MCG will not enter lock. But if the MCG is already in lock, then the MCG may stay in lock.
- Below D<sub>unl</sub> minimum, the MCG will not exit lock if already in lock. Above D<sub>unl</sub> maximum, the MCG is guaranteed to exit lock.

## 2.11 AC Characteristics

This section describes ac timing characteristics for each peripheral system.

<sup>&</sup>lt;sup>2</sup> The resulting bus clock frequency must not exceed the maximum specified bus clock frequency of the device.

This specification applies when the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.





#### NOTES:

- 1.  $\overline{SS}$  output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 15. SPI Master Timing (CPHA = 0)



#### NOTES:

- 1.  $\overline{SS}$  output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 16. SPI Master Timing (CPHA =1)



#### **Electrical Characteristics**



1. Not defined but normally MSB of character just received

Figure 17. SPI Slave Timing (CPHA = 0)



1. Not defined but normally LSB of character just received

Figure 18. SPI Slave Timing (CPHA = 1)

## 2.13 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the Flash memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see Chapter 4, "Memory."



# 4 Revision History

## **Table 23. Revision History**

| Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Initial published                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2        | Updated ADC channels, Item 1, 4-5 on Table 2.10                                                                                                                                                                                                                                                                                                                                                                                   |
| 3        | Completed all the TBDs. Changed RTC to RTI in Figure 1. Corrected the block diagram. Changed $V_{DDAD}$ to $V_{DDA}$ , $V_{SSAD}$ to $V_{SSA}$ . Added charge device model data and removed machine data in Table 8. Updated the specifications of $V_{LVDH}$ , $V_{LVDL}$ , $V_{LVWH}$ and $V_{LVWL}$ in Table 10. Updated $S2I_{DD}$ , $S3I_{DD}$ in Table 11. Added C column in Table 14. Updated $f_{dco_DMX32}$ in Table 16. |
| 4        | Corrected the expansion of SPI to serial peripheral interface.                                                                                                                                                                                                                                                                                                                                                                    |
| 5        | Updated V <sub>LVDL</sub> in the Table 10.<br>Updated RI <sub>DD</sub> in the Table 11.                                                                                                                                                                                                                                                                                                                                           |
| 6        | Updated V <sub>LVDH</sub> , V <sub>LVDL</sub> , V <sub>LVWH</sub> and V <sub>LVWL</sub> in the Table 10.<br>Added LPO on the Figure 1 and LPO features in the Section 1.3, "Features."                                                                                                                                                                                                                                            |
| 7        | Added 44-pin LQFP package information for AC256 and AC128.                                                                                                                                                                                                                                                                                                                                                                        |