Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | - | | Core Size | - | | Speed | - | | Connectivity | - | | Peripherals | - | | Number of I/O | - | | Program Memory Size | - | | Program Memory Type | - | | EEPROM Size | - | | RAM Size | - | | Voltage - Supply (Vcc/Vdd) | - | | Data Converters | - | | Oscillator Type | - | | Operating Temperature | - | | Mounting Type | - | | Package / Case | - | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf51ac128ccpue | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1. MCF51AC256 Series Device Comparison (continued) | Feature | MCF51AC256A | | MCF51AC256B | | MCF51AC128A | | MCF51AC128C | | | | |---------------------------------------------|-------------|--------|-------------|--------|-------------|--------|-------------|--------|--------|--------| | reature | 80-pin | 64-pin | 80-pin | 64-pin | 44-pin | 80-pin | 64-pin | 80-pin | 64-pin | 44-pin | | TPM3 (timer pulse-width modulator) channels | | | | | | 2 | | | | | | VBUS (debug visibility bus) | Yes | No | Yes | N | lo | Yes | No | Yes | N | 0 | <sup>&</sup>lt;sup>1</sup> The members of MCF51AC128A with CAN support have 32 KB RAM. The other members have 16 KB RAM. # 1.2 Block Diagram Figure 1 shows the connections between the MCF51AC256 series pins and modules. $<sup>^{2}\,</sup>$ Up to 16 pins on Ports E and F are shared with the ColdFire Rapid GPIO module. # 1.3 Features Table 2 describes the functional units of the MCF51AC256 series. ## Table 2. MCF51AC256 Series Functional Units | Functional Unit | Function | |----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | CF1 Core (V1 ColdFire core) | Executes programs and interrupt handlers | | BDM (background debug module) | Provides single pin debugging interface (part of the V1 ColdFire core) | | DBG (debug) | Provides debugging and emulation capabilities (part of the V1 ColdFire core) | | VBUS (debug visibility bus) | Allows for real-time program traces (part of the V1 ColdFire core) | | SIM (system integration module) | Controls resets and chip level interfaces between modules | | Flash (flash memory) | Provides storage for program code, constants and variables | | RAM (random-access memory) | Provides storage for program variables | | RGPIO (rapid general-purpose input/output) | Allows for I/O port access at CPU clock speeds | | VREG (voltage regulator) | Controls power management across the device | | COP (computer operating properly) | Monitors a countdown timer and generates a reset if the timer is not regularly reset by the software | | LVD (low-voltage detect) | Monitors internal and external supply voltage levels, and generates a reset or interrupt when the voltages are too low | | CF1_INTC (interrupt controller) | Controls and prioritizes all device interrupts | | ADC (analog-to-digital converter) | Measures analog voltages at up to 12 bits of resolution | | FTM1, FTM2 (flexible timer/pulse-width modulators) | Provides a variety of timing-based features | | TPM3 (timer/pulse-width modulator) | Provides a variety of timing-based features | | CRC (cyclic redundancy check) | Accelerates computation of CRC values for ranges of memory | | ACMP1, ACMP2 (analog comparators) | Compares two analog inputs | | IIC (inter-integrated circuit) | Supports standard IIC communications protocol | | KBI (keyboard interrupt) | Provides pin interrupt capabilities | | MCG (multipurpose clock generator) | Provides clocking options for the device, including a phase-locked loop (PLL) and frequency-locked loop (FLL) for multiplying slower reference clock sources | | OSC (crystal oscillator) | Allows a crystal or ceramic resonator to be used as the system clock source or reference clock for the PLL or FLL | | LPO (low-power oscillator) | Provides a second clock source for COP and RTI. | | CAN (controller area network) | Supports standard CAN communications protocol | | SCI1, SCI2 (serial communications interfaces) | Serial communications UARTs capable of supporting RS-232 and LIN protocols | | SPI1 (8-bit serial peripheral interfaces) | Provides 8-bit 4-pin synchronous serial interface | | SPI2 (16-bit serial peripheral interfaces) | Provides 16-bit 4-pin synchronous serial interface with FIFO | | | | ## MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 - Trimmable internal reference allows 0.2% resolution and 2% deviation - Analog-to-digital converter (ADC) - 24 analog inputs with 12 bits resolution - Output formatted in 12-, 10- or 8-bit right-justified format - Single or continuous conversion (automatic return to idle after single conversion) - Operation in low-power modes for lower noise operation - Asynchronous clock source for lower noise operation - Automatic compare with interrupt for less-than, or greater-than or equal-to, programmable value - On-chip temperature sensor - Flexible timer/pulse-width modulators (FTM) - 16-bit Free-running counter or a counter with initial and final value. The counting can be up and unsigned, up and signed, or up-down and unsigned - Up to 6 channels, and each channel can be configured for input capture, output compare or edge-aligned PWM mode, all channels can be configured for center-aligned PWM mode - Channels can operate as pairs with equal outputs, pairs with complimentary outputs or independent channels (with independent outputs) - Each pair of channels can be combined to generate a PWM signal (with independent control of both edges of PWM signal) - Deadtime insertion is available for each complementary pair - The load of the FTM registers which have write buffer can be synchronized; write protection for critical registers - Generation of the triggers to ADC (hardware trigger) - A fault input for global fault control - Backwards compatible with TPM - Timer/pulse width modulator (TPM) - 16-bit free-running or modulo up/down count operation - Two channels, each channel may be input capture, output compare, or edge-aligned PWM - One interrupt per channel plus terminal count interrupt - Cyclic redundancy check (CRC) generator - High speed hardware CRC generator circuit using 16-bit shift register - CRC16-CCITT compliancy with $x^{16} + x^{12} + x^5 + 1$ polynomial - Error detection for all single, double, odd, and most multi-bit errors - Programmable initial seed value - Analog comparators (ACMP) - Full rail to rail supply operation - Selectable interrupt on rising edge, falling edge, or either rising or falling edges of comparator output - Option to compare to fixed internal bandgap reference voltage - Option to allow comparator output to be visible on a pin, ACMPxO # **Table 3. Orderable Part Number Summary** | MCF51AC256ACPUE | MCF51AC256 ColdFire Microcontroller with CAN | 256 / 32 | 64 LQFP | –40°C to 85°C | |-----------------|-------------------------------------------------|----------|---------|----------------| | MCF51AC256BCPUE | MCF51AC256 ColdFire Microcontroller without CAN | 256 / 32 | 64 LQFP | –40°C to 85°C | | MCF51AC256BCFGE | MCF51AC256 ColdFire Microcontroller without CAN | 256/32 | 44 LQFP | –40°C to 85°C | | MCF51AC128ACFUE | MCF51AC128 ColdFire Microcontroller with CAN | 128 / 32 | 64 QFP | –40°C to 85°C | | MCF51AC128CCFUE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 64 QFP | –40°C to 85°C | | MCF51AC128ACLKE | MCF51AC128 ColdFire Microcontroller with CAN | 128 / 32 | 80 LQFP | –40°C to 85°C | | MCF51AC128CCLKE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 80 LQFP | –40°C to 85°CC | | MCF51AC128ACPUE | MCF51AC128 ColdFire Microcontroller with CAN | 128 / 32 | 64 LQFP | –40°C to 85°C | | MCF51AC128CCPUE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 64 LQFP | –40°C to 85°C | | MCF51AC128CCFGE | MCF51AC128 ColdFire Microcontroller without CAN | 128 / 16 | 44 LQFP | –40°C to 85°C | Figure 4. MCF51AC256 Series ColdFire Microcontroller 44-Pin LQFP Table 4 shows the package pin assignments. Table 4. Pin Availability by Package Pin-Count | Pir | n Num | ber | Lowest < Priority> Highest | | | | | | | |-----|-------|-----|----------------------------|---------------------|---------|-------|--|--|--| | 80 | 64 | 44 | Port Pin | Alt 1 | Alt 2 | Alt 3 | | | | | 1 | 1 | 1 | PTC4 | SS2 | | | | | | | 2 | 2 | 2 | IRQ | TPMCLK <sup>1</sup> | | | | | | | 3 | 3 | 3 | RESET | | | | | | | | 4 | 4 | 4 | PTF0 | RGPIO8 | FTM1CH2 | | | | | | 5 | 5 | 5 | PTF1 | RGPIO9 | FTM1CH3 | | | | | | 6 | 6 | | PTF2 | RGPIO10 | FTM1CH4 | | | | | | 7 | 7 | _ | PTF3 | RGPIO11 | FTM1CH5 | | | | | MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 17 # 2 Electrical Characteristics This section contains electrical specification tables and reference timing diagrams for the MCF51AC256 microcontroller, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. These specifications will, however, be met for production silicon. Finalized specifications will be published after complete characterization and device qualifications have been completed. #### NOTE The parameters specified in this data sheet supersede any values found in the module specifications. ## 2.1 Parameter Classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate: **Table 5. Parameter Classifications** | Р | Those parameters are guaranteed during production testing on each individual device. | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | #### NOTE The classification is shown in the column labeled "C" in the parameter tables where appropriate. # 2.2 Absolute Maximum Ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 6 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ). MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance - <sup>2</sup> Junction to Ambient Natural Convection - <sup>3</sup> 1s Single layer board, one signal layer - <sup>4</sup> 2s2p Four layer board, 2 signal and 2 power layers The average chip-junction temperature $(T_I)$ in ${}^{\circ}C$ can be obtained from: $$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$ Eqn. 1 where: $T_A = Ambient temperature, °C$ $\theta_{\rm JA}$ = Package thermal resistance, junction-to-ambient, °C/W $$P_D = P_{int} + P_{I/O}$$ $P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power $P_{I/O}$ = Power dissipation on input and output pins — user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_A + 273^{\circ}C)$$ Eqn. 2 Solving Equation 1 and Equation 2 for K gives: $$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$ Eqn. 3 where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving Equation 1 and Equation 2 iteratively for any value of $T_A$ . # 2.4 Electrostatic Discharge (ESD) Protection Characteristics Although damage from static discharge is much less common on these devices than on early CMOS circuits, normal handling precautions should be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage. All ESD testing is in conformity with CDF-AEC-Q00 Stress Test Qualification for Automotive Grade Integrated Circuits. (http://www.aecouncil.com/) This device was qualified to AEC-Q100 Rev E. A device is considered to have failed if, after exposure to ESD pulses, the device no longer meets the device specification requirements. Complete dc parametric and functional testing is performed per the # Table 10. DC Characteristics (continued) | Num | С | Parameter | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|----------------------|--------------------------|------| | 3 | Р | Output low voltage — Low Drive (PTxDSn = 0) 5 V, I <sub>Load</sub> = 4 mA 3 V, I <sub>Load</sub> = 2 mA 5 V, I <sub>Load</sub> = 2 mA 3 V, I <sub>Load</sub> = 1 mA | | _ | _ | 1.5<br>1.5<br>0.8<br>0.8 | V | | J | • | Output low voltage — High Drive (PTxDSn = 1) $5 \text{ V, } I_{\text{Load}} = 15 \text{ mA} \\ 3 \text{ V, } I_{\text{Load}} = 8 \text{ mA} \\ 5 \text{ V, } I_{\text{Load}} = 8 \text{ mA} \\ 3 \text{ V, } I_{\text{Load}} = 4 \text{ mA} \\ \end{cases}$ | \<br>\ | _ | _ | 1.5<br>1.5<br>0.8<br>0.8 | | | 4 | С | Output high current — Max total I <sub>OH</sub> for all ports 5\ 3\ | | _ | _ | 100<br>60 | mA | | 5 | С | Output low current — Max total I <sub>OL</sub> for all ports 5 \ 3 \ | | _ | _ | 100<br>60 | mA | | 6 | Р | Input high voltage; all digital inputs | V <sub>IH</sub> | $0.65 \times V_{DD}$ | _ | _ | V | | 7 | Р | Input low voltage; all digital inputs | V <sub>IL</sub> | _ | _ | $0.35 \times V_{DD}$ | V | | 8 | D | Input hysteresis; all digital inputs | V <sub>hys</sub> | $0.06 \times V_{DD}$ | _ | _ | mV | | 9 | Р | Input leakage current; input only pins <sup>2</sup> | II <sub>In</sub> I | _ | 0.1 | 1 | μΑ | | 10 | Р | High impedance (off-state) leakage current <sup>2</sup> | II <sub>OZ</sub> I | _ | 0.1 | 1 | μΑ | | 11 | Р | Internal pullup resistors <sup>3</sup> | R <sub>PU</sub> | 20 | 45 | 65 | kΩ | | 12 | Р | Internal pulldown resistors <sup>4</sup> | R <sub>PD</sub> | 20 | 45 | 65 | kΩ | | 13 | С | Input capacitance; all non-supply pins | C <sub>In</sub> | _ | _ | 8 | pF | | 14 | Р | POR rearm voltage | V <sub>POR</sub> | 0.9 | 1.4 | 2.0 | V | | 15 | D | POR rearm time | t <sub>POR</sub> | 10 | _ | _ | μS | | 16 | Р | Low-voltage detection threshold — high range V <sub>DD</sub> falling V <sub>DD</sub> rising | | 4.2<br>4.27 | 4.35<br>4.4 | 4.5<br>4.6 | V | | 17 | Р | Low-voltage detection threshold — low range $V_{DD} \text{ falling } \\ V_{DD} \text{ rising V_{D$ | V <sub>LVDL</sub> | 2.48<br>2.5 | 2.68<br>2.7 | 2.7<br>2.72 | V | | 18 | Р | Low-voltage warning threshold — high range ${\rm V_{DD}} \ {\rm falling} \\ {\rm V_{DD}} \ {\rm rising} \\$ | | 4.2<br>4.27 | 4.4<br>4.45 | 4.5<br>4.6 | V | | 19 | Р | Low-voltage warning threshold low range ${\rm V_{DD}} \ {\rm falling} \\ {\rm V_{DD}} \ {\rm rising} \\$ | | 2.48<br>2.5 | 2.68<br>2.7 | 2.7<br>2.72 | V | | 20 | Т | Low-voltage inhibit reset/recover hysteresis 5 \ 3 \ | | _ | 100<br>60 | _ | mV | | 21 | D | RAM retention voltage | $V_{RAM}$ | _ | 0.6 | 1.0 | V | ## MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 #### **Table 10. DC Characteristics (continued)** | Num | С | Parameter | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|--------------------------------------------------------------------------------------------------------------------|-----------------|--------|----------------------|-----------|------| | | | DC injection current $^{5\ 6\ 7\ 8}$ (single pin limit) $V_{IN} > V_{DD} \\ V_{IN} < V_{SS}$ | | 0<br>0 | _ | 2<br>-0.2 | mA | | 22 | | DC injection current (Total MCU limit, includes sum of all stressed pins) $ \frac{V_{IN}>V_{DD}}{V_{IN}< V_{SS}} $ | I <sub>IC</sub> | 0<br>0 | | 25<br>-5 | mA | Typical values are based on characterization data at 25°C unless otherwise stated. - $^{6}\,$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ . - Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. - <sup>8</sup> The $\overline{\text{RESET}}$ pin does not have a clamp diode to $V_{DD}$ . Do not drive this pin above $V_{DD}$ . Figure 5. Typical I<sub>OH</sub> vs. V<sub>DD</sub>-V<sub>OH</sub> at V<sub>DD</sub> = 3 V (Low Drive, PTxDSn = 0) <sup>&</sup>lt;sup>2</sup> Measured with $V_{In} = V_{DD}$ or $V_{SS}$ . $<sup>^{3}</sup>$ Measured with $V_{In} = V_{SS}$ . <sup>&</sup>lt;sup>4</sup> Measured with $V_{In} = V_{DD}$ . Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption). Figure 6. Typical $I_{OH}$ vs. $V_{DD}-V_{OH}$ at $V_{DD}=3$ V (High Drive, PTxDSn = 1) Figure 7. Typical $I_{OH}$ vs. $V_{DD}-V_{OH}$ at $V_{DD}=5$ V (Low Drive, PTxDSn = 0) # 2.6 Supply Current Characteristics **Table 11. Supply Current Characteristics** | Num | С | Parameter | | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |-----|---|---------------------------------------------------------------------------|------------|------------------|---------------------|----------------------|------------------|------| | | | | 2 MHz | | 5 | 2.27 | _ | | | | | | Z IVIMZ | | 3.3 | 2.24 | | | | | | Run supply current measured at | 4 MU- | 4 MHz | 5 | 3.67 | _ | | | 1 | Т | | 4 MHZ | 3.3 | 3.64 | _ | | | | ı | ' | FEI mode, all modules off, system clock at: | 8 MHz | | 5 | 6.55 | | | | | | | O IVITIZ | | 3.3 | 6.54 | | | | | | | 16 MHz | | 5 | 11.90 | _ | | | | | | TO IVII IZ | | 3.3 | 11.85 | | | | | | | 2 MHz | | 5 | 3.28 | _ | | | | | | | | 3.3 | 3.26 | | | | | | | 4 MHz | | 5 | 4.33 | | | | 2 | Т | Run supply current measured at FEI mode, all modules on, system clock at: | 4 IVITZ | | 3.3 | 4.32 | | | | ۷ | ' | | 8 MHz | | 5 | 8.17 | | mA | | | | oyetem electrical | O IVII IZ | | 3.3 | 8.05 | | | | | | | 16 MHz | | 5 | 14.8 | _ | | | | | | TO IVII IZ | RI <sub>DD</sub> | 3.3 | 14.74 | | | | | | | 2 MHz | | 5 | 3.28 | | IIIA | | | | | | | 3.3 | 3.26 | | - | | | | | 4 MH- | | 5 | 4.69 | | | | 3 | Т | Run supply current measured at FBE mode, all modules off | 4 MHz | | 3.3 | 4.67 | | | | | | (RANGE = 1, HGO = 0), system | 8 MHz | | 5 | 7.48 | _ | | | | | clock at: | O IVII IZ | | 3.3 | 7.46 | _ | | | | | | 16 MHz | | 5 | 13.10 | _ | | | | | | TO IVII IZ | | 3.3 | 13.07 | _ | | | | | | 2 MHz | | 5 | 3.64 | _ | | | | | | Z IVII 1Z | | 3.3 | 3.63 | | | | | | D | 4 MHz | | 5 | 5.38 | _ | - | | 4 | Т | Run supply current measured at FBE mode, all modules on | ₩ IVII IZ | | 3.3 | 5.35 | _ | | | | | (RANGE = 1, HGO = 0), system | 8 MHz | | 5 | 8.65 | _ | | | | | clock at: | O IVITZ | | 3.3 | 8.64 | _ | | | | | | 16 MHz | | 5 | 15.55 | _ | | | | | | | | 3.3 | 15.40 | | | **Table 11. Supply Current Characteristics (continued)** | Num | С | Parameter | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |-----|---|----------------------------------------------------------------------------------|-----------------------|---------------------|----------------------|-------------------|--------| | 5 | С | Wait mode supply <sup>3</sup> current measured at | | 5 | 1.3 | 2 | - mA | | 3 | | (CPU clock = 2 MHz, f <sub>Bus</sub> = 1 MHz) | | 3 | 1.29 | 2 | ША | | 6 | C | Wait mode supply <sup>3</sup> current measured at | WI <sub>DD</sub> | 5 | 5.11 | 8 | mA | | | | (CPU clock = 16 MHz, f <sub>Bus</sub> = 8 MHz) | טטיייי | 3 | 5.1 | 8 | 1117 ( | | 7 | С | Wait mode supply <sup>3</sup> current measured at | | 5 | 15.24 | 25 | mA | | , | | (CPU clock = 50 MHz, f <sub>Bus</sub> = 25 MHz) | | 3 | 15.2 | 25 | 1117 ( | | 8 | С | Stop2 mode supply current -40 °C 25 °C 120 °C | S2I <sub>DD</sub> | 5 | 1.40 | 2.5<br>2.5<br>200 | μА | | Ü | | –40 °C<br>25 °C<br>120 °C | | 3 | 1.16 | 2.5<br>2.5<br>200 | μА | | 9 | С | Stop3 mode supply current -40 °C 25 °C 120 °C | S3I <sub>DD</sub> | 5 | 1.60 | 2.5<br>2.5<br>220 | μА | | | | -40 °C<br>25 °C<br>120 °C | · DD | 3 | 1.35 | 2.5<br>2.5<br>220 | μΑ | | 10 | С | RTI adder to stop2 or stop3 <sup>3</sup> , 25 °C | S23I <sub>DDRTI</sub> | 5 | 300 | | nA | | | | o initiaddel to stope of stops , 25 o | | 3 | 300 | | nA | | 11 | С | Adder to stop3 for oscillator enabled <sup>4</sup> (ERCLKEN =1 and EREFSTEN = 1) | S3I <sub>DDOSC</sub> | 5, 3 | 5 | | μА | <sup>&</sup>lt;sup>1</sup> Typicals are measured at 25 °C. <sup>&</sup>lt;sup>2</sup> Values given here are preliminary estimates prior to completing characterization. Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode <sup>&</sup>lt;sup>4</sup> Values given under the following conditions: low range operation (RANGE = 0), low power mode (HGO = 0). Figure 10. ADC Input Impedance Equivalency Diagram Table 14. 5 Volt 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}, V_{REFL} = V_{SSA}$ ) | Num | С | Characteristic | Conditions | Symb | Min | Typical <sup>1</sup> | Max | Unit | Comment | |-----|---|-------------------------------------------------------|-------------------------|--------------------|------|----------------------|-----|-------|----------------------| | 1 | Т | Supply current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 | | I <sub>DDA</sub> | _ | 133 | _ | μΑ | | | 2 | Т | Supply current<br>ADLPC = 1<br>ADLSM = 0<br>ADCO = 1 | | I <sub>DDA</sub> | _ | 218 | _ | μΑ | | | 3 | Т | Supply current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 | | I <sub>DDA</sub> | _ | 327 | _ | μΑ | | | 4 | D | Supply current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 | | I <sub>DDA</sub> | _ | 0.582 | 1 | mA | | | 5 | Т | Supply current | Stop, reset, module off | I <sub>DDA</sub> | _ | 0.011 | 1 | μΑ | | | 6 | В | ADC | High speed (ADLPC = 0) | | 2 | 3.3 | 5 | NALI- | t <sub>ADACK</sub> = | | 6 | Р | asynchronous<br>clock source | Low power (ADLPC = 1) | f <sub>ADACK</sub> | 1.25 | 2 | 3.3 | MHz | 1/f <sub>ADACK</sub> | # 2.10 MCG Specifications Table 16. MCG Frequency Specifications (Temperature Range = -40 to 105 °C Ambient) | Num | С | Rati | ing | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------|-------|----------------------|---------|-------------------| | 1 | С | Internal reference frequency $V_{DD} = 5 \text{ V}$ and temperature | y — factory trimmed at<br>= = 25 °C | f <sub>int_ft</sub> | _ | 32.768 | _ | kHz | | 2 | С | Average internal reference | frequency — untrimmed | f <sub>int_ut</sub> | 31.25 | _ | 39.0625 | kHz | | 3 | Т | Internal reference startup ti | me | t <sub>irefst</sub> | _ | 60 | 100 | μS | | | С | DCO output fraguancy | Low range (DRS=00) | | 16 | _ | 20 | | | 4 | С | DCO output frequency range — untrimmed <sup>2</sup> | Mid range (DRS=01) | f <sub>dco_ut</sub> | 32 | _ | 40 | MHz | | | С | range anammea | High range (DRS=10) | | 48 | _ | 60 | | | | Р | DCO output frequency <sup>2</sup> | Low range (DRS=00) | | _ | 16.82 | _ | | | 5 | Р | reference =32768Hz | Mid range (DRS=01) | f <sub>dco_DMX32</sub> | _ | 33.69 | _ | MHz | | | Р | | High range (DRS=10) | | _ | 50.48 | _ | | | 6 | D | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM) | | $\Delta f_{dco\_res\_t}$ | _ | ±0.1 | ±0.2 | %f <sub>dco</sub> | | 7 | D | Resolution of trimmed DCC voltage and temperature (n | | $\Delta f_{dco\_res\_t}$ | _ | ±0.2 | ±0.4 | %f <sub>dco</sub> | | 8 | D | Total deviation of trimmed D<br>voltage and temperature | CO output frequency over | Δf <sub>dco_t</sub> | _ | 0.5<br>-1.0 | ±2 | %f <sub>dco</sub> | | 9 | D | Total deviation of trimmed D<br>fixed voltage and temperatu | | Δf <sub>dco_t</sub> | _ | ±0.5 | ±1 | %f <sub>dco</sub> | | 10 | D | FLL acquisition time <sup>3</sup> | | t <sub>fll_acquire</sub> | | _ | 1 | ms | | 11 | D | PLL acquisition time <sup>4</sup> | | t <sub>pll_acquire</sub> | _ | _ | 1 | ms | | 12 | D | Long term jitter of DCO output clock (averaged over 2ms interval) <sup>5</sup> | | C <sub>Jitter</sub> | _ | 0.02 | 0.2 | %f <sub>dco</sub> | | 13 | D | VCO operating frequency | | f <sub>vco</sub> | 7.0 | _ | 55.0 | MHz | | 16 | D | Jitter of PLL output clock m | easured over 625 ns <sup>6</sup> | f <sub>pll_jitter_625ns</sub> | _ | 0.566 <sup>6</sup> | _ | %f <sub>pll</sub> | | 17 | D | Lock entry frequency tolera | ince <sup>7</sup> | D <sub>lock</sub> | ±1.49 | | ±2.98 | % | | Num | С | Rating | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|------------------------------------------------------|-----------------------|--------------------------|----------------------|------------------------------------------------------------|------| | 18 | D | Lock exit frequency tolerance <sup>8</sup> | D <sub>unl</sub> | ±4.47 | _ | ±5.97 | % | | 19 | D | Lock time — FLL | t <sub>fll_lock</sub> | _ | | t <sub>fll_acquire+</sub><br>1075(1/ <sup>f</sup> int_t) | S | | 20 | D | Lock time — PLL | t <sub>pll_lock</sub> | _ | _ | t <sub>pll_acquire+</sub><br>1075(1/ <sup>f</sup> pll_ref) | s | | 21 | D | Loss of external clock minimum frequency — RANGE = 0 | f <sub>loc_low</sub> | (3/5) × f <sub>int</sub> | _ | _ | kHz | <sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - <sup>4</sup> This specification applies when the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>BUS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. - 625 ns represents 5 time quanta for CAN applications, under worst case conditions of 8 MHz CAN bus clock, 1 Mbps CAN bus speed, and 8 time quanta per bit for bit time settings. 5 time quanta is the minimum time between a synchronization edge and the sample point of a bit using 8 time quanta per bit. - Below D<sub>lock</sub> minimum, the MCG enters lock. Above D<sub>lock</sub> maximum, the MCG will not enter lock. But if the MCG is already in lock, then the MCG may stay in lock. - Below D<sub>unl</sub> minimum, the MCG will not exit lock if already in lock. Above D<sub>unl</sub> maximum, the MCG is guaranteed to exit lock. # 2.11 AC Characteristics This section describes ac timing characteristics for each peripheral system. <sup>&</sup>lt;sup>2</sup> The resulting bus clock frequency must not exceed the maximum specified bus clock frequency of the device. This specification applies when the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. # 2.11.2 Timer (TPM/FTM) Module Timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. | NUM | С | Function | Symbol | Min | Max | Unit | |-----|---|---------------------------|---------------------|-----|---------------------|------------------| | 1 | _ | External clock frequency | f <sub>TPMext</sub> | DC | f <sub>Bus</sub> /4 | MHz | | 2 | _ | External clock period | t <sub>TPMext</sub> | 4 | _ | t <sub>cyc</sub> | | 3 | D | External clock high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>cyc</sub> | | 4 | D | External clock low time | t <sub>clkl</sub> | 1.5 | _ | t <sub>cyc</sub> | | 5 | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _ | t <sub>cyc</sub> | Table 18. TPM/FTM Input Timing Figure 13. Timer External Clock Figure 14. Timer Input Capture Pulse ## 2.11.3 MSCAN Table 19. MSCAN Wake-Up Pulse Characteristics | Num | С | Parameter | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------|------------------|-----|----------------------|-----|------| | 1 | D | MSCAN wake-up dominant pulse filtered | t <sub>WUP</sub> | _ | _ | 2 | μS | | 2 | D | MSCAN wake-up dominant pulse pass | t <sub>WUP</sub> | 5 | _ | 5 | μS | <sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at $V_{DD}$ = 5.0 V, 25 °C unless otherwise stated. Freescale Semiconductor 35 MCF51AC256 ColdFire Microcontroller Data Sheet, Rev.7 # 2.12 SPI Characteristics Table 20 and Figure 15 through Figure 18 describe the timing requirements for the SPI system. # Table 20. SPI Timing | No. | С | Function | Symbol | Min | Max | Unit | |-----|---|---------------------------------------------------|------------------------------------|------------------------------------------------|--------------------------------------------|----------------------------------------| | _ | D | Operating frequency Master Slave | f <sub>op</sub> | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz | | 1 | D | SPSCK period<br>Master<br>Slave | <sup>t</sup> spsck | 2<br>4 | 2048<br>— | t <sub>cyc</sub><br>t <sub>cyc</sub> | | 2 | D | Enable lead time<br>Master<br>Slave | t <sub>Lead</sub> | 1/2<br>1 | | t <sub>SPSCK</sub><br>t <sub>cyc</sub> | | 3 | D | Enable lag time<br>Master<br>Slave | t <sub>Lag</sub> | 1/2<br>1 | | t <sub>SPSCK</sub><br>t <sub>cyc</sub> | | 4 | D | Clock (SPSCK) high or low time<br>Master<br>Slave | twspsck | t <sub>cyc</sub> - 30<br>t <sub>cyc</sub> - 30 | 1024 t <sub>cyc</sub> | ns<br>ns | | 5 | D | Data setup time (inputs) Master Slave | t <sub>SU</sub> | 15<br>15 | 1 1 | ns<br>ns | | 6 | D | Data hold time (inputs) Master Slave | t <sub>HI</sub> | 0<br>25 | | ns<br>ns | | 7 | D | Slave access time | t <sub>a</sub> | _ | 1 | t <sub>cyc</sub> | | 8 | D | Slave MISO disable time | t <sub>dis</sub> | _ | 1 | t <sub>cyc</sub> | | 9 | D | Data valid (after SPSCK edge) Master Slave | t <sub>v</sub> | | 25<br>25 | ns<br>ns | | 10 | D | Data hold time (outputs) Master Slave | t <sub>HO</sub> | 0<br>0 | | ns<br>ns | | 11 | D | Rise time<br>Input<br>Output | t <sub>RI</sub><br>t <sub>RO</sub> | | t <sub>cyc</sub> – 25<br>25 | ns<br>ns | | 12 | D | Fall time<br>Input<br>Output | t <sub>FI</sub> | | t <sub>cyc</sub> – 25<br>25 | ns<br>ns | | Num | С | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|------------------------------------------------------------------------------------|-------------------------|-------------|----------------------|-------------------|--------| | 1 | _ | Supply voltage for program/erase | V <sub>prog/erase</sub> | 2.7 | _ | 5.5 | V | | 2 | _ | Supply voltage for read operation | V <sub>Read</sub> | 2.7 — 5.5 | | V | | | 3 | | Internal FCLK frequency <sup>2</sup> | f <sub>FCLK</sub> | 150 — 200 | | kHz | | | 4 | | Internal FCLK period (1/FCLK) t <sub>Fcyc</sub> 5 — 6.67 | | 6.67 | μS | | | | 5 | | Byte program time (random location) <sup>2</sup> | t <sub>prog</sub> | 9 | | t <sub>Fcyc</sub> | | | 6 | | Byte program time (burst mode) <sup>2</sup> | t <sub>Burst</sub> | 4 | | t <sub>Fcyc</sub> | | | 7 | | Page erase time <sup>3</sup> | t <sub>Page</sub> | 4000 | | t <sub>Fcyc</sub> | | | 8 | | Mass erase time <sup>2</sup> | t <sub>Mass</sub> | 20,000 | | t <sub>Fcyc</sub> | | | 9 | О | Program/erase endurance <sup>4</sup> $T_L$ to $T_H = -40$ °C to 105 °C $T = 25$ °C | _ | 10,000<br>— | <br>100,000 | | cycles | | 10 | С | Data retention <sup>5</sup> | t <sub>D_ret</sub> | 15 | 100 | _ | years | **Table 21. Flash Characteristics** ## 2.14 EMC Performance Electromagnetic compatibility (EMC) performance is highly dependant on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance. ### 2.14.1 Radiated Emissions Microcontroller radiated RF emissions are measured from 150 kHz to 1 GHz using the TEM/GTEM Cell method in accordance with the IEC 61967-2 and SAE J1752/3 standards. The measurement is performed with the microcontroller installed on a custom EMC evaluation board while running specialized EMC test software. The radiated emissions from the microcontroller are measured in a TEM cell in two package orientations (North and East). For more detailed information concerning the evaluation results, conditions and setup, please refer to the EMC Evaluation Report for this device. <sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at V<sub>DD</sub> = 5.0 V, 25 °C unless otherwise stated. <sup>&</sup>lt;sup>2</sup> The frequency of this clock is controlled by a software setting. These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase. Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale Semiconductor defines typical endurance, please refer to Engineering Bulletin EB619/D, Typical Endurance for Nonvolatile Memory. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale Semiconductor defines typical data retention, please refer to Engineering Bulletin EB618/D, Typical Data Retention for Nonvolatile Memory. **Mechanical Outline Drawings** # 3 Mechanical Outline Drawings Table 22 provides the available package types and their document numbers. The latest package outline/mechanical drawings are available on the MCF51AC256 Series Product Summary pages at http://www.freescale.com. To view the latest drawing, either: - Click on the appropriate link in Table 22, or - Open a browser to the Freescale E website (http://www.freescale.com), and enter the appropriate document number (from Table 22) in the "Enter Keyword" search box at the top of the page. **Table 22. Package Information** | Pin Count | Туре | Document No. | |-----------|------|--------------| | 80 | LQFP | 98ARL10530D | | 64 | LQFP | 98ASS23234W | | 64 | QFP | 98ASB42844B | | 44 | LQFP | 98ASS23225W | #### How to Reach Us: #### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support ### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2008-2010. All rights reserved. MCF51AC256 Rev.7 9/2011