Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I2S, LCD, LVD, POR, PWM, WDT | | Number of I/O | 84 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D - 16bit | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | 100-LQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl34z64vll4 | ### Ordering Information <sup>1</sup> | Part Number | Men | Maximum number of I\O's | | |--------------|------------|-------------------------|----| | | Flash (KB) | SRAM (KB) | | | MKL34Z64VLH4 | 64 | 8 | 54 | | MKL34Z64VLL4 | 64 | 8 | 84 | 1. To confirm current availability of ordererable part numbers, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a part number search. #### **Related Resources** | Туре | Description | Resource | |---------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | Selector Guide | The Freescale Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. | Solution Advisor | | Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device. | KL34P100M48SF4RM <sup>1</sup> | | Data Sheet | The Data Sheet includes electrical characteristics and signal connections. | KL34P100M48SF4 <sup>1</sup> | | Chip Errata | The chip mask set Errata provides additional or corrective information for a particular device mask set. | KINETIS_L_xN40H <sup>2</sup> | | Package | Package dimensions are provided in package drawings. | LQFP 64-pin: 98ASS23234W <sup>1</sup> | | drawing | | LQFP 100-pin: 98ASS23308W <sup>1</sup> | - 1. To find the associated resource, go to http://www.freescale.com and perform a search using this term. - 2. To find the associated resource, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a search using this term with the "x" replaced by the revision of the device you are using. ### 2.2.1 Voltage and current operating requirements Table 5. Voltage and current operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|------|-------| | $V_{DD}$ | Supply voltage | 1.71 | 3.6 | V | | | $V_{DDA}$ | Analog supply voltage | 1.71 | 3.6 | V | | | $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage | -0.1 | 0.1 | V | | | V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage | -0.1 | 0.1 | V | | | V <sub>IH</sub> | Input high voltage | | | | | | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | $0.7 \times V_{DD}$ | _ | V | | | | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V | $0.75 \times V_{DD}$ | _ | V | | | V <sub>IL</sub> | Input low voltage | | | | | | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | _ | $0.35 \times V_{DD}$ | V | | | | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V | _ | $0.3 \times V_{DD}$ | V | | | V <sub>HYS</sub> | Input hysteresis | 0.06 × V <sub>DD</sub> | _ | V | | | I <sub>ICIO</sub> | IO pin negative DC injection current — single pin • V <sub>IN</sub> < V <sub>SS</sub> -0.3V | -3 | _ | mA | 1 | | I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents of 16 contiguous pins • Negative current injection | -25 | _ | mA | | | V <sub>ODPU</sub> | Open drain pullup voltage level | V <sub>DD</sub> | V <sub>DD</sub> | V | 2 | | V <sub>RAM</sub> | V <sub>DD</sub> voltage required to retain RAM | 1.2 | _ | V | | All I/O pins are internally clamped to V<sub>SS</sub> through a ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> greater than V<sub>IO\_MIN</sub> (= V<sub>SS</sub>-0.3 V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R = (V<sub>IO\_MIN</sub> - V<sub>IN</sub>)/II<sub>ICIO</sub>I. ### 2.2.2 LVD and POR operating requirements ### Table 6. V<sub>DD</sub> supply LVD and POR operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------|---------------------------------------------------------------|------|------|------|------|-------| | V <sub>POR</sub> | Falling V <sub>DD</sub> POR detect voltage | 0.8 | 1.1 | 1.5 | V | _ | | V <sub>LVDH</sub> | Falling low-voltage detect threshold — high range (LVDV = 01) | 2.48 | 2.56 | 2.64 | V | _ | | | Low-voltage warning thresholds — high range | | | | | 1 | <sup>2.</sup> Open drain outputs must be pulled to V<sub>DD</sub>. | Table 8. | Power mode | transition | operating | behaviors ( | (continued) | ) | |----------|------------|------------|-----------|-------------|-------------|---| | | | | | | | | | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------|---------------|------|------|------|------|-------| | | • VLLS1 → RUN | _ | 112 | 124 | μs | | | | • VLLS3 → RUN | _ | 53 | 60 | μs | | | | • LLS → RUN | _ | 4.5 | 5.0 | μs | | | | VLPS → RUN | _ | 4.5 | 5.0 | μs | | | | • STOP → RUN | _ | 4.5 | 5.0 | μs | | <sup>1.</sup> Normal boot (FTFA\_FOPT[LPBOOT]=11). ## 2.2.5 Power consumption operating behaviors The maximum values stated in the following table represent characterized results equivalent to the mean plus three times the standard deviation (mean + 3 sigma). Table 9. Power consumption operating behaviors | Symbol | Description | | Тур. | Max | Unit | Note | |---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|----------|------|------| | I <sub>DDA</sub> | Analog supply current | _ | _ | See note | mA | 1 | | I <sub>DD_RUNCO_</sub> CM | Run mode current in compute operation - 48 MHz core / 24 MHz flash/ bus disabled, LPTMR running using 4 MHz internal reference clock, CoreMark® benchmark code executing from flash, at 3.0 V | _ | 6.7 | _ | mA | 2 | | I <sub>DD_RUNCO</sub> | Run mode current in compute operation<br>- 48 MHz core / 24 MHz flash / bus<br>clock disabled, code of while(1) loop<br>executing from flash, at 3.0 V | _ | 4.5 | 5.1 | mA | 3 | | I <sub>DD_RUN</sub> | Run mode current - 48 MHz core / 24 | at 1.8 V | 5.6 | 6.3 | mA | 3 | | | MHz bus and flash, all peripheral clocks disabled, code executing from flash | at 3.0 V | 5.4 | 6.0 | mA | | | I <sub>DD_RUN</sub> | Run mode current - 48 MHz core / 24 MHz bus and flash, all peripheral clocks enabled, code executing from flash, at 1.8 V | _ | 6.9 | 7.3 | mA | 3, 4 | | | Run mode current - 48 MHz core / 24 | at 25 °C | 6.9 | 7.1 | mA | | | | MHz bus and flash, all peripheral clocks enabled, code executing from flash, at 3.0 V | at 125 °C | 7.3 | 7.6 | mA | | Table 9. Power consumption operating behaviors (continued) | Symbol | Description | | Тур. | Max | Unit | Note | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|--------|------|------| | I <sub>DD_WAIT</sub> | Wait mode current - core disabled / 48<br>MHz system / 24 MHz bus / flash<br>disabled (flash doze enabled), all<br>peripheral clocks disabled, at 3.0 V | _ | 2.9 | 3.5 | mA | 3 | | I <sub>DD_WAIT</sub> | Wait mode current - core disabled / 24 MHz system / 24 MHz bus / flash disabled (flash doze enabled), wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled | _ | 2.2 | 2.8 | mA | 3 | | I <sub>DD_PSTOP2</sub> | Stop mode current with partial stop 2 clocking option - core and system disabled / 10.5 MHz bus, at 3.0 V | _ | 1.6 | 2.1 | mA | 3 | | I <sub>DD_VLPRCO_CM</sub> | Very-low-power run mode current in compute operation - 4 MHz core / 0.8 MHz flash / bus clock disabled, LPTMR running with 4 MHz internal reference clock, CoreMark benchmark code executing from flash, at 3.0 V | _ | 798 | | μА | 5 | | I <sub>DD_VLPRCO</sub> | Very low power run mode current in compute operation - 4 MHz core / 0.8 MHz flash / bus clock disabled, code executing from flash, at 3.0 V | _ | 167 | 336 | μΑ | 6 | | I <sub>DD_VLPR</sub> | Very low power run mode current - 4<br>MHz core / 0.8 MHz bus and flash, all<br>peripheral clocks disabled, code<br>executing from flash, at 3.0 V | _ | 192 | 354 | μΑ | 6 | | I <sub>DD_VLPR</sub> | Very low power run mode current - 4<br>MHz core / 0.8 MHz bus and flash, all<br>peripheral clocks enabled, code<br>executing from flash, at 3.0 V | _ | 257 | 431 | μΑ | 4, 6 | | I <sub>DD_VLPW</sub> | Very low power wait mode current -<br>core disabled / 4 MHz system / 0.8<br>MHz bus / flash disabled (flash doze<br>enabled), all peripheral clocks disabled,<br>at 3.0 V | _ | 112 | 286 | μА | 6 | | $I_{DD\_STOP}$ | Stop mode current at 3.0 V | at 25 °C | 306 | 328 | μΑ | _ | | | | at 50 °C | 322 | 349 | μΑ | | | | | at 70 °C | 348 | 382 | μΑ | | | | | at 85 °C | 384 | 433 | μΑ | | | | | at 105 °C | 481 | 578 | μΑ | | | I <sub>DD_VLPS</sub> | Very-low-power stop mode current at | at 25 °C | 2.71 | 5.03 | μΑ | - | | | 3.0 V | at 50 °C | 7.05 | 11.94 | μA | | | | | at 70 °C | 15.80 | 26.87 | μA | | | | | at 85 °C | 29.60 | 47.30 | μA | | | | | at 105 °C | 69.13 | 106.04 | μΑ | | Table 10. Low power mode peripheral adders — typical value (continued) | Symbol | Description | | Т | empera | ature (°0 | C) | | Unit | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|-----------|-----|-----|------| | | | -40 | 25 | 50 | 70 | 85 | 105 | | | I <sub>BG</sub> | Bandgap adder when BGEN bit is set and device is placed in VLPx, LLS, or VLLSx mode. | 45 | 45 | 45 | 45 | 45 | 45 | μА | | I <sub>ADC</sub> | ADC peripheral adder combining the measured values at V <sub>DD</sub> and V <sub>DDA</sub> by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions. | 366 | 366 | 366 | 366 | 366 | 366 | μА | | I <sub>LCD</sub> | LCD peripheral adder measured by placing the device in VLLS1 mode with external 32 kHz crystal enabled by means of the OSC0_CR[EREFSTEN, EREFSTEN] bits. VIREG disabled, resistor bias network enabled, 1/8 duty cycle, 8 x 36 configuration for driving 288 Segments, 32 Hz frame rate, no LCD glass connected. Includes ERCLK32K (32 kHz external crystal) power consumption. | 5 | 5 | 5 | 5 | 5 | 5 | μΑ | ### 2.2.5.1 Diagram: Typical IDD\_RUN operating behavior The following data was measured under these conditions: - MCG in FBE for run mode, and BLPE for VLPR mode - No GPIOs toggled - Code execution from flash with cache enabled - For the ALLOFF curve, all peripheral clocks are disabled except FTFA ## 2.2.7 Designing with radiated emissions in mind To find application notes that provide guidance on designing your system to minimize interference from radiated emissions: - 1. Go to www.freescale.com. - 2. Perform a keyword search for "EMC design." ## 2.2.8 Capacitance attributes Table 12. Capacitance attributes | Symbol | Description | Min. | Max. | Unit | |-----------------|-------------------|------|------|------| | C <sub>IN</sub> | Input capacitance | _ | 7 | pF | ## 2.3 Switching specifications ## 2.3.1 Device clock specifications Table 13. Device clock specifications | Symbol | Description | Min. | Max. | Unit | |--------------------------|-------------------------------------------------------------------------------------------------|------|------|------| | | Normal run mode | | | • | | f <sub>SYS</sub> | System and core clock | _ | 48 | MHz | | f <sub>BUS</sub> | Bus clock | _ | 24 | MHz | | f <sub>FLASH</sub> | Flash clock | _ | 24 | MHz | | f <sub>LPTMR</sub> | LPTMR clock | _ | 24 | MHz | | | VLPR and VLPS modes <sup>1</sup> | | | | | f <sub>SYS</sub> | System and core clock | _ | 4 | MHz | | f <sub>BUS</sub> | Bus clock | _ | 1 | MHz | | f <sub>FLASH</sub> | Flash clock | _ | 1 | MHz | | f <sub>LPTMR</sub> | LPTMR clock <sup>2</sup> | _ | 24 | MHz | | f <sub>ERCLK</sub> | External reference clock | _ | 16 | MHz | | f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _ | 16 | MHz | | f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | _ | 16 | MHz | | f <sub>TPM</sub> | TPM asynchronous clock | _ | 8 | MHz | | f <sub>UART0</sub> | UART0 asynchronous clock | _ | 8 | MHz | - The frequency limitations in VLPR and VLPS modes here override any frequency specification listed in the timing specification for any other module. These same frequency limits apply to VLPS, whether VLPS was entered from RUN or from VLPR. - 2. The LPTMR can be clocked at this speed in VLPR or VLPS only when the source is an external pin. ### 2.3.2 General switching specifications These general-purpose specifications apply to all signals configured for GPIO and UART signals. Table 14. General switching specifications | Description | Min. | Max. | Unit | Notes | |-------------------------------------------------------------------------------------|------|------|---------------------|-------| | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5 | _ | Bus clock<br>cycles | 1 | | External RESET and NMI pin interrupt pulse width — Asynchronous path | 100 | _ | ns | 2 | | GPIO pin interrupt pulse width — Asynchronous path | 16 | _ | ns | 2 | | Port rise and fall time | _ | 36 | ns | 3 | - 1. The greater synchronous and asynchronous timing must be met. - 2. This is the shortest pulse that is guaranteed to be recognized. - 3. 75 pF load ## 2.4 Thermal specifications ## 2.4.1 Thermal operating requirements Table 15. Thermal operating requirements | Symbol | Description | Min. | Max. | Unit | |----------------|--------------------------|------|------|------| | T <sub>J</sub> | Die junction temperature | -40 | 125 | °C | | T <sub>A</sub> | Ambient temperature | -40 | 105 | °C | ### 2.4.2 Thermal attributes Table 16. Thermal attributes | Board type | Symbol | Description | 100 LQFP | 64 LQFP | Unit | Notes | |-------------------|--------|--------------------------------------------------------------|----------|---------|------|-------| | Single-layer (1S) | 00/1 | Thermal resistance, junction to ambient (natural convection) | 64 | 69 | °C/W | 1 | | Symbol | Description | | Min. | Тур. | Max. | Unit | Notes | |--------------------------|------------------------------------------|--------------------------------------------------------------------------------|--------|------|---------------------------------------------------------------|------|-------| | | | 1464 × f <sub>fll_ref</sub> | | | | | | | J <sub>cyc_fll</sub> | FLL period jitter | | _ | 180 | _ | ps | 7 | | | • f <sub>VCO</sub> = 48 M | Hz | | | | | | | t <sub>fll_acquire</sub> | FLL target freque | ncy acquisition time | _ | _ | 1 | ms | 8 | | | • | Pl | LL | | | | | | f <sub>vco</sub> | VCO operating fre | equency | 48.0 | _ | 100 | MHz | | | I <sub>pll</sub> | PLL operating cur PLL at 96 M 2 MHz, VDI | rent<br>IHz ( $f_{OSC\_hi\_1} = 8$ MHz, $f_{pll\_ref} =$<br>V multiplier = 48) | _ | 1060 | _ | μА | 9 | | I <sub>pll</sub> | | rent<br>IHz ( $f_{osc\_hi\_1} = 8$ MHz, $f_{pll\_ref} =$<br>V multiplier = 24) | _ | 600 | _ | μА | 9 | | f <sub>pll_ref</sub> | PLL reference fre | quency range | 2.0 | _ | 4.0 | MHz | | | J <sub>cyc_pll</sub> | PLL period jitter (I | RMS) | | | | | 10 | | | • f <sub>vco</sub> = 48 MH | <del>l</del> z | _ | 120 | _ | ps | | | | • f <sub>vco</sub> = 100 M | lHz | _ | | _ | ps | | | J <sub>acc_pll</sub> | PLL accumulated | jitter over 1µs (RMS) | | | | | 10 | | | • f <sub>vco</sub> = 48 MH | Ηz | _ | 1350 | _ | ps | | | | • f <sub>vco</sub> = 100 M | lHz | _ | 600 | _ | ps | | | D <sub>lock</sub> | Lock entry freque | ncy tolerance | ± 1.49 | _ | ± 2.98 | % | | | D <sub>unl</sub> | Lock exit frequence | cy tolerance | ± 4.47 | _ | ± 5.97 | % | | | t <sub>pll_lock</sub> | Lock detector dete | ection time | _ | _ | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S | 11 | - 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode) - 2. The deviation is relative to the factory trimmed frequency at nominal V<sub>DD</sub> and 25 °C, f<sub>ints\_ft</sub>. - 3. These typical values listed are with the slow internal reference clock (FEI) using factory tim and DMX32 = 0. - The resulting system clock frequencies must not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature must be considered. - 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 1. - 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device. - 7. This specification is based on standard deviation (RMS) of period or frequency. - 8. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 9. Excludes any oscillator currents that are also consuming power while PLL is in operation. - This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary. - 11. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. #### Peripheral operating requirements and behaviors - 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL. - 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency. - 3. Proper PC board layout procedures must be followed to achieve specifications. - 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set. ### 3.4 Memories and memory interfaces ### 3.4.1 Flash electrical specifications This section describes the electrical characteristics of the flash memory module. ### 3.4.1.1 Flash timing specifications — program and erase The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead. Table 21. NVM program/erase timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------------|------------------------------------------|------|------|------|------|-------| | t <sub>hvpgm4</sub> | Longword Program high-voltage time | _ | 7.5 | 18 | μs | _ | | t <sub>hversscr</sub> | Sector Erase high-voltage time | _ | 13 | 113 | ms | 1 | | t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _ | 52 | 452 | ms | 1 | | t <sub>hversall</sub> | Erase All high-voltage time | _ | 52 | 452 | ms | 1 | <sup>1.</sup> Maximum time based on expectations at cycling end-of-life. # 3.4.1.2 Flash timing specifications — commands Table 22. Flash command timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-----------------------------------------------|------|------|------|------|-------| | | Read 1s Block execution time | | | | | _ | | t <sub>rd1blk128k</sub> | 128 KB program flash | _ | _ | 1.7 | ms | | | t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _ | _ | 60 | μs | 1 | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 45 | μs | 1 | | t <sub>rdrsrc</sub> | Read Resource execution time | _ | _ | 30 | μs | 1 | | t <sub>pgm4</sub> | Program Longword execution time | _ | 65 | 145 | μs | _ | | | Erase Flash Block execution time | | | | | 2 | | t <sub>ersblk128k</sub> | 128 KB program flash | _ | 88 | 600 | ms | | | Table 22. | Flash command tim | ing specifications | (continued) | |-----------|-------------------|--------------------|-------------| |-----------|-------------------|--------------------|-------------| | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------|-------------------------------------------|------|------|------|------|-------| | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 14 | 114 | ms | 2 | | t <sub>rd1all</sub> | Read 1s All Blocks execution time | _ | _ | 1.8 | ms | _ | | t <sub>rdonce</sub> | Read Once execution time | _ | _ | 25 | μs | 1 | | t <sub>pgmonce</sub> | Program Once execution time | _ | 65 | _ | μs | _ | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 175 | 1300 | ms | 2 | | t <sub>vfykey</sub> | Verify Backdoor Access Key execution time | _ | _ | 30 | μs | 1 | - 1. Assumes 25 MHz flash clock frequency. - 2. Maximum times for erase parameters based on expectations at cycling end-of-life. # 3.4.1.3 Flash high voltage current behaviors Table 23. Flash high voltage current behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------------|------|------|------|------| | I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _ | 2.5 | 6.0 | mA | | I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation | _ | 1.5 | 4.0 | mA | # 3.4.1.4 Reliability specifications Table 24. NVM reliability specifications | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | | |-------------------------|----------------------------------------|------|-------------------|------|--------|-------|--| | Program Flash | | | | | | | | | t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | | years | | | | t <sub>nvmretp1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | _ | | | n <sub>nvmcycp</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | | - Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619. - 2. Cycling endurance represents number of program/erase cycles at -40 °C $\leq$ T $_{j}$ $\leq$ 125 °C. ## 3.5 Security and integrity modules There are no specifications necessary for the device's security and integrity modules. Table 27. Comparator and 6-bit DAC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------|------|------|------|------------------| | I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled) | _ | 7 | _ | μΑ | | INL | 6-bit DAC integral non-linearity | -0.5 | _ | 0.5 | LSB <sup>3</sup> | | DNL | 6-bit DAC differential non-linearity | -0.3 | _ | 0.3 | LSB | - 1. Typical hysteresis is measured with input voltage range limited to 0.6 to $V_{DD}$ -0.6 V. - 2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level. - 3. 1 LSB = V<sub>reference</sub>/64 Figure 9. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0) #### Peripheral operating requirements and behaviors All timing is shown with respect to $20\%~V_{DD}$ and $80\%~V_{DD}$ thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all SPI pins. Table 28. SPI master mode timing on slew rate disabled pads | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|--------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>periph</sub> | 2048 x<br>t <sub>periph</sub> | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 5 | twspsck | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | 1024 x<br>t <sub>periph</sub> | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 18 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 0 | _ | ns | _ | | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 15 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | <sup>1.</sup> For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). Table 29. SPI master mode timing on slew rate enabled pads | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|---------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>periph</sub> | 2048 x<br>t <sub>periph</sub> | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | 1024 x<br>t <sub>periph</sub> | ns | | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 96 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 0 | _ | ns | _ | | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 52 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 36 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | <sup>1.</sup> For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). <sup>2.</sup> $t_{periph} = 1/f_{periph}$ <sup>2.</sup> $t_{periph} = 1/f_{periph}$ - 1. If configured as an output. - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 11. SPI master mode timing (CPHA = 0) - 1.If configured as output - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 12. SPI master mode timing (CPHA = 1) Table 30. SPI slave mode timing on slew rate disabled pads | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|--------------------|------------------------|-------------------------|------------------------|---------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | 0 | f <sub>periph</sub> /4 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 4 x t <sub>periph</sub> | _ | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1 | _ | t <sub>periph</sub> | _ | Table 30. SPI slave mode timing on slew rate disabled pads (continued) | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------| | 4 | t <sub>Lag</sub> | Enable lag time | 1 | _ | t <sub>periph</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _ | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 2.5 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 3.5 | _ | ns | _ | | 8 | t <sub>a</sub> | Slave access time | _ | t <sub>periph</sub> | ns | 3 | | 9 | t <sub>dis</sub> | Slave MISO disable time | _ | t <sub>periph</sub> | ns | 4 | | 10 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 31 | ns | _ | | 11 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 12 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 13 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | - 1. For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). - 2. $t_{periph} = 1/f_{periph}$ - 3. Time to data active from high-impedance state - 4. Hold time to high-impedance state Table 31. SPI slave mode timing on slew rate enabled pads | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | 0 | f <sub>periph</sub> /4 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 4 x t <sub>periph</sub> | _ | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1 | _ | t <sub>periph</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1 | _ | t <sub>periph</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _ | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 2 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 7 | _ | ns | _ | | 8 | t <sub>a</sub> | Slave access time | _ | t <sub>periph</sub> | ns | 3 | | 9 | t <sub>dis</sub> | Slave MISO disable time | _ | t <sub>periph</sub> | ns | 4 | | 10 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 122 | ns | _ | | 11 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 12 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>Fl</sub> | Fall time input | | | | | | 13 | t <sub>RO</sub> | Rise time output | _ | 36 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | - 1. For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). - 2. $t_{periph} = 1/f_{periph}$ - 3. Time to data active from high-impedance state - 4. Hold time to high-impedance state ### 3.8.3 **UART** See General switching specifications. ## 3.9 Human-machine interfaces (HMI) ## 3.9.1 LCD electrical characteristics Table 33. LCD electricals | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|---------------------------------------------|------|------|-------|---------------------|-------| | f <sub>Frame</sub> | LCD frame frequency | | | | | | | | • GCR[FFR]=0 | 23.3 | _ | 73.1 | Hz | | | | GCR[FFR]=1 | 46.6 | _ | 146.2 | Hz | | | C <sub>LCD</sub> | LCD charge pump capacitance — nominal value | _ | 100 | _ | nF | 1 | | C <sub>BYLCD</sub> | LCD bypass capacitance — nominal value | _ | 100 | _ | nF | 1 | | C <sub>Glass</sub> | LCD glass capacitance | _ | 2000 | 8000 | pF | 2 | | V <sub>IREG</sub> | V <sub>IREG</sub> | | | | V | 3 | | | • RVTRIM=0000 | _ | 0.91 | _ | | | | | • RVTRIM=1000 | _ | 0.92 | _ | | | | | • RVTRIM=0100 | _ | 0.93 | _ | | | | | • RVTRIM=1100 | _ | 0.94 | _ | | | | | • RVTRIM=0010 | _ | 0.96 | _ | | | | | • RVTRIM=1010 | _ | 0.97 | _ | | | | | • RVTRIM=0110 | _ | 0.98 | _ | | | | | • RVTRIM=1110 | _ | 0.99 | _ | | | | | • RVTRIM=0001 | _ | 1.01 | _ | | | | | • RVTRIM=1001 | _ | 1.02 | _ | | | | | • RVTRIM=0101 | _ | 1.03 | _ | | | | | • RVTRIM=1101 | _ | 1.05 | _ | | | | | • RVTRIM=0011 | _ | 1.06 | _ | | | | | • RVTRIM=1011 | _ | 1.07 | _ | | | | | • RVTRIM=0111 | _ | 1.08 | _ | | | | | • RVTRIM=1111 | _ | 1.09 | _ | | | | $\Delta_{RTRIM}$ | V <sub>IREG</sub> TRIM resolution | _ | _ | 3.0 | % V <sub>IREG</sub> | | | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | 64-pin LQFP | 98ASS23234W | | 100-pin LQFP | 98ASS23308W | ### 5 Pinout ## 5.1 KL34 Signal Multiplexing and Pin Assignments The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin. | 100<br>LQFP | 64<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-------------|------------|----------|-----------------------|-----------------------|-------|-----------|----------|----------------|-----------|-----------------|---------|--------| | 1 | 1 | PTE0 | DISABLED | LCD_P48 | PTE0 | SPI1_MISO | UART1_TX | RTC_<br>CLKOUT | CMP0_OUT | I2C1_SDA | LCD_P48 | | | 2 | 2 | PTE1 | DISABLED | LCD_P49 | PTE1 | SPI1_MOSI | UART1_RX | | SPI1_MISO | I2C1_SCL | LCD_P49 | | | 3 | _ | PTE2 | DISABLED | LCD_P50 | PTE2 | SPI1_SCK | | | | | LCD_P50 | | | 4 | _ | PTE3 | DISABLED | LCD_P51 | PTE3 | SPI1_MISO | | | SPI1_MOSI | | LCD_P51 | | | 5 | _ | PTE4 | DISABLED | LCD_P52 | PTE4 | SPI1_PCS0 | | | | | LCD_P52 | | | 6 | _ | PTE5 | DISABLED | LCD_P53 | PTE5 | | | | | | LCD_P53 | | | 7 | _ | PTE6 | DISABLED | LCD_P54 | PTE6 | | | | | | LCD_P54 | | | 8 | 3 | VDD | VDD | VDD | | | | | | | | | | 9 | 4 | VSS | VSS | VSS | | | | | | | | | | 10 | _ | NC | NC | NC | | | | | | | | | | 11 | _ | NC | NC | NC | | | | | | | | | | 12 | _ | NC | NC | NC | | | | | | | | | | 13 | _ | NC | NC | NC | | | | | | | | | | 14 | 5 | PTE16 | LCD_P55/<br>ADC0_SE1 | LCD_P55/<br>ADC0_SE1 | PTE16 | SPI0_PCS0 | UART2_TX | TPM_<br>CLKIN0 | | | LCD_P55 | | | 15 | 6 | PTE17 | LCD_P56/<br>ADC0_SE5a | LCD_P56/<br>ADC0_SE5a | PTE17 | SPI0_SCK | UART2_RX | TPM_<br>CLKIN1 | | LPTMR0_<br>ALT3 | LCD_P56 | | | 16 | 7 | PTE18 | LCD_P57/<br>ADC0_SE2 | LCD_P57/<br>ADC0_SE2 | PTE18 | SPI0_MOSI | | I2C0_SDA | SPI0_MISO | | LCD_P57 | | | 17 | 8 | PTE19 | LCD_P58/<br>ADC0_SE6a | LCD_P58/<br>ADC0_SE6a | PTE19 | SPI0_MISO | | I2C0_SCL | SPI0_MOSI | | LCD_P58 | | | 18 | 9 | PTE20 | LCD_P59/<br>ADC0_SE0 | LCD_P59/<br>ADC0_SE0 | PTE20 | | TPM1_CH0 | UARTO_TX | | | LCD_P59 | | | 19 | 10 | PTE21 | LCD_P60/<br>ADC0_SE4a | LCD_P60/<br>ADC0_SE4a | PTE21 | | TPM1_CH1 | UARTO_RX | | | LCD_P60 | | ### **Pinout** | 100<br>LQFP | 64<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-------------|------------|------------------|------------------------|------------------------|------------------|-----------|----------|----------------|-----------|-----------------|---------|--------| | 20 | 11 | PTE22 | ADC0_SE3 | ADC0_SE3 | PTE22 | | TPM2_CH0 | UART2_TX | | | | | | 21 | 12 | PTE23 | ADC0_SE7a | ADC0_SE7a | PTE23 | | TPM2_CH1 | UART2_RX | | | | | | 22 | 13 | VDDA | VDDA | VDDA | | | | | | | | | | 23 | 14 | VREFH | VREFH | VREFH | | | | | | | | | | 24 | 15 | VREFL | VREFL | VREFL | | | | | | | | | | 25 | 16 | VSSA | VSSA | VSSA | | | | | | | | | | 26 | 17 | PTE29 | CMP0_IN5/<br>ADC0_SE4b | CMP0_IN5/<br>ADC0_SE4b | PTE29 | | TPM0_CH2 | TPM_<br>CLKIN0 | | | | | | 27 | 18 | PTE30 | ADC0_SE23/<br>CMP0_IN4 | ADC0_SE23/<br>CMP0_IN4 | PTE30 | | TPM0_CH3 | TPM_<br>CLKIN1 | | | | | | 28 | 19 | PTE31 | DISABLED | | PTE31 | | TPM0_CH4 | | | | | | | 29 | _ | VSS | VSS | VSS | | | | | | | | | | 30 | _ | VDD | VDD | VDD | | | | | | | | | | 31 | 20 | PTE24 | DISABLED | | PTE24 | | TPM0_CH0 | | I2C0_SCL | | | | | 32 | 21 | PTE25 | DISABLED | | PTE25 | | TPM0_CH1 | | I2C0_SDA | | | | | 33 | ı | PTE26 | DISABLED | | PTE26 | | TPM0_CH5 | | | RTC_<br>CLKOUT | | | | 34 | 22 | PTA0 | SWD_CLK | | PTA0 | | TPM0_CH5 | | | | SWD_CLK | | | 35 | 23 | PTA1 | DISABLED | | PTA1 | UARTO_RX | TPM2_CH0 | | | | | | | 36 | 24 | PTA2 | DISABLED | | PTA2 | UARTO_TX | TPM2_CH1 | | | | | | | 37 | 25 | PTA3 | SWD_DIO | | PTA3 | I2C1_SCL | TPM0_CH0 | | | | SWD_DIO | | | 38 | 26 | PTA4 | NMI_b | | PTA4 | I2C1_SDA | TPM0_CH1 | | | | NMI_b | | | 39 | 27 | PTA5 | DISABLED | | PTA5 | | TPM0_CH2 | | | | | | | 40 | _ | PTA6 | DISABLED | | PTA6 | | TPM0_CH3 | | | | | | | 41 | _ | PTA7 | DISABLED | | PTA7 | | TPM0_CH4 | | | | | | | 42 | 28 | PTA12 | DISABLED | | PTA12 | | TPM1_CH0 | | | | | | | 43 | 29 | PTA13 | DISABLED | | PTA13 | | TPM1_CH1 | | | | | | | 44 | _ | PTA14 | DISABLED | | PTA14 | SPI0_PCS0 | UARTO_TX | | | | | | | 45 | _ | PTA15 | DISABLED | | PTA15 | SPI0_SCK | UARTO_RX | | | | | | | 46 | _ | PTA16 | DISABLED | | PTA16 | SPI0_MOSI | | | SPI0_MISO | | | | | 47 | _ | PTA17 | DISABLED | | PTA17 | SPI0_MISO | | | SPI0_MOSI | | | | | 48 | 30 | VDD | VDD | VDD | | | | | | | | | | 49 | 31 | VSS | VSS | VSS | | | | | | | | | | 50 | 32 | PTA18 | EXTAL0 | EXTAL0 | PTA18 | | UART1_RX | TPM_<br>CLKIN0 | | | | | | 51 | 33 | PTA19 | XTAL0 | XTAL0 | PTA19 | | UART1_TX | TPM_<br>CLKIN1 | | LPTMR0_<br>ALT1 | | | | 52 | 34 | PTA20 | RESET_b | | PTA20 | | | | | | RESET_b | | | 53 | 35 | PTB0/<br>LLWU_P5 | LCD_P0/<br>ADC0_SE8 | LCD_P0/<br>ADC0_SE8 | PTB0/<br>LLWU_P5 | I2C0_SCL | TPM1_CH0 | | | | LCD_P0 | | | 54 | 36 | PTB1 | LCD_P1/<br>ADC0_SE9 | LCD_P1/<br>ADC0_SE9 | PTB1 | I2C0_SDA | TPM1_CH1 | | | | LCD_P1 | | ### 8.3.1 Example This is an example of an attribute: | Symbol | Description | Min. | Max. | Unit | |--------|---------------------------------|------|------|------| | CIN_D | Input capacitance: digital pins | _ | 7 | pF | ### 8.4 Definition: Rating A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure: - Operating ratings apply during operation of the chip. - Handling ratings apply when the chip is not powered. ### 8.4.1 Example This is an example of an operating rating: | Symbol | Description | Min. | Max. | Unit | |----------|---------------------------|------|------|------| | $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2 | V | ## 8.5 Result of exceeding a rating ### 8.6 Relationship between ratings and operating requirements ## 8.7 Guidelines for ratings and operating requirements Follow these guidelines for ratings and operating requirements: - Never exceed any of the chip's ratings. - During normal operation, don't exceed any of the chip's operating requirements. - If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible. ### 8.8 Definition: Typical value A typical value is a specified value for a technical characteristic that: - Lies within the range of values specified by the operating behavior - Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions Typical values are provided as design guidelines and are neither tested nor guaranteed. Table 35. Typical value conditions | Symbol | Description | Value | Unit | |----------------|----------------------|-------|------| | T <sub>A</sub> | Ambient temperature | 25 | °C | | $V_{DD}$ | 3.3 V supply voltage | 3.3 | V | # 9 Revision history The following table provides a revision history for this document. Table 36. Revision history | Rev. No. | Date | Substantial Changes | |----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 3/2014 | Updated the front page and restructured the chapters Updated Voltage and current operating behaviors Updated EMC radiated emissions operating behaviors Updated Power mode transition operating behaviors Updated Capacitance attributes Updated Gootnote in the Device clock specifications Added V <sub>REFH</sub> and V <sub>REFL</sub> in the 12-bit ADC electrical characteristics Updated footnote to the V <sub>DACR</sub> in the 12-bit DAC operating requirements Added Inter-Integrated Circuit Interface (I2C) timing | | 4 | 5/2014 | <ul> <li>Updated Power consumption operating behaviors</li> <li>Updated Definition: Operating behavior</li> </ul> | | 5 | 08/2014 | <ul> <li>Updated related source in the front page</li> <li>Updated Power consumption operating behaviors</li> </ul> |