



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 32MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB                    |
| Peripherals                | Brown-out Detect/Reset, Cap Sense, DMA, I <sup>2</sup> S, POR, PWM, WDT |
| Number of I/O              | 37                                                                      |
| Program Memory Size        | 64KB (64K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 4K x 8                                                                  |
| RAM Size                   | 10K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                             |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                   |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 48-UFQFN Exposed Pad                                                    |
| Supplier Device Package    | 48-UFQFPN (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l151c8u6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                                              |                       |                           | Low-         | Low-           |                                                                                        | Stop                                  | 5                                        | Standby                                  |
|----------------------------------------------|-----------------------|---------------------------|--------------|----------------|----------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------|------------------------------------------|
| lps                                          | Run/Active            | Sleep                     | power<br>Run | power<br>Sleep |                                                                                        | Wakeup<br>capability                  |                                          | Wakeup<br>capability                     |
| DAC                                          | Y                     | Y                         | Y            | Y              | Y                                                                                      | -                                     | -                                        | -                                        |
| Temperature<br>sensor                        | Y                     | Y                         | Y            | Y              | Y                                                                                      | -                                     | -                                        | -                                        |
| Comparators                                  | Y                     | Y                         | Y            | Y              | Y                                                                                      | Y                                     | -                                        | -                                        |
| 16-bit and 32-bit<br>Timers                  | Y                     | Y                         | Y            | Y              | -                                                                                      | -                                     | -                                        | -                                        |
| IWDG                                         | Y                     | Y                         | Y            | Y              | Y                                                                                      | Y                                     | Y                                        | Y                                        |
| WWDG                                         | Y                     | Y                         | Y            | Y              | -                                                                                      | -                                     | -                                        | -                                        |
| Touch sensing                                | Y                     | -                         | -            | -              | -                                                                                      | -                                     | -                                        | -                                        |
| Systick Timer                                | Y                     | Y                         | Y            | Y              | -                                                                                      | -                                     | -                                        | -                                        |
| GPIOs                                        | Y                     | Y                         | Y            | Y              | Y                                                                                      | Y                                     | -                                        | 3 Pins                                   |
| Wakeup time to<br>Run mode                   | 0 µs                  | 0.36 µs                   | 3 µs         | 32 µs          |                                                                                        | < 8 µs                                | < 8 µs 50 µs                             |                                          |
|                                              |                       |                           |              |                | 0.5 μA (No<br>RTC) V <sub>DD</sub> =1.8V<br>1.4 μA (with<br>RTC) V <sub>DD</sub> =1.8V |                                       | 0.3 μA (No RTC)<br>V <sub>DD</sub> =1.8V |                                          |
| Consumption<br>V <sub>DD</sub> =1.8V to 3.6V | Down to<br>214 µA/MHz | Down to                   | Down to      | Down to        |                                                                                        |                                       |                                          | 1 μA (with RTC)<br>V <sub>DD</sub> =1.8V |
| (Typ)                                        | (from Flash)          | 50 μA/MHz<br>(from Flash) | 9 µA         | 4.4 µA         |                                                                                        | 5 µA (No<br>) V <sub>DD</sub> =3.0V   |                                          | IA (No RTC)<br>/ <sub>DD</sub> =3.0V     |
|                                              |                       |                           |              |                |                                                                                        | δ μΑ (with<br>) V <sub>DD</sub> =3.0V |                                          | 3 µA (with<br>≎) V <sub>DD</sub> =3.0V   |

| Table 5. Working mode-dependent functionalities | (from Run/active down to standby) (continued) |
|-------------------------------------------------|-----------------------------------------------|
|                                                 |                                               |

1. The startup on communication line wakes the CPU which was made possible by an EXTI, this induces a delay before entering run mode.

# 3.2 ARM<sup>®</sup> Cortex<sup>®</sup>-M3 core with MPU

The ARM<sup>®</sup> Cortex<sup>®</sup>-M3 processor is the industry leading processor for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The memory protection unit (MPU) improves system reliability by defining the memory attributes (such as read/write access permissions) for different memory regions. It provides up to eight different regions and an optional predefined background region.

Owing to its embedded ARM core, the STM32L151x6/8/B and STM32L152x6/8/B devices are compatible with all ARM tools and software.



#### Nested vectored interrupt controller (NVIC)

The ultra-low-power STM32L151x6/8/B and STM32L152x6/8/B devices embed a nested vectored interrupt controller able to handle up to 45 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>®</sup>-M3) and 16 priority levels.

- Closely coupled NVIC gives low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Closely coupled NVIC core interface
- Allows early processing of interrupts
- Processing of *late arriving*, higher-priority interrupts
- Support for tail-chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimal interrupt latency.

# 3.3 Reset and supply management

### 3.3.1 **Power supply schemes**

- V<sub>DD</sub> = 1.65 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins.
- $V_{SSA}$ ,  $V_{DDA}$  = 1.65 to 3.6 V: external analog power supplies for ADC, reset blocks, RCs and PLL (minimum voltage to be applied to  $V_{DDA}$  is 1.8 V when the ADC is used).  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$ , respectively.

### 3.3.2 Power supply supervisor

The device has an integrated ZEROPOWER power-on reset (POR)/power-down reset (PDR) that can be coupled with a brownout reset (BOR) circuitry.

The device exists in two versions:

- The version with BOR activated at power-on operates between 1.8 V and 3.6 V.
- The other version without BOR operates between 1.65 V and 3.6 V.

After the  $V_{DD}$  threshold is reached (1.65 V or 1.8 V depending on the BOR which is active or not at power-on), the option byte loading process starts, either to confirm or modify default thresholds, or to disable the BOR permanently: in this case, the  $V_{DD}$  min value becomes 1.65 V (whatever the version, BOR active or not, at power-on).

When BOR is active at power-on, it ensures proper operation starting from 1.8 V whatever the power ramp-up phase before it reaches 1.8 V. When BOR is not active at power-up, the power ramp-up should guarantee that 1.65 V is reached on  $V_{DD}$  at least 1 ms after it exits the POR area.



# 3.15.5 Window watchdog (WWDG)

The window watchdog is based on a 7-bit down-counter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

# 3.16 Communication interfaces

# 3.16.1 I<sup>2</sup>C bus

Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes.

They support dual slave addressing (7-bit only) and both 7- and 10-bit addressing in master mode. A hardware CRC generation/verification is embedded.

They can be served by DMA and they support SM Bus 2.0/PM Bus.

#### 3.16.2 Universal synchronous/asynchronous receiver transmitter (USART)

All USART interfaces are able to communicate at speeds of up to 4 Mbit/s. They provide hardware management of the CTS and RTS signals and are ISO 7816 compliant. They support IrDA SIR ENDEC and have LIN Master/Slave capability.

All USART interfaces can be served by the DMA controller.

# 3.16.3 Serial peripheral interface (SPI)

Up to two SPIs are able to communicate at up to 16 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes.

Both SPIs can be served by the DMA controller.

### 3.16.4 Universal serial bus (USB)

The STM32L151x6/8/B and STM32L152x6/8/B devices embed a USB device peripheral compatible with the USB full speed 12 Mbit/s. The USB interface implements a full speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and supports suspend/resume. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator).



|         |        | Pin     |          |                    |          |                         |               |                                                  | Pins functions                                   | ,                                    |
|---------|--------|---------|----------|--------------------|----------|-------------------------|---------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------|
| LQFP100 | LQFP64 | TFBGA64 | UFBGA100 | LQFP48 or UFQFPN48 | Pin name | Pin type <sup>(1)</sup> | I/O structure | Main<br>function <sup>(2)</sup><br>(after reset) | Alternate functions                              | Additional<br>functions              |
| 53      | 35     | F8      | K11      | 27                 | PB14     | I/O                     | FT            | PB14                                             | SPI2_MISO/<br>USART3_RTS/<br>LCD_SEG14//TIM9_CH2 | ADC_IN20/<br>COMP1_INP               |
| 54      | 36     | F7      | K10      | 28                 | PB15     | I/O                     | FT            | PB15                                             | SPI2_MOSI/LCD_SEG15/<br>TIM11_CH1                | ADC_IN21/<br>COMP1_INP/<br>RTC_REFIN |
| 55      | -      | -       | K9       | -                  | PD8      | I/O                     | FT            | PD8                                              | USART3_TX/<br>LCD_SEG28                          | -                                    |
| 56      | -      | -       | K8       | -                  | PD9      | I/O                     | FT            | PD9                                              | USART3_RX/<br>LCD_SEG29                          | -                                    |
| 57      | -      | -       | J12      | -                  | PD10     | I/O                     | FT            | PD10                                             | USART3_CK/<br>LCD_SEG30                          | -                                    |
| 58      | -      | -       | J11      | -                  | PD11     | I/O                     | FT            | PD11                                             | USART3_CTS/<br>LCD_SEG31                         | -                                    |
| 59      | -      | -       | J10      | -                  | PD12     | I/O                     | FT            | PD12                                             | TIM4_CH1/<br>USART3_RTS/<br>LCD_SEG32            | -                                    |
| 60      | -      | -       | H12      | -                  | PD13     | I/O                     | FT            | PD13                                             | TIM4_CH2/LCD_SEG33                               | -                                    |
| 61      | -      | -       | H11      | -                  | PD14     | I/O                     | FT            | PD14                                             | TIM4_CH3/LCD_SEG34                               | -                                    |
| 62      | -      | -       | H10      | -                  | PD15     | I/O                     | FT            | PD15                                             | TIM4_CH4/LCD_SEG35                               | -                                    |
| 63      | 37     | F6      | E12      | -                  | PC6      | I/O                     | FT            | PC6                                              | TIM3_CH1/LCD_SEG24                               | -                                    |
| 64      | 38     | E7      | E11      | -                  | PC7      | I/O                     | FT            | PC7                                              | TIM3_CH2/LCD_SEG25                               | -                                    |
| 65      | 39     | E8      | E10      | -                  | PC8      | I/O                     | FT            | PC8                                              | TIM3_CH3/LCD_SEG26                               | -                                    |
| 66      | 40     | D8      | D12      | -                  | PC9      | I/O                     | FT            | PC9                                              | TIM3_CH4/LCD_SEG27                               | -                                    |
| 67      | 41     | D7      | D11      | 29                 | PA8      | I/O                     | FT            | PA8                                              | USART1_CK/MCO/<br>LCD_COM0                       | -                                    |
| 68      | 42     | C7      | D10      | 30                 | PA9      | I/O                     | FT            | PA9                                              | USART1_TX/LCD_COM1                               | -                                    |
| 69      | 43     | C6      | C12      | 31                 | PA10     | I/O                     | FT            | PA10                                             | USART1_RX/LCD_COM2                               | -                                    |
| 70      | 44     | C8      | B12      | 32                 | PA11     | I/O                     | FT            | PA11                                             | USART1_CTS/<br>SPI1_MISO                         | USB_DM                               |



|         |        | Pins    |          |                    |                   |                         |               |                                                  | Pins functions                               |                         |
|---------|--------|---------|----------|--------------------|-------------------|-------------------------|---------------|--------------------------------------------------|----------------------------------------------|-------------------------|
| LQFP100 | LQFP64 | TFBGA64 | UFBGA100 | LQFP48 or UFQFPN48 | Pin name          | Pin type <sup>(1)</sup> | I/O structure | Main<br>function <sup>(2)</sup><br>(after reset) | Alternate functions                          | Additional<br>functions |
| 71      | 45     | B8      | A12      | 33                 | PA12              | I/O                     | FT            | PA12                                             | USART1_RTS/<br>SPI1_MOSI                     | USB_DP                  |
| 72      | 46     | A8      | A11      | 34                 | PA13              | I/O                     | FT            | JTMS-<br>SWDIO                                   | JTMS-SWDIO                                   | -                       |
| 73      | -      | -       | C11      | -                  | PH2               | I/O                     | FT            | PH2                                              | -                                            | -                       |
| 74      | 47     | D5      | F11      | 35                 | V <sub>SS_2</sub> | S                       | -             | V <sub>SS_2</sub>                                | -                                            | -                       |
| 75      | 48     | E5      | G11      | 36                 | V <sub>DD_2</sub> | S                       | -             | V <sub>DD_2</sub>                                | -                                            | -                       |
| 76      | 49     | A7      | A10      | 37                 | PA14              | I/O                     | FT            | JTCK<br>-SWCLK                                   | JTCK-SWCLK                                   | -                       |
| 77      | 50     | A6      | A9       | 38                 | PA15              | I/O                     | FT            | JTDI                                             | TIM2_CH1_ETR/PA15/<br>SPI1_NSS/<br>LCD_SEG17 | -                       |
| 78      | 51     | B7      | B11      | -                  | PC10              | I/O                     | FT            | PC10                                             | USART3_TX/LCD_SEG28<br>/LCD_SEG40/LCD_COM4   | -                       |
| 79      | 52     | B6      | C10      | -                  | PC11              | I/O                     | FT            | PC11                                             | USART3_RX/LCD_SEG29<br>/LCD_SEG41/LCD_COM5   | -                       |
| 80      | 53     | C5      | B10      | -                  | PC12              | I/O                     | FT            | PC12                                             | USART3_CK/LCD_SEG30<br>/LCD_SEG42/LCD_COM6   | -                       |
| 81      | -      | -       | C9       | -                  | PD0               | I/O                     | FT            | PD0                                              | SPI2_NSS/TIM9_CH1                            | -                       |
| 82      | -      | -       | B9       | -                  | PD1               | I/O                     | FT            | PD1                                              | SPI2_SCK                                     | -                       |
| 83      | 54     | B5      | C8       | -                  | PD2               | I/O                     | FT            | PD2                                              | TIM3_ETR/LCD_SEG31/<br>LCD_SEG43/LCD_COM7    | -                       |
| 84      | -      | -       | B8       | -                  | PD3               | I/O                     | FT            | PD3                                              | USART2_CTS/<br>SPI2_MISO                     | -                       |
| 85      | -      | -       | B7       | -                  | PD4               | I/O                     | FT            | PD4                                              | USART2_RTS/<br>SPI2_MOSI                     | -                       |
| 86      | -      | -       | A6       | -                  | PD5               | I/O                     | FT            | PD5                                              | USART2_TX                                    | -                       |
| 87      | -      | -       | B6       | -                  | PD6               | I/O                     | FT            | PD6                                              | USART2_RX                                    | -                       |
| 88      | -      | -       | A5       | -                  | PD7               | I/O                     | FT            | PD7                                              | USART2_CK/TIM9_CH2                           | -                       |
| 89      | 55     | A5      | A8       | 39                 | PB3               | I/O                     | FT            | JTDO                                             | TIM2_CH2/PB3/<br>SPI1_SCK/LCD_SEG7/<br>JTDO  | COMP2_INM               |

### Table 8. STM32L151x6/8/B and STM32L152x6/8/B pin definitions (continued)



|         |        | Pins    | 5        |                    |                   |                         |               |                                                  | Pins functions                                 |                         |
|---------|--------|---------|----------|--------------------|-------------------|-------------------------|---------------|--------------------------------------------------|------------------------------------------------|-------------------------|
| LQFP100 | LQFP64 | TFBGA64 | UFBGA100 | LQFP48 or UFQFPN48 | Pin name          | Pin type <sup>(1)</sup> | I/O structure | Main<br>function <sup>(2)</sup><br>(after reset) | Alternate functions                            | Additional<br>functions |
| 90      | 56     | A4      | A7       | 40                 | PB4               | I/O                     | FT            | NJTRST                                           | TIM3_CH1/PB4/<br>SPI1_MISO/LCD_SEG8/<br>NJTRST | COMP2_INP               |
| 91      | 57     | C4      | C5       | 41                 | PB5               | I/O                     | FT            | PB5                                              | I2C1_SMBA/TIM3_CH2/<br>SPI1_MOSI/LCD_SEG9      | COMP2_INP               |
| 92      | 58     | D3      | B5       | 42                 | PB6               | I/O                     | FT            | PB6                                              | I2C1_SCL/TIM4_CH1/<br>USART1_TX                |                         |
| 93      | 59     | C3      | B4       | 43                 | PB7               | I/O                     | FT            | PB7                                              | I2C1_SDA/TIM4_CH2/<br>USART1_RX                | PVD_IN                  |
| 94      | 60     | B4      | A4       | 44                 | BOOT0             | Ι                       | В             | BOOT0                                            | -                                              | -                       |
| 95      | 61     | B3      | A3       | 45                 | PB8               | I/O                     | FT            | PB8                                              | TIM4_CH3/I2C1_SCL/<br>LCD_SEG16/TIM10_CH1      | -                       |
| 96      | 62     | A3      | B3       | 46                 | PB9               | I/O                     | FT            | PB9                                              | TIM4_CH4/I2C1_SDA/<br>LCD_COM3/TIM11_CH1       | -                       |
| 97      | -      | -       | C3       | -                  | PE0               | I/O                     | FT            | PE0                                              | TIM4_ETR/LCD_SEG36/<br>TIM10_CH1               | -                       |
| 98      | -      | -       | A2       | -                  | PE1               | I/O                     | FT            | PE1                                              | LCD_SEG37/TIM11_CH1                            | -                       |
| 99      | 63     | D4      | D3       | 47                 | V <sub>SS_3</sub> | S                       | -             | V <sub>SS_3</sub>                                | -                                              | -                       |
| 100     | 64     | E4      | C4       | 48                 | $V_{DD_3}$        | S                       | -             | V <sub>DD_3</sub>                                | -                                              | -                       |

| Table 8. STM32L151x6/8/B and STM32L152x6/8/B pin definitions (continued) | Table 8. STM32L151x6/8/B | 3 and STM32L152x6/8/B | pin definitions | (continued) |
|--------------------------------------------------------------------------|--------------------------|-----------------------|-----------------|-------------|
|--------------------------------------------------------------------------|--------------------------|-----------------------|-----------------|-------------|

1. I = input, O = output, S = supply.

 Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripheral that is included. For example, if a device has only one SPI and two USARTs, they will be called SPI1 and USART1 & USART2, respectively. Refer to *Table 2 on page 11*.

3. Applicable to STM32L152xx devices only. In STM32L151xx devices, this pin should be connected to V<sub>DD</sub>.

4. The PC14 and PC15 I/Os are only configured as OSC32\_IN/OSC32\_OUT when the LSE oscillator is on (by setting the LSEON bit in the RCC\_CSR register). The LSE oscillator pins OSC32\_IN/OSC32\_OUT can be used as general-purpose PC14/PC15 I/Os, respectively, when the LSE oscillator is off (after reset, the LSE oscillator is off). The LSE has priority over the GPIO function. For more details, refer to Using the OSC32\_IN/OSC32\_OUT pins as GPIO PC14/PC15 port pins section in the STM32L1xxxx reference manual (RM0038).

 The PH0 and PH1 I/Os are only configured as OSC\_IN/OSC\_OUT when the HSE oscillator is on (by setting the HSEON bit in the RCC\_CR register). The HSE oscillator pins OSC\_IN/OSC\_OUT can be used as general-purpose PH0/PH1 I/Os, respectively, when the HSE oscillator is off (after reset, the HSE oscillator is off). The HSE has priority over the GPIO function.

6. Unlike in the LQFP64 package, there is no PC3 in the TFBGA64 package. The V<sub>REF+</sub> functionality is provided instead.



# 6.1.6 Power supply scheme



Figure 12. Power supply scheme



| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to +150 | °C   |
| Τ <sub>J</sub>   | Maximum junction temperature | 150         | °C   |

#### Table 12. Thermal characteristics

# 6.3 Operating conditions

# 6.3.1 General operating conditions

| Symbol                          | Parameter                                                    | Conditions                                                  | Min      | Max                         | Unit |  |  |
|---------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|----------|-----------------------------|------|--|--|
| f <sub>HCLK</sub>               | Internal AHB clock frequency                                 | -                                                           | 0        | 32                          |      |  |  |
| f <sub>PCLK1</sub>              | Internal APB1 clock frequency                                | -                                                           | 0        | 32                          | MHz  |  |  |
| f <sub>PCLK2</sub>              | Internal APB2 clock frequency                                | -                                                           | 0        | 32                          |      |  |  |
|                                 |                                                              | BOR detector disabled                                       | 1.65     | 3.6                         |      |  |  |
| V <sub>DD</sub>                 | Standard operating voltage                                   | BOR detector enabled,<br>at power on                        | 1.8      | 3.6                         | V    |  |  |
|                                 |                                                              | BOR detector disabled, after power on                       | 1.65     | 3.6                         |      |  |  |
| V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage<br>(ADC and DAC not used)           | Must be the same voltage as                                 | 1.65     | 3.6                         | V    |  |  |
|                                 | Analog operating voltage<br>(ADC or DAC used)                | V <sub>DD</sub> <sup>(2)</sup>                              | 1.8      | 3.6                         | v    |  |  |
|                                 | Input voltage on FT pins <sup>(3)</sup>                      | 2.0 V ≤V <sub>DD</sub> ≤ 3.6 V                              | -0.3     | 5.5                         |      |  |  |
| V <sub>IN</sub>                 |                                                              | $1.65 \text{ V} \le \text{V}_{\text{DD}} \le 2.0 \text{ V}$ | -0.3     | 5.25                        | V    |  |  |
|                                 | Input voltage on BOOT0 pin<br>Input voltage on any other pin |                                                             | 0<br>0.3 | 5.5<br>V <sub>DD</sub> +0.3 |      |  |  |
| P <sub>D</sub>                  | Power dissipation at $T_A = 85 \ ^{\circ}C^{(4)}$            | BGA100 package                                              | -        | 339                         | mW   |  |  |
| Та                              |                                                              | Maximum power dissipation                                   | -40 85   |                             | °C   |  |  |
| IA                              | Temperature range                                            | Low power dissipation <sup>(5)</sup>                        | -40      | 105                         | − °C |  |  |
| TJ                              | Junction temperature range                                   | -40 °C ≤T <sub>A</sub> ≤105°C                               | -40      | 105                         | °C   |  |  |

#### Table 13. General operating conditions

1. When the ADC is used, refer to Table 54: ADC characteristics.

2. It is recommended to power V<sub>DD</sub> and V<sub>DDA</sub> from the same source. A maximum difference of 300 mV between V<sub>DD</sub> and V<sub>DDA</sub> can be tolerated during power-up and operation.

3. To sustain a voltage higher than  $V_{DD}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled.

 If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub> max (see Table 12: Thermal characteristics on page 53).

In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub> max (see *Table 12: Thermal characteristics on page 53*).



| Symbol                                                | Parameter                                           | Cons                                                                                | f <sub>HCLK</sub>                                     | Tun     |       | )     | Unit   |      |    |
|-------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------|---------|-------|-------|--------|------|----|
| Symbol                                                | Parameter                                           | Conditions                                                                          |                                                       | Тур     | 55 °C | 85 °C | 105 °C | Unit |    |
|                                                       |                                                     |                                                                                     | Range 3,                                              | 1 MHz   | 270   | 400   | 400    | 400  |    |
|                                                       |                                                     |                                                                                     | V <sub>CORE</sub> =1.2 V                              | 2 MHz   | 470   | 600   | 600    | 600  | μA |
| Supply<br>current in<br>I <sub>DD (Run</sub> Run mode | f <sub>HSE</sub> = f <sub>HCLK</sub>                | VOS[1:0] = 11                                                                       | 4 MHz                                                 | 890     | 1025  | 1025  | 1025   |      |    |
|                                                       | up to 16 MHz,                                       | Range 2,                                                                            | 4 MHz                                                 | 1       | 1.3   | 1.3   | 1.3    |      |    |
|                                                       | included<br>f <sub>HSE</sub> = f <sub>HCLK</sub> /2 | V <sub>CORE</sub> =1.5 V                                                            | 8 MHz                                                 | 2       | 2.5   | 2.5   | 2.5    |      |    |
|                                                       |                                                     | above 16 MHz<br>(PLL ON) <sup>(2)</sup><br>urrent in<br>tun mode,<br>ode<br>xecuted | VOS[1:0] = 10                                         | 16 MHz  | 3.9   | 5     | 5      | 5    | -  |
|                                                       | Supply                                              |                                                                                     | Range 1,<br>V <sub>CORE</sub> =1.8 V<br>VOS[1:0] = 01 | 8 MHz   | 2.16  | 3     | 3      | 3    |    |
|                                                       |                                                     |                                                                                     |                                                       | 16 MHz  | 4.8   | 5.5   | 5.5    | 5.5  |    |
| from                                                  | code                                                |                                                                                     |                                                       | 32 MHz  | 9.6   | 11    | 11     | 11   |    |
| Flash) 6                                              | executed from Flash                                 |                                                                                     | Range 2,<br>V <sub>CORE</sub> =1.5 V<br>VOS[1:0] = 10 | 16 MHz  | 4     | 5     | 5      | 5    | mA |
|                                                       |                                                     |                                                                                     | Range 1,<br>V <sub>CORE</sub> =1.8 V<br>VOS[1:0] = 01 | 32 MHz  | 9.4   | 11    | 11     | 11   |    |
|                                                       |                                                     | MSI clock, 65 kHz                                                                   | Range 3,                                              | 65 kHz  | 0.05  | 0.085 | 0.09   | 0.1  |    |
|                                                       |                                                     | MSI clock, 524 kHz                                                                  | V <sub>CORE</sub> =1.2 V                              | 524 kHz | 0.15  | 0.185 | 0.19   | 0.2  | 1  |
|                                                       | MSI clock, 4.2 MHz                                  | VOS[1:0] = 11                                                                       | 4.2 MHz                                               | 0.9     | 1     | 1     | 1      |      |    |

1. Guaranteed by characterization results, unless otherwise specified.

2. Oscillator bypassed (HSEBYP = 1 in RCC\_CR register).



57

| Symbol               | Parameter                                                            | Cond                                 | itions                                                | f                 | Тур  |       | Max <sup>(1)</sup> |                    | Unit |
|----------------------|----------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------|-------------------|------|-------|--------------------|--------------------|------|
| Symbol               | Falailletei                                                          | Conditions                           |                                                       | f <sub>HCLK</sub> | 1.7b | 55 °C | 85 °C              | 105 °C             | Onit |
|                      |                                                                      |                                      | Range 3,                                              | 1 MHz             | 200  | 300   | 300                | 300                |      |
|                      |                                                                      |                                      | V <sub>CORE</sub> =1.2 V                              | 2 MHz             | 380  | 500   | 500                | 500                | μA   |
|                      |                                                                      | f <sub>HSE</sub> = f <sub>HCLK</sub> | VOS[1:0] = 11                                         | 4 MHz             | 720  | 860   | 860                | 860 <sup>(3)</sup> |      |
|                      | up to 16 MHz,<br>included<br>f <sub>HSE</sub> = f <sub>HCLK</sub> /2 | up to 16 MHz,                        | Range 2,                                              | 4 MHz             | 0.9  | 1     | 1                  | 1                  |      |
|                      |                                                                      | V <sub>CORE</sub> =1.5 V             | 8 MHz                                                 | 1.65              | 2    | 2     | 2                  |                    |      |
| Supply current       | above 16 MHz                                                         | VOS[1:0] = 10                        | 16 MHz                                                | 3.2               | 3.7  | 3.7   | 3.7                | 1                  |      |
|                      | Supply current                                                       | (PLL ON) <sup>(2)</sup>              | Range 1,<br>V <sub>CORE</sub> =1.8 V<br>VOS[1:0] = 01 | 8 MHz             | 2    | 2.5   | 2.5                | 2.5                |      |
| I <sub>DD (Run</sub> | in Run mode.                                                         |                                      |                                                       | 16 MHz            | 4    | 4.5   | 4.5                | 4.5                |      |
| from                 | from RAM,                                                            |                                      |                                                       | 32 MHz            | 7.7  | 8.5   | 8.5                | 8.5                | mA   |
| RAM)                 | Flash switched<br>off                                                | HSI clock source                     | Range 2,<br>V <sub>CORE</sub> =1.5 V<br>VOS[1:0] = 10 | 16 MHz            | 3.3  | 3.8   | 3.8                | 3.8                |      |
|                      |                                                                      | (16 MHz)                             | Range 1,<br>V <sub>CORE</sub> =1.8 V<br>VOS[1:0] = 01 | 32 MHz            | 7.8  | 9.2   | 9.2                | 9.2                |      |
|                      | MSI clock, 65 kHz<br>MSI clock, 524 kHz                              | MSI clock, 65 kHz                    | Range 3,                                              | 65 kHz            | 40   | 60    | 60                 | 80                 |      |
|                      |                                                                      | V <sub>CORE</sub> =1.2 V             | 524 kHz                                               | 110               | 140  | 140   | 160                | μA                 |      |
|                      |                                                                      | MSI clock, 4.2 MHz                   | VOS[1:0] = 11                                         | 4.2 MHz           | 700  | 800   | 800                | 820                |      |

#### Table 18. Current consumption in Run mode, code with data processing running from RAM

1. Guaranteed by characterization results, unless otherwise specified.

2. Oscillator bypassed (HSEBYP = 1 in RCC\_CR register).

3. Tested in production.



# 6.3.6 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 15: High-speed external clock source AC timing diagram*.

| Symbol                                       | Parameter                           | Conditions                       | Min             | Тур | Мах             | Unit |
|----------------------------------------------|-------------------------------------|----------------------------------|-----------------|-----|-----------------|------|
| f                                            | User external clock source          | CSS is on or<br>PLL is used      | 1               | 8   | 32              | MHz  |
| f <sub>HSE_ext</sub>                         | frequency                           | CSS is off, PLL<br>not used      | 0               | 0   | 52              |      |
| V <sub>HSEH</sub>                            | OSC_IN input pin high level voltage |                                  | $0.7V_{DD}$     | -   | V <sub>DD</sub> | V    |
| V <sub>HSEL</sub>                            | OSC_IN input pin low level voltage  | -                                | V <sub>SS</sub> | -   | $0.3V_{DD}$     | v    |
| t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time             |                                  | 12              | -   | -               | ns   |
| t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub>   | OSC_IN rise or fall time            |                                  | -               | -   | 20              | 115  |
| C <sub>in(HSE)</sub>                         | OSC_IN input capacitance            | -                                | -               | 2.6 | -               | pF   |
| DuCy <sub>(HSE)</sub>                        | Duty cycle                          | -                                | 45              | -   | 55              | %    |
| ١L                                           | OSC_IN Input leakage current        | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -               | -   | ±1              | μA   |

Table 26. High-speed external user clock characteristics<sup>(1)</sup>

1. Guaranteed by design.









Figure 17. HSE oscillator circuit diagram

1. R<sub>EXT</sub> value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 29*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                                                                                     | Conditions                            | Min   | Тур    | Мах | Unit |  |
|-------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------|-------|--------|-----|------|--|
| f <sub>LSE</sub>                    | Low speed external oscillator<br>frequency                                                    | -                                     | -     | 32.768 | -   | kHz  |  |
| R <sub>F</sub>                      | Feedback resistor -                                                                           |                                       | -     | 1.2    | -   | MΩ   |  |
| C <sup>(2)</sup>                    | Recommended load capacitance versus equivalent serial resistance of the crystal $(R_S)^{(3)}$ | R <sub>S</sub> = 30 kΩ                | -     | 8      | -   | pF   |  |
| I <sub>LSE</sub>                    | LSE driving current                                                                           | $V_{DD}$ = 3.3 V, $V_{IN}$ = $V_{SS}$ | -     | -      | 1.1 | μA   |  |
|                                     |                                                                                               | V <sub>DD</sub> = 1.8 V               | -     | 450    | -   |      |  |
| I <sub>DD (LSE)</sub>               | LSE oscillator current<br>consumption                                                         | V <sub>DD</sub> = 3.0 V               | -     | 600    | -   | nA   |  |
|                                     |                                                                                               | V <sub>DD</sub> = 3.6V                | - 750 |        | -   |      |  |
| 9 <sub>m</sub>                      | Oscillator transconductance                                                                   | -                                     | 3     | -      | -   | µA/V |  |
| t <sub>SU(LSE)</sub> <sup>(4)</sup> | Startup time                                                                                  | V <sub>DD</sub> is stabilized         | -     | 1      | -   | s    |  |

| Table 29. LSE oscillator characteristics | s (f <sub>LSE</sub> = 32.768 kHz) <sup>(1)</sup> |
|------------------------------------------|--------------------------------------------------|
|------------------------------------------|--------------------------------------------------|

1. Guaranteed by characterization results.

2. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

 The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value for example MSIV-TIN32.768kHz. Refer to crystal manufacturer for more details.



# Multi-speed internal (MSI) RC oscillator

| Table 32. MSI oscillator characteristics |                                                                                          |                                          |      |     |      |  |  |  |  |
|------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------|------|-----|------|--|--|--|--|
| Symbol                                   | Parameter                                                                                | Condition                                | Тур  | Мах | Unit |  |  |  |  |
|                                          |                                                                                          | MSI range 0                              | 65.5 | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 1                              | 131  | -   | ku-  |  |  |  |  |
|                                          |                                                                                          | MSI range 2                              | 262  | -   | kHz  |  |  |  |  |
| f <sub>MSI</sub>                         | Frequency after factory calibration, done at $V_{DD}$ = 3.3 V and T <sub>A</sub> = 25 °C | MSI range 3                              | 524  | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 4                              | 1.05 | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 5                              | 2.1  | -   | MHz  |  |  |  |  |
|                                          |                                                                                          | MSI range 6                              | 4.2  | -   |      |  |  |  |  |
| ACC <sub>MSI</sub>                       | Frequency error after factory calibration                                                | -                                        | ±0.5 | -   | %    |  |  |  |  |
| D <sub>TEMP(MSI)</sub> <sup>(1)</sup>    | MSI oscillator frequency drift<br>0 °C ≤T <sub>A</sub> ≤85 °C                            | -                                        | ±3   | -   | %    |  |  |  |  |
| D <sub>VOLT(MSI)</sub> <sup>(1)</sup>    |                                                                                          |                                          |      |     | %/V  |  |  |  |  |
|                                          |                                                                                          | MSI range 0                              | 0.75 | -   |      |  |  |  |  |
|                                          | MSI oscillator power consumption                                                         | MSI range 1                              | 1    | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 2                              | 1.5  | -   | μA   |  |  |  |  |
| I <sub>DD(MSI)</sub> <sup>(2)</sup>      |                                                                                          | MSI range 3                              | 2.5  | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 4                              | 4.5  | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 5                              | 8    | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 6                              | 15   | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 0                              | 30   | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 1                              | 20   | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 2                              | 15   | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 3                              | 10   | -   |      |  |  |  |  |
| towner                                   | MSI oscillator startup time                                                              | MSI range 4                              | 6    | -   | 116  |  |  |  |  |
| t <sub>SU(MSI)</sub>                     |                                                                                          | MSI range 5                              | 5    | -   | μs   |  |  |  |  |
|                                          |                                                                                          | MSI range 6,<br>Voltage range 1<br>and 2 | 3.5  | -   |      |  |  |  |  |
|                                          |                                                                                          | MSI range 6,<br>Voltage range 3          | 5    | -   |      |  |  |  |  |

# Table 32. MSI oscillator characteristics





# 6.3.9 Memory characteristics

The characteristics are given at  $T_{\text{A}}$  = -40 to 105  $^{\circ}\text{C}$  unless otherwise specified.

#### **RAM** memory

| Table | 34.   | RAM | and | hardware   | reaisters |
|-------|-------|-----|-----|------------|-----------|
|       | • • • |     |     | indiana io |           |

| Symbol | Parameter                          | Conditions           | Min  | Тур | Max | Unit |
|--------|------------------------------------|----------------------|------|-----|-----|------|
| VRM    | Data retention mode <sup>(1)</sup> | STOP mode (or RESET) | 1.65 | -   | -   | V    |

1. Minimum supply voltage without losing data stored in RAM (in Stop mode or under Reset) or in hardware registers (only in Stop mode).

### Flash memory and data EEPROM

| Symbol                                                                                     | Parameter                                             | Conditions                                      | Min  | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------|------|------|--------------------|------|
| V <sub>DD</sub>                                                                            | Operating voltage<br>Read / Write / Erase             | -                                               | 1.65 | -    | 3.6                | V    |
| Programming / erasing time fo<br>t <sub>prog</sub> byte / word / double word / hal<br>page | Erasing                                               | -                                               | 3.28 | 3.94 |                    |      |
|                                                                                            | •                                                     | Programming                                     | -    | 3.28 | 3.94               | ms   |
| 1                                                                                          | Average current during whole program/erase operation  | T - 25 °C V - 3 6 V                             | -    | 300  | -                  | μA   |
| I <sub>DD</sub>                                                                            | Maximum current (peak) during program/erase operation | T <sub>A</sub> = 25 °C, V <sub>DD</sub> = 3.6 V | -    | 1.5  | 2.5                | mA   |

#### Table 35. Flash memory and data EEPROM characteristics

1. Guaranteed by design.

#### Table 36. Flash memory, data EEPROM endurance and data retention

| Symbol                          | Parameter                                                                           | Conditions              | Value              |     |     | Unit    |
|---------------------------------|-------------------------------------------------------------------------------------|-------------------------|--------------------|-----|-----|---------|
| Symbol                          | Falameter                                                                           | Conditions              | Min <sup>(1)</sup> | Тур | Max | Unit    |
| NCYC <sup>(2)</sup>             | Cycling (erase / write)<br>Program memory                                           | $T_A = -40^{\circ}C$ to | 10                 | -   | -   | kcycles |
| NOTO: 7                         | Cycling (erase / write)<br>EEPROM data memory                                       | 105 °C                  | 300                | -   | -   | RUYCIUS |
|                                 | Data retention (program memory) after<br>10 kcycles at T <sub>A</sub> = 85 °C       | TRET = +85 °C           | 30                 | -   | -   |         |
| t <sub>RET</sub> <sup>(2)</sup> | Data retention (EEPROM data memory) after 300 kcycles at $T_A$ = 85 °C              | INET = '03' C           | 30                 | -   | -   | voars   |
| 'RET`                           | Data retention (program memory) after<br>10 kcycles at T <sub>A</sub> = 105 °C      | TRET = +105 °C          | 10                 | I   | -   | years   |
|                                 | Data retention (EEPROM data memory)<br>after 300 kcycles at T <sub>A</sub> = 105 °C | 11121 - 103 C           | 10                 | -   | -   |         |

1. Guaranteed by characterization results.

2. Characterization is done according to JEDEC JESD22-A117.



#### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with the non-standard V<sub>OL</sub>/V<sub>OH</sub> specifications given in *Table 43*.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDDΣ</sub> (see *Table 11*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSSΣ</sub> (see *Table 11*).

### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 43* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 13*. All I/Os are CMOS and TTL compliant.

| Symbol                            | Parameter                                | Conditions                       | Min                   | Max  | Unit |
|-----------------------------------|------------------------------------------|----------------------------------|-----------------------|------|------|
| V <sub>OL</sub> <sup>(1)(2)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = 8 mA           | -                     | 0.4  |      |
| V <sub>OH</sub> <sup>(3)(2)</sup> | Output high level voltage for an I/O pin | 2.7 V < V <sub>DD</sub> < 3.6 V  | 2.4                   | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = 4 mA           | -                     | 0.45 | v    |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | 1.65 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.45 | -    | v    |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = 20 mA          | -                     | 1.3  |      |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | 2.7 V < V <sub>DD</sub> < 3.6 V  | V <sub>DD</sub> -1.3  | -    |      |

#### Table 43. Output voltage characteristics

1. The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 11* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

2. Tested in production.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in *Table 11* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>.

4. Guaranteed by characterization results.



| Symbol                    | Parameter                                                                                                                                                       | Conditions                                                                         | Min | Тур             | Мах              | Unit  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-----------------|------------------|-------|
| dOffset/dT <sup>(1)</sup> | Offset error temperature                                                                                                                                        | $V_{DDA} = 3.3V$ , $T_A = 0$ to 50 ° C<br>DAC output buffer OFF                    | -20 | -10             | 0                | µV/°C |
|                           | coefficient (code 0x800)                                                                                                                                        | $V_{DDA} = 3.3V$ , $T_A = 0$ to 50 ° C<br>DAC output buffer ON                     | 0   | 20              | 50               | μν/ Ο |
| Gain <sup>(1)</sup>       | Gain error <sup>(6)</sup>                                                                                                                                       | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$<br>DAC output buffer ON         | -   | +0.1 /<br>-0.2% | +0.2 / -<br>0.5% | %     |
|                           | Gain enor                                                                                                                                                       | No R <sub>LOAD</sub> , C <sub>L</sub> ≤50 pF<br>DAC output buffer OFF              | -   | +0 / -0.2%      | +0 / -0.4%       | 70    |
| dGain/dT <sup>(1)</sup>   | Gain error temperature                                                                                                                                          | $V_{DDA} = 3.3V$ , $T_A = 0$ to 50 ° C<br>DAC output buffer OFF                    | -10 | -2              | 0                | μV/°C |
|                           | coefficient                                                                                                                                                     | $V_{DDA} = 3.3V$ , $T_A = 0$ to 50 ° C<br>DAC output buffer ON                     | -40 | -8              | 0                | μν/ Ο |
| TUE <sup>(1)</sup>        | Total unadjusted error                                                                                                                                          | $C_L \le 50 \text{ pF}, \text{ R}_L \ge 5 \text{ k}\Omega$<br>DAC output buffer ON | -   | 12              | 30               | LSB   |
|                           |                                                                                                                                                                 | No R <sub>LOAD</sub> , C <sub>L</sub> ≤50 pF<br>DAC output buffer OFF              | -   | 8               | 12               | LOD   |
| tSETTLING                 | Settling time (full scale:<br>for a 12-bit code<br>transition between the<br>lowest and the highest<br>input codes till<br>DAC_OUT reaches final<br>value ±1LSB | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                                 | -   | 7               | 12               | μs    |
| Update rate               | Max frequency for a<br>correct DAC_OUT<br>change (95% of final<br>value) with 1 LSB<br>variation in the input<br>code                                           | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                                 | -   | -               | 1                | Msps  |
| t <sub>wakeup</sub>       | Wakeup time from off<br>state (setting the ENx bit<br>in the DAC Control<br>register) <sup>(7)</sup>                                                            | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                                 | -   | 9               | 15               | μs    |
| PSRR+                     | V <sub>DDA</sub> supply rejection<br>ratio (static DC<br>measurement)                                                                                           | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                                 | -   | -60             | -35              | dB    |

#### Table 57. DAC characteristics (continued)

1. Guaranteed by characterization results.

2. Difference between two consecutive codes - 1 LSB.

3. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095.

4. Difference between the value measured at Code (0x800) and the ideal value = V/2.

5. Difference between the value measured at Code (0x001) and the ideal value.

6. Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is OFF, and from code giving 0.2 V and ( $V_{DDA} - 0.2$ ) V when buffer is ON.

7. In buffered mode, the output can overshoot above the final value for low input code (starting from min value).



| Querra ha a l |       | millimeters | -     |        | inches <sup>(1)</sup> |        |
|---------------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol        | Min   | Тур         | Мах   | Min    | Тур                   | Max    |
| А             | 0.500 | 0.550       | 0.600 | 0.0197 | 0.0217                | 0.0236 |
| A1            | 0.000 | 0.020       | 0.050 | 0.0000 | 0.0008                | 0.0020 |
| D             | 6.900 | 7.000       | 7.100 | 0.2717 | 0.2756                | 0.2795 |
| E             | 6.900 | 7.000       | 7.100 | 0.2717 | 0.2756                | 0.2795 |
| D2            | 5.500 | 5.600       | 5.700 | 0.2165 | 0.2205                | 0.2244 |
| E2            | 5.500 | 5.600       | 5.700 | 0.2165 | 0.2205                | 0.2244 |
| L             | 0.300 | 0.400       | 0.500 | 0.0118 | 0.0157                | 0.0197 |
| Т             | -     | 0.152       | -     | -      | 0.0060                | -      |
| b             | 0.200 | 0.250       | 0.300 | 0.0079 | 0.0098                | 0.0118 |
| е             | -     | 0.500       | -     | -      | 0.0197                | -      |
| ddd           | -     | -           | 0.080 | -      | -                     | 0.0031 |

Table 66. UFQFPN48 7 x 7 mm, 0.5 mm pitch, package mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.



#### Figure 42. UFQFPN48 7 x 7 mm, 0.5 mm pitch, package recommended footprint

1. Dimensions are in millimeters.



#### **UFBGA100** device marking

The following figure gives an example of topside marking orientation versus ball A1 identifier location.



Figure 46. UFBGA100 7 x 7 mm, 0.5 mm pitch, package top view example

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26-Oct-2012 | 7        | Updated cover page.<br>Updated Section 3.10: ADC (analog-to-digital converter)<br>Updated Table 3: Functionalities depending on the operating power<br>supply range, added Table 4: CPU frequency range depending on<br>dynamic voltage scaling and Table 5: Working mode-dependent<br>functionalities (from Run/active down to standby).<br>Updated Table 27: Low-speed external user clock<br>characteristicsAdded footnote 2. in Table 14: Embedded reset and<br>power control block characteristics<br>Updated Table 22: Typical and maximum current consumptions in<br>Stop mode and Table 23: Typical and maximum current<br>consumptions in Standby mode<br>Updated footnote 4. in Table 22: Typical and maximum current<br>consumptions in Stop mode<br>Updated Table 44: I/O AC characteristics<br>Updated Table 47: 12C characteristics<br>Updated Table 49: SPI characteristics<br>Updated Table 49: SPI characteristics<br>Updated "non-robust" Table 54: ADC characteristics<br>Removed the note "position of 4.7 µf capacitor" in Section 6.1.6:<br>Power supply scheme<br>Updated Table 66: UFQFPN48 7 x 7 mm, 0.5 mm pitch, ultra thin<br>fine-pitch quad flat no-lead package mechanical data<br>Updated Table 65: LQFP48 7 x 7 mm, 48-pin low-profile quad flat<br>package mechanical data<br>Added the resistance of TFBGA in Table 71: Thermal characteristics<br>Added Figure 50: Thermal resistance |
| 07-Feb-2013 | 8        | Removed AHB1/AHB2 in <i>Figure 1: Ultralow power</i><br><i>STM32L15xx6/8/B block diagram</i><br>Added IWDG and WWDG rows in <i>Table 5: Working mode-</i><br><i>dependent functionalities (from Run/active down to standby)</i> .<br>Updated I <sub>DD</sub> (Supply current during wakeup time from Standby<br>mode) in <i>Table 23: Typical and maximum current consumptions in</i><br><i>Standby mode</i><br>The comment "HSE = 16 MHz(2) (PLL ON for fHCLK above 16<br>MHz)" replaced by "fHSE = fHCLK up to 16 MHz included, fHSE =<br>fHCLK/2 above 16 MHz (PLL ON)(2)" in <i>Table 19: Current</i><br><i>consumption in Sleep mode</i><br>Updated Stop mode current to 1.2 µA in <i>Ultra-low-power platform</i><br>Updated entire <i>Section 7: Package information</i><br>Removed alternate function "I2C2_SMBA" for GPIO pin "PH2" in<br><i>Table 8: STM32L15xx6/8/B pin definitions</i><br>Updated <i>Table 27: Low-speed external user clock characteristics</i><br>and definition of symbol "R <sub>AIN</sub> " in <i>Table 54: ADC characteristics</i><br>Removed first sentence in <i>I2C interface characteristics</i>                                                                                                                                                                                                                                                                                    |



| Date        | Revision         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-Nov-2013 | 9<br>(continued) | Updated Table 54: ADC characteristics and Figure 27: Typical connection diagram using the ADC.<br>Table 58: Temperature sensor calibration values was previously in Section 3.10.1: Temperature sensor. Updated Table 59:<br>Temperature sensor characteristics.<br>In Table 61: Comparator 2 characteristics, parameter dThreshold/dt, replaced any occurrence of "VREF+" by "V <sub>REFINT</sub> "Updated Table 63: LQPF100 14 x 14 mm, 100-pin low-profile quad flat package mechanical data, Table 64: LQFP64 10 x 10 mm 64-pin low-profile quad flat package mechanical data, Table 65: LQFP48 7 x 7 mm, 48-pin low-profile quad flat package mechanical data.<br>Updated Figure 33: LQFP100 recommended footprint.<br>Updated Figure 46: TFBGA64 - 5.0x5.0x1.2 mm, 0.5 mm pitch, thin fine-pitch dall grid array package outline title.<br>Remove minimum and typical values of A dimension in Table 67: UFBGA100 7 x 7 x 0.6 mm 0.5 mm pitch, ultra thin fine-pitch ball grid array package mechanical data<br>Deleted second footnote in Figure 42: UFQFPN48 recommended footprint.<br>Updated Section 8: Ordering information title and added first sentence.<br>Changed BOR disabled option identifier in Table 72: Ordering information scheme. |
| 22-Jul-2014 | 10               | Updated <i>Figure 14</i> , <i>Figure 15</i> .<br>Updated <i>Table 5</i> .<br>Updated <i>Figure 6.3.4</i> .<br>Updated note 5 inside <i>Table 54</i> .<br>Updated Ro value inside <i>Table 54</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| Table 73. | Document revision history (continued) |
|-----------|---------------------------------------|
|           |                                       |

