



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 40MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                            |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                        |
| Number of I/O              | 21                                                                           |
| Program Memory Size        | 16KB (8K x 16)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 1K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                    |
| Data Converters            | A/D 10x10b                                                                   |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 28-VQFN Exposed Pad                                                          |
| Supplier Device Package    | 28-QFN (6x6)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf24j10t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **TABLE 1-2:** PIC18F24J10/25J10 PINOUT I/O DESCRIPTIONS

|                           | Pin Nu                  | ımber |             |                |                                                                                                                                                                                                                                                       |  |
|---------------------------|-------------------------|-------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin Name                  | SPDIP,<br>SOIC,<br>SSOP | QFN   | Pin<br>Type | Buffer<br>Type | Description                                                                                                                                                                                                                                           |  |
| MCLR<br>MCLR              | 1                       | 26    | I           | ST             | Master Clear (input) or programming voltage (input).<br>Master Clear (Reset) input. This pin is an active-low<br>Reset to the device.                                                                                                                 |  |
| OSC1/CLKI<br>OSC1<br>CLKI | 9                       | 6     | I           | CMOS           | Oscillator crystal or external clock input.<br>Oscillator crystal input or external clock source input.<br>External clock source input. Always associated with pin<br>function OSC1. See related OSC2/CLKO pins.                                      |  |
| OSC2/CLKO<br>OSC2<br>CLKO | 10                      | 7     | 0<br>0      | _              | Oscillator crystal or clock output.<br>Oscillator crystal output. Connects to crystal or<br>resonator in Crystal Oscillator mode.<br>In EC mode, OSC2 pin outputs CLKO which has 1/4 the<br>frequency of OSC1 and denotes the instruction cycle rate. |  |
| Leneral TTI TTI ee        |                         |       |             |                |                                                                                                                                                                                                                                                       |  |

**Legend:** TTL = TTL compatible input

CMOS = CMOS compatible input or output

ST = Schmitt Trigger input with CMOS levels I = Input

O = Output

Р = Power

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

NOTES:

### 2.4 Voltage Regulator Pins (VCAP/VDDCORE)

When the regulator is enabled (F devices), a low-ESR ( $<5\Omega$ ) capacitor is required on the VCAP/VDDCORE pin to stabilize the voltage regulator output voltage. The VCAP/VDDCORE pin must not be connected to VDD and must use a capacitor (10  $\mu$ F typical) connected to ground. The type can be ceramic or tantalum. A suitable example is the Murata GRM21BF50J106ZE01 (10  $\mu$ F, 6.3V) or equivalent. Designers may use Figure 2-3 to evaluate ESR equivalence of candidate devices.

It is recommended that the trace length not exceed 0.25 inch (6 mm). Refer to **Section 24.0** "**Electrical Characteristics**" for additional information.

When the regulator is disabled (LF devices), the VCAP/VDDCORE pin must be tied to a voltage supply at the VDDCORE level. Refer to **Section 24.0 "Electrical Characteristics"** for information on VDD and VDDCORE.





## 2.5 ICSP Pins

The PGC and PGD pins are used for In-Circuit Serial Programming (ICSP) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of ohms, not to exceed  $100\Omega$ .

Pull-up resistors, series diodes and capacitors on the PGC and PGD pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements.

For device emulation, ensure that the "Communication Channel Select" (i.e., PGC/PGD pins) programmed into the device matches the physical connections for the ICSP to the MPLAB<sup>®</sup> ICD 2, MPLAB ICD 3 or REAL ICE<sup>TM</sup> emulator.

For more information on the ICD 2, ICD 3 and REAL ICE emulator connection requirements, refer to the following documents that are available on the Microchip web site.

- "MPLAB<sup>®</sup> ICD 2 In-Circuit Debugger User's Guide" (DS51331)
- *"Using MPLAB<sup>®</sup> ICD 2"* (poster) (DS51265)
- "MPLAB<sup>®</sup> ICD 2 Design Advisory" (DS51566)
- "Using MPLAB<sup>®</sup> ICD 3" (poster) (DS51765)
- "MPLAB<sup>®</sup> ICD 3 Design Advisory" (DS51764)
- "MPLAB<sup>®</sup> REAL ICE™ In-Circuit Emulator User's Guide" (DS51616)
- "Using MPLAB<sup>®</sup> REAL ICE™ In-Circuit Emulator" (poster) (DS51749)

### 4.3 Sleep Mode

The power-managed Sleep mode is identical to the legacy Sleep mode offered in all other PIC microcontrollers. It is entered by clearing the IDLEN bit (the default state on device Reset) and executing the SLEEP instruction. This shuts down the selected oscillator (Figure 4-4). All clock source status bits are cleared.

Entering the Sleep mode from any other mode does not require a clock switch. This is because no clocks are needed once the controller has entered Sleep. If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run.

When a wake event occurs in Sleep mode (by interrupt, Reset or WDT time-out), the device will not be clocked until the clock source selected by the SCS<1:0> bits becomes ready (see Figure 4-5), or it will be clocked from the internal oscillator if either the Two-Speed Start-up or the Fail-Safe Clock Monitor are enabled (see **Section 21.0 "Special Features of the CPU"**). In either case, the OSTS bit is set when the primary clock is providing the device clocks. The IDLEN and SCS bits are not affected by the wake-up.

### 4.4 Idle Modes

The Idle modes allow the controller's CPU to be selectively shut down while the peripherals continue to operate. Selecting a particular Idle mode allows users to further manage power consumption.

If the IDLEN bit is set to a '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS<1:0> bits; however, the CPU will not be clocked. The clock source status bits are not affected. Setting IDLEN and executing a SLEEP instruction provides a quick method of switching from a given Run mode to its corresponding Idle mode.

If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run.

Since the CPU is not executing instructions, the only exits from any of the Idle modes are by interrupt, WDT time-out or a Reset. When a wake event occurs, CPU execution is delayed by an interval of TCSD (parameter 38, Table 24-10) while it becomes ready to execute code. When the CPU begins executing code, it resumes with the same clock source for the current Idle mode. For example, when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals (in other words, RC\_RUN mode). The IDLEN and SCS bits are not affected by the wake-up.

While in any Idle mode or the Sleep mode, a WDT time-out will result in a WDT wake-up to the Run mode currently specified by the SCS<1:0> bits.

### FIGURE 4-4: TRANSITION TIMING FOR ENTRY TO SLEEP MODE







### 4.4.1 PRI\_IDLE MODE

This mode is unique among the three low-power Idle modes, in that it does not disable the primary device clock. For timing-sensitive applications, this allows for the fastest resumption of device operation with its more accurate primary clock source, since the clock source does not have to "warm up" or transition from another oscillator.

PRI\_IDLE mode is entered from PRI\_RUN mode by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, set IDLEN first, then set the SCS<1:0> bits to '10' and execute SLEEP. Although the CPU is disabled, the peripherals continue to be clocked from the primary clock source specified by the FOSC0 Configuration bit. The OSTS bit remains set (see Figure 4-6).

When a wake event occurs, the CPU is clocked from the primary clock source. A delay of interval, TCSD, is required between the wake event and when code execution starts. This is required to allow the CPU to become ready to execute instructions. After the wake-up, the OSTS bit remains set. The IDLEN and SCS bits are not affected by the wake-up (see Figure 4-7).

### 4.4.2 SEC\_IDLE MODE

In SEC\_IDLE mode, the CPU is disabled but the peripherals continue to be clocked from the Timer1 oscillator. This mode is entered from SEC\_RUN by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, set IDLEN first, then set SCS<1:0> to '01' and execute SLEEP. When the clock source is switched to the Timer1 oscillator, the primary oscillator is shut-down, the OSTS bit is cleared and the T1RUN bit is set.

When a wake event occurs, the peripherals continue to be clocked from the Timer1 oscillator. After an interval of TCSD following the wake event, the CPU begins executing code being clocked by the Timer1 oscillator. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run (see Figure 4-7).

Note: The Timer1 oscillator should already be running prior to entering SEC\_IDLE mode. If the T1OSCEN bit is not set when the SLEEP instruction is executed, the SLEEP instruction will be ignored and entry to SEC\_IDLE mode will not occur. If the Timer1 oscillator is enabled, but not yet running, peripheral clocks will be delayed until the oscillator has started. In such situations, initial oscillator operation is far from stable and unpredictable operation may result.

## FIGURE 4-6: TRANSITION TIMING FOR ENTRY TO IDLE MODE



### FIGURE 4-7: TRANSITION TIMING FOR WAKE FROM IDLE TO RUN MODE



### 5.0 RESET

The PIC18F45J10 family of devices differentiate between various kinds of Reset:

- a) Power-on Reset (POR)
- b) MCLR Reset during normal operation
- c) MCLR Reset during power-managed modes
- d) Watchdog Timer (WDT) Reset (during execution)
- e) Configuration Mismatch (CM)
- f) Brown-out Reset (BOR)
- g) RESET Instruction
- h) Stack Full Reset
- i) Stack Underflow Reset

This section discusses Resets generated by MCLR, POR and BOR and covers the operation of the various start-up timers. Stack Reset events are covered in Section 6.1.4.4 "Stack Full and Underflow Resets". WDT Resets are covered in Section 21.2 "Watchdog Timer (WDT)".

A simplified block diagram of the on-chip Reset circuit is shown in Figure 5-1.

## 5.1 RCON Register

Device Reset events are tracked through the RCON register (Register 5-1). The lower six bits of the register indicate that a specific Reset event has occurred. In most cases, these bits can only be set by the event and must be cleared by the application after the event. The state of these flag bits, taken together, can be read to indicate the type of Reset that just occurred. This is described in more detail in **Section 5.7** "**Reset State of Registers**".

The RCON register also has a control bit for setting interrupt priority (IPEN). Interrupt priority is discussed in **Section 9.0 "Interrupts"**.



| TADLE J-2. |                    |             |                                    |                                                                                |                                 |  |
|------------|--------------------|-------------|------------------------------------|--------------------------------------------------------------------------------|---------------------------------|--|
| Register   | Applicable Devices |             | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets,<br>CM Resets | Wake-up via WDT<br>or Interrupt |  |
| TRISE      | PIC18F2XJ10        | PIC18F4XJ10 | 0000 -111                          | 1111 -111                                                                      | uuuu -uuu                       |  |
| TRISD      | PIC18F2XJ10        | PIC18F4XJ10 | 1111 1111                          | 1111 1111                                                                      | սսսս սսսս                       |  |
| TRISC      | PIC18F2XJ10        | PIC18F4XJ10 | 1111 1111                          | 1111 1111                                                                      | uuuu uuuu                       |  |
| TRISB      | PIC18F2XJ10        | PIC18F4XJ10 | 1111 1111                          | 1111 1111                                                                      | սսսս սսսս                       |  |
| TRISA      | PIC18F2XJ10        | PIC18F4XJ10 | 1- 1111                            | 1- 1111                                                                        | u- uuuu                         |  |
| SSP2BUF    | PIC18F2XJ10        | PIC18F4XJ10 | xxxx xxxx                          | սսսս սսսս                                                                      | uuuu uuuu                       |  |
| LATE       | PIC18F2XJ10        | PIC18F4XJ10 | xxx                                | uuu                                                                            | uuu                             |  |
| LATD       | PIC18F2XJ10        | PIC18F4XJ10 | xxxx xxxx                          | uuuu uuuu                                                                      | uuuu uuuu                       |  |
| LATC       | PIC18F2XJ10        | PIC18F4XJ10 | xxxx xxxx                          | uuuu uuuu                                                                      | uuuu uuuu                       |  |
| LATB       | PIC18F2XJ10        | PIC18F4XJ10 | xxxx xxxx                          | uuuu uuuu                                                                      | uuuu uuuu                       |  |
| LATA       | PIC18F2XJ10        | PIC18F4XJ10 | xx xxxx                            | uu uuuu                                                                        | uu uuuu                         |  |
| SSP2ADD    | PIC18F2XJ10        | PIC18F4XJ10 | 0000 0000                          | 0000 0000                                                                      | uuuu uuuu                       |  |
| SSP2STAT   | PIC18F2XJ10        | PIC18F4XJ10 | 0000 0000                          | 0000 0000                                                                      | uuuu uuuu                       |  |
| SSP2CON1   | PIC18F2XJ10        | PIC18F4XJ10 | 0000 0000                          | 0000 0000                                                                      | uuuu uuuu                       |  |
| SSP2CON2   | PIC18F2XJ10        | PIC18F4XJ10 | 0000 0000                          | 0000 0000                                                                      | uuuu uuuu                       |  |
| PORTE      | PIC18F2XJ10        | PIC18F4XJ10 | xxx                                | uuu                                                                            | uuu                             |  |
| PORTD      | PIC18F2XJ10        | PIC18F4XJ10 | xxxx xxxx                          | uuuu uuuu                                                                      | uuuu uuuu                       |  |
| PORTC      | PIC18F2XJ10        | PIC18F4XJ10 | XXXX XXXX                          | uuuu uuuu                                                                      | uuuu uuuu                       |  |
| PORTB      | PIC18F2XJ10        | PIC18F4XJ10 | xxxx xxxx                          | uuuu uuuu                                                                      | uuuu uuuu                       |  |
| PORTA      | PIC18F2XJ10        | PIC18F4XJ10 | 0- 0000                            | 0- 0000                                                                        | u- uuuu                         |  |

### TABLE 5-2: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition. Shaded cells indicate conditions do not apply for the designated device.

**Note 1:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack.

2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h).

3: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).

4: See Table 5-1 for Reset value for specific condition.

### 9.4 IPR Registers

The IPR registers contain the individual priority bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are three Peripheral Interrupt Priority registers (IPR1, IPR2, IPR3). Using the priority bits requires that the Interrupt Priority Enable (IPEN) bit be set.

### REGISTER 9-10: IPR1: PERIPHERAL INTERRUPT PRIORITY REGISTER 1

| R/W-1                | R/W-1                                                               | R/W-1             | R/W-1            | R/W-1              | R/W-1            | R/W-1           | R/W-1  |  |  |
|----------------------|---------------------------------------------------------------------|-------------------|------------------|--------------------|------------------|-----------------|--------|--|--|
| PSPIP <sup>(1)</sup> | ADIP                                                                | RCIP              | TXIP             | SSP1IP             | CCP1IP           | TMR2IP          | TMR1IP |  |  |
| bit 7                |                                                                     |                   |                  |                    |                  |                 | bit 0  |  |  |
|                      |                                                                     |                   |                  |                    |                  |                 |        |  |  |
| Legend:              |                                                                     |                   |                  |                    |                  |                 |        |  |  |
| R = Readable         | e bit                                                               | W = Writable      | bit              | U = Unimplen       | nented bit, read | d as '0'        |        |  |  |
| -n = Value at        | POR                                                                 | '1' = Bit is set  |                  | '0' = Bit is clea  | ared             | x = Bit is unkn | Iown   |  |  |
| bit 7                | <b>PSPIP:</b> Para                                                  | llel Slave Port F | Read/Write Inte  | errupt Priority bi | <sub>t</sub> (1) |                 |        |  |  |
|                      | 0 = Low prior                                                       | ority             |                  |                    |                  |                 |        |  |  |
| bit 6                | ADIP: A/D C                                                         | onverter Interru  | pt Priority bit  |                    |                  |                 |        |  |  |
|                      | 1 = High prior 0 = Low prior 1000 = 1000000000000000000000000000000 | ority<br>prity    |                  |                    |                  |                 |        |  |  |
| bit 5                | RCIP: EUSA                                                          | RT Receive Inte   | errupt Priority  | bit                |                  |                 |        |  |  |
|                      | 1 = High prid0 = Low prid                                           | ority<br>prity    |                  |                    |                  |                 |        |  |  |
| bit 4                | TXIP: EUSA                                                          | RT Transmit Inte  | errupt Priority  | bit                |                  |                 |        |  |  |
|                      | 1 = High prior 0 = Low prior                                        | ority<br>prity    |                  |                    |                  |                 |        |  |  |
| bit 3                | SSP1IP: Master Synchronous Serial Port 1 Interrupt Priority bit     |                   |                  |                    |                  |                 |        |  |  |
|                      | 1 = High price<br>0 = 1  ow price                                   | ority<br>prity    |                  |                    |                  |                 |        |  |  |
| bit 2                | CCP1IP: EC                                                          | CP1/CCP1 Inte     | rrupt Priority b | it                 |                  |                 |        |  |  |
|                      | 1 = High prior 0 = Low prior                                        | ority<br>prity    | , ,              |                    |                  |                 |        |  |  |
| bit 1                | TMR2IP: TM                                                          | R2 to PR2 Mate    | ch Interrupt Pr  | iority bit         |                  |                 |        |  |  |
|                      | 1 = High prid0 = Low prid                                           | ority<br>prity    |                  |                    |                  |                 |        |  |  |
| bit 0                | TMR1IP: TM                                                          | R1 Overflow Int   | errupt Priority  | bit                |                  |                 |        |  |  |
|                      | 1 = High prid0 = Low prid                                           | ority<br>prity    |                  |                    |                  |                 |        |  |  |



### 10.7 Parallel Slave Port

| Note: | The Parallel Slave Port is only available in |
|-------|----------------------------------------------|
|       | 40/44-pin devices.                           |

In addition to its function as a general I/O port, PORTD can also operate as an 8-bit wide Parallel Slave Port (PSP) or microprocessor port. PSP operation is controlled by the 4 upper bits of the TRISE register (Register 10-1). Setting control bit, PSPMODE (TRISE<4>), enables PSP operation as long as the Enhanced CCP module is not operating in Dual Output or Quad Output PWM mode. In Slave mode, the port is asynchronously readable and writable by the external world.

The PSP can directly interface to an 8-bit microprocessor data bus. The external microprocessor can read or write the PORTD latch as an 8-bit latch. Setting the control bit, PSPMODE, enables the PORTE I/O pins to become control inputs for the microprocessor port. When set, port pin RE0 is the RD input, RE1 is the WR input and RE2 is the CS (Chip Select) input. For this functionality, the corresponding data direction bits of the TRISE register (TRISE<2:0>) must be configured as inputs (set). The A/D port configuration bits, PFCG<3:0> (ADCON1<3:0>), must also be set to a value in the range of '1010' through '1111'.

A write to the PSP occurs when both the  $\overline{CS}$  and  $\overline{WR}$  lines are first detected low and ends when either are detected high. The PSPIF and IBF flag bits are both set when the write ends.

A read from the PSP occurs when both the  $\overline{CS}$  and  $\overline{RD}$  lines are first detected low. The data in PORTD is read out and the OBF bit is clear. If the user writes new data to PORTD to set OBF, the data is immediately read out; however, the OBF bit is not set.

When either the  $\overline{CS}$  or  $\overline{RD}$  lines are detected high, the PORTD pins return to the input state and the PSPIF bit is set. User applications should wait for PSPIF to be set before servicing the PSP; when this happens, the IBF and OBF bits can be polled and the appropriate action taken. The timing for the control signals in Write and Read modes is shown in Figure 10-4 and Figure 10-5, respectively.

### FIGURE 10-3: PORTD AND PORTE BLOCK DIAGRAM (PARALLEL SLAVE PORT)



### 16.4.5 GENERAL CALL ADDRESS SUPPORT

The addressing procedure for the  $I^2C$  bus is such that the first byte after the Start condition usually determines which device will be the slave addressed by the master. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an Acknowledge.

The general call address is one of eight addresses reserved for specific purposes by the  $I^2C$  protocol. It consists of all '0's with R/W = 0.

The general call address is recognized when the General Call Enable bit, GCEN, is enabled (SSPxCON2<7> set). Following a Start bit detect, 8 bits are shifted into the SSPxSR and the address is compared against the SSPxADD. It is also compared to the general call address and fixed in hardware.

If the general call address matches, the SSPxSR is transferred to the SSPxBUF, the BF flag bit is set (eighth bit) and on the falling edge of the ninth bit (ACK bit), the SSPxIF interrupt flag bit is set.

When the interrupt is serviced, the source for the interrupt can be checked by reading the contents of the SSPxBUF. The value can be used to determine if the address was device-specific or a general call address.

In 10-bit mode, the SSPxADD is required to be updated for the second half of the address to match and the UA bit is set (SSPxSTAT<1>). If the general call address is sampled when the GCEN bit is set, while the slave is configured in 10-Bit Addressing mode, then the second half of the address is not necessary, the UA bit will not be set and the slave will begin receiving data after the Acknowledge (Figure 16-15).





### 16.4.6.1 I<sup>2</sup>C Master Mode Operation

The master device generates all of the serial clock pulses and the Start and Stop conditions. A transfer is ended with a Stop condition or with a Repeated Start condition. Since the Repeated Start condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released.

In Master Transmitter mode, serial data is output through SDAx, while SCLx outputs the serial clock. The first byte transmitted contains the slave address of the receiving device (7 bits) and the Read/Write (R/W) bit. In this case, the R/W bit will be logic '0'. Serial data is transmitted 8 bits at a time. After each byte is transmitted, an Acknowledge bit is received. Start and Stop conditions are output to indicate the beginning and the end of a serial transfer.

In Master Receive mode, the first byte transmitted contains the slave address of the transmitting device (7 bits) and the  $R/\overline{W}$  bit. In this case, the  $R/\overline{W}$  bit will be logic '1'. Thus, the first byte transmitted is a 7-bit slave address followed by a '1' to indicate the receive bit. Serial data is received via SDAx, while SCLx outputs the serial clock. Serial data is received, an Acknowledge bit is transmitted. Start and Stop conditions indicate the beginning and end of transmission.

The Baud Rate Generator used for the SPI mode operation is used to set the SCLx clock frequency for either 100 kHz, 400 kHz or 1 MHz I<sup>2</sup>C operation. See **Section 16.4.7 "Baud Rate"** for more detail.

A typical transmit sequence would go as follows:

- 1. The user generates a Start condition by setting the Start Enable bit, SEN (SSPxCON2<0>).
- SSPxIF is set. The MSSP module will wait the required start time before any other operation takes place.
- 3. The user loads the SSPxBUF with the slave address to transmit.
- 4. Address is shifted out the SDAx pin until all 8 bits are transmitted.
- The MSSP module shifts in the ACK bit from the slave device and writes its value into the SSPxCON2 register (SSPxCON2<6>).
- The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPxIF bit.
- 7. The user loads the SSPxBUF with eight bits of data.
- 8. Data is shifted out the SDAx pin until all 8 bits are transmitted.
- The MSSP module shifts in the ACK bit from the slave device and writes its value into the SSPxCON2 register (SSPxCON2<6>).
- 10. The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPxIF bit.
- 11. The user generates a Stop condition by setting the Stop Enable bit, PEN (SSPxCON2<2>).
- 12. Interrupt is generated once the Stop condition is complete.



| R/W-0      | R/W-0                      | R/W-0                         | R/W-0            | R/W-0            | R/W-0            | R-1            | R/W-0 |
|------------|----------------------------|-------------------------------|------------------|------------------|------------------|----------------|-------|
| CSRC       | TX9                        | TXEN <sup>(1)</sup>           | SYNC             | SENDB            | BRGH             | TRMT           | TX9D  |
| bit 7      |                            | •                             |                  |                  |                  |                | bit 0 |
|            |                            |                               |                  |                  |                  |                |       |
| Legend:    |                            |                               |                  |                  |                  |                |       |
| R = Read   | able bit                   | W = Writable I                | oit              | U = Unimpler     | nented bit, read | d as '0'       |       |
| -n = Value | e at POR                   | '1' = Bit is set              |                  | '0' = Bit is cle | ared             | x = Bit is unk | nown  |
|            |                            |                               |                  |                  |                  |                |       |
| bit 7      | CSRC: Clock                | < Source Select               | bit              |                  |                  |                |       |
|            | Asynchronou<br>Don't care. | <u>is mode:</u>               |                  |                  |                  |                |       |
|            | Synchronous                | <u>s mode:</u>                |                  |                  |                  |                |       |
|            | 1 = Master m               | node (clock gene              | erated internal  | lly from BRG)    |                  |                |       |
| hit C      | 0 = Slave mot              | Dae (Clock from e             | external sourc   | e)               |                  |                |       |
| DILO       | 1 = Selects                | 9-bit transmissio             | ท                |                  |                  |                |       |
|            | 0 = Selects 8              | 8-bit transmissio             | 'n               |                  |                  |                |       |
| bit 5      | TXEN: Trans                | mit Enable bit <sup>(1)</sup> | )                |                  |                  |                |       |
|            | 1 = Transmit               | t enabled                     |                  |                  |                  |                |       |
|            | 0 = Transmit               | t disabled                    |                  |                  |                  |                |       |
| bit 4      | SYNC: EUS/                 | ART Mode Seled                | ct bit           |                  |                  |                |       |
|            | 1 = Synchro 0 = Asynchro   | nous mode<br>onous mode       |                  |                  |                  |                |       |
| bit 3      | SENDB: Ser                 | nd Break Charac               | ter bit          |                  |                  |                |       |
|            | Asynchronou                | is mode:                      |                  |                  |                  |                |       |
|            | 1 = Send Sy                | nc Break on nex               | kt transmissio   | n (cleared by ha | ardware upon o   | completion)    |       |
|            | 0 = Sync Bre               | eak transmissior              | n completed      |                  |                  |                |       |
|            | Don't care.                | s mode:                       |                  |                  |                  |                |       |
| bit 2      | BRGH: High                 | Baud Rate Sele                | ect bit          |                  |                  |                |       |
|            | <u>Asynchronou</u>         | <u>is mode:</u>               |                  |                  |                  |                |       |
|            | 1 = High spe               | ed                            |                  |                  |                  |                |       |
|            | Synchronous                | s mode:                       |                  |                  |                  |                |       |
|            | Unused in thi              | is mode.                      |                  |                  |                  |                |       |
| bit 1      | TRMT: Trans                | mit Shift Registe             | er Status bit    |                  |                  |                |       |
|            | 1 = TSR em                 | pty                           |                  |                  |                  |                |       |
|            | 0 = TSR full               |                               |                  |                  |                  |                |       |
| Dit U      | IX9D: 9th Bi               | it of Transmit Da             | ta<br>parity bit |                  |                  |                |       |
|            |                            | =>>/uala Dil Of a             | panty bit.       |                  |                  |                |       |
| Note 1:    | SREN/CREN ove              | errides TXEN in               | Sync mode.       |                  |                  |                |       |

### REGISTER 17-1: TXSTA: EUSART TRANSMIT STATUS AND CONTROL REGISTER



### FIGURE 17-5: ASYNCHRONOUS TRANSMISSION (BACK TO BACK)



### TABLE 17-5: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

| Name    | Bit 7                | Bit 6       | Bit 5       | Bit 4        | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|---------|----------------------|-------------|-------------|--------------|--------|--------|--------|--------|----------------------------|
| INTCON  | GIE/GIEH             | PEIE/GIEL   | TMR0IE      | INT0IE       | RBIE   | TMR0IF | INT0IF | RBIF   | 47                         |
| PIR1    | PSPIF <sup>(1)</sup> | ADIF        | RCIF        | TXIF         | SSP1IF | CCP1IF | TMR2IF | TMR1IF | 49                         |
| PIE1    | PSPIE <sup>(1)</sup> | ADIE        | RCIE        | TXIE         | SSP1IE | CCP1IE | TMR2IE | TMR1IE | 49                         |
| IPR1    | PSPIP <sup>(1)</sup> | ADIP        | RCIP        | TXIP         | SSP1IP | CCP1IP | TMR2IP | TMR1IP | 49                         |
| RCSTA   | SPEN                 | RX9         | SREN        | CREN         | ADDEN  | FERR   | OERR   | RX9D   | 49                         |
| TXREG   | EUSART T             | ransmit Reg | jister      |              |        |        |        |        | 49                         |
| TXSTA   | CSRC                 | TX9         | TXEN        | SYNC         | SENDB  | BRGH   | TRMT   | TX9D   | 49                         |
| BAUDCON | ABDOVF               | RCIDL       | _           | SCKP         | BRG16  | —      | WUE    | ABDEN  | 49                         |
| SPBRGH  | EUSART E             | Baud Rate G | enerator Re | egister High | Byte   |        |        |        | 49                         |
| SPBRG   | EUSART E             | Baud Rate G | enerator Re | egister Low  | Byte   |        |        |        | 49                         |

Legend: — = unimplemented locations read as '0'. Shaded cells are not used for asynchronous transmission.

Note 1: These bits are not implemented on 28-pin devices and should be read as '0'.

NOTES:

| POF                                                                                                                                                                                                                                                                                                       | OP Pop Top of Return Stack    |                       |               |                |                                                                             |                |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------|---------------|----------------|-----------------------------------------------------------------------------|----------------|--|
| Synta                                                                                                                                                                                                                                                                                                     | ax:                           | POP                   |               |                |                                                                             |                |  |
| Oper                                                                                                                                                                                                                                                                                                      | ands:                         | None                  |               |                |                                                                             |                |  |
| Oper                                                                                                                                                                                                                                                                                                      | ation:                        | $(TOS) \rightarrow b$ | it bucket     |                |                                                                             |                |  |
| Statu                                                                                                                                                                                                                                                                                                     | is Affected:                  | None                  |               |                |                                                                             |                |  |
| Enco                                                                                                                                                                                                                                                                                                      | oding:                        | 0000                  | 0000          | 000            | 0                                                                           | 0110           |  |
| Description:<br>The TOS value is pulled off the return<br>stack and is discarded. The TOS valu<br>then becomes the previous value that<br>was pushed onto the return stack.<br>This instruction is provided to enable<br>the user to properly manage the return<br>stack to incorporate a software stack. |                               |                       |               |                | e return<br>DS value<br>lue that<br>ack.<br>enable<br>ne return<br>e stack. |                |  |
| Word                                                                                                                                                                                                                                                                                                      | ls:                           | 1                     | 1             |                |                                                                             |                |  |
| Cycle                                                                                                                                                                                                                                                                                                     | es:                           | 1                     |               |                |                                                                             |                |  |
| QC                                                                                                                                                                                                                                                                                                        | ycle Activity:                |                       |               |                |                                                                             |                |  |
|                                                                                                                                                                                                                                                                                                           | Q1                            | Q2                    | Q3            | 5              | Q4                                                                          |                |  |
|                                                                                                                                                                                                                                                                                                           | Decode                        | No<br>operation       | POP 1<br>valu | TOS<br>le      | ор                                                                          | No<br>peration |  |
| <u>Exar</u>                                                                                                                                                                                                                                                                                               | nple:                         | POP<br>GOTO           | NEW           |                |                                                                             |                |  |
| Before Instructio<br>TOS<br>Stack (1 le                                                                                                                                                                                                                                                                   |                               | tion<br>level down)   | = (<br>= (    | 031A2<br>14332 | 2h<br>h                                                                     |                |  |
|                                                                                                                                                                                                                                                                                                           | After Instructic<br>TOS<br>PC | n                     | = (<br>= N    | )14332<br>NEW  | h                                                                           |                |  |

| PUS                                                                                                                                                                                                                                             | 6H                                        | Push Top                            | Push Top of Return Stack |                         |                                                           |                |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------|--------------------------|-------------------------|-----------------------------------------------------------|----------------|--|--|
| Synta                                                                                                                                                                                                                                           | ax:                                       | PUSH                                |                          |                         |                                                           |                |  |  |
| Oper                                                                                                                                                                                                                                            | ands:                                     | None                                |                          |                         |                                                           |                |  |  |
| Oper                                                                                                                                                                                                                                            | ation:                                    | $(PC + 2) \rightarrow$              | TOS                      |                         |                                                           |                |  |  |
| Statu                                                                                                                                                                                                                                           | is Affected:                              | None                                |                          |                         |                                                           |                |  |  |
| Enco                                                                                                                                                                                                                                            | oding:                                    | 0000                                | 0000                     | 000                     | 0                                                         | 0101           |  |  |
| Description:<br>The PC + 2 is pushed onto the top<br>the return stack. The previous TO<br>value is pushed down on the stack<br>This instruction allows implementi<br>software stack by modifying TOS a<br>then pushing it onto the return state |                                           |                                     |                          |                         | e top of<br>TOS<br>stack.<br>enting a<br>OS and<br>stack. |                |  |  |
| Word                                                                                                                                                                                                                                            | ds:                                       | 1                                   | 1                        |                         |                                                           |                |  |  |
| Cycles:                                                                                                                                                                                                                                         |                                           | 1                                   | 1                        |                         |                                                           |                |  |  |
| QC                                                                                                                                                                                                                                              | ycle Activity:                            |                                     |                          |                         |                                                           |                |  |  |
|                                                                                                                                                                                                                                                 | Q1                                        | Q2                                  | (                        | Q3                      |                                                           | Q4             |  |  |
|                                                                                                                                                                                                                                                 | Decode                                    | PUSH<br>PC + 2 onto<br>return stack | No<br>operation          |                         | op                                                        | No<br>peration |  |  |
| Exan                                                                                                                                                                                                                                            | nple:                                     | PUSH                                |                          |                         |                                                           |                |  |  |
|                                                                                                                                                                                                                                                 | Before Instruc<br>TOS<br>PC               | tion                                | =<br>=                   | 345Ah<br>0124h          |                                                           |                |  |  |
|                                                                                                                                                                                                                                                 | After Instructio<br>PC<br>TOS<br>Stack (1 | on<br>level down)                   | =<br>=<br>=              | 0126h<br>0126h<br>345Ah |                                                           |                |  |  |

|       | = | 0126h |
|-------|---|-------|
| down) | = | 345Ah |

### 22.2.3 BYTE-ORIENTED AND BIT-ORIENTED INSTRUCTIONS IN INDEXED LITERAL OFFSET MODE

| Note: | Enabling  | the   | PIC18        | instruction   | set   |
|-------|-----------|-------|--------------|---------------|-------|
|       | extension | may   | cause le     | gacy applicat | tions |
|       | to behave | errat | ically or fa | ail entirely. |       |

In addition to eight new commands in the extended set, enabling the extended instruction set also enables Indexed Literal Offset Addressing mode (**Section 6.5.1 "Indexed Addressing with Literal Offset**"). This has a significant impact on the way that many commands of the standard PIC18 instruction set are interpreted.

When the extended set is disabled, addresses embedded in opcodes are treated as literal memory locations: either as a location in the Access Bank ('a' = 0), or in a GPR bank designated by the BSR ('a' = 1). When the extended instruction set is enabled and 'a' = 0, however, a file register argument of 5Fh or less is interpreted as an offset from the pointer value in FSR2 and not as a literal address. For practical purposes, this means that all instructions that use the Access RAM bit as an argument – that is, all byte-oriented and bitoriented instructions, or almost half of the core PIC18 instructions – may behave differently when the extended instruction set is enabled.

When the content of FSR2 is 00h, the boundaries of the Access RAM are essentially remapped to their original values. This may be useful in creating backward compatible code. If this technique is used, it may be necessary to save the value of FSR2 and restore it when moving back and forth between C and assembly routines in order to preserve the Stack Pointer. Users must also keep in mind the syntax requirements of the extended instruction set (see Section 22.2.3.1 "Extended Instruction Syntax with Standard PIC18 Commands").

Although the Indexed Literal Offset Addressing mode can be very useful for dynamic stack and pointer manipulation, it can also be very annoying if a simple arithmetic operation is carried out on the wrong register. Users who are accustomed to the PIC18 programming must keep in mind that, when the extended instruction set is enabled, register addresses of 5Fh or less are used for Indexed Literal Offset Addressing.

Representative examples of typical byte-oriented and bit-oriented instructions in the Indexed Literal Offset Addressing mode are provided on the following page to show how execution is affected. The operand conditions shown in the examples are applicable to all instructions of these types.

## 22.2.3.1 Extended Instruction Syntax with Standard PIC18 Commands

When the extended instruction set is enabled, the file register argument, 'f', in the standard byte-oriented and bit-oriented commands is replaced with the literal offset value, 'k'. As already noted, this occurs only when 'f' is less than or equal to 5Fh. When an offset value is used, it must be indicated by square brackets ("[]"). As with the extended instructions, the use of brackets indicates to the compiler that the value is to be interpreted as an index or an offset. Omitting the brackets, or using a value greater than 5Fh within brackets, will generate an error in the MPASM Assembler.

If the index argument is properly bracketed for Indexed Literal Offset Addressing, the Access RAM argument is never specified; it will automatically be assumed to be '0'. This is in contrast to standard operation (extended instruction set disabled) when 'a' is set on the basis of the target address. Declaring the Access RAM bit in this mode will also generate an error in the MPASM Assembler.

The destination argument, 'd', functions as before.

Refer to the MPLAB<sup>®</sup> IDE, MPASM<sup>™</sup> or MPLAB C18 documentation for information on enabling Extended Instruction set support

### 22.2.4 CONSIDERATIONS WHEN ENABLING THE EXTENDED INSTRUCTION SET

It is important to note that the extensions to the instruction set may not be beneficial to all users. In particular, users who are not writing code that uses a software stack may not benefit from using the extensions to the instruction set.

Additionally, the Indexed Literal Offset Addressing mode may create issues with legacy applications written to the PIC18 assembler. This is because instructions in the legacy code may attempt to address registers in the Access Bank below 5Fh. Since these addresses are interpreted as literal offsets to FSR2 when the instruction set extension is enabled, the application may read or write to the wrong data addresses.

When porting an application to the PIC18F45J10 family, it is very important to consider the type of code. A large, re-entrant application that is written in 'C' and would benefit from efficient compilation will do well when using the instruction set extensions. Legacy applications that heavily use the Access Bank will most likely not benefit from using the extended instruction set.

## Package Marking Information (Continued)

40-Lead PDIP



### 44-Lead QFN



Example



### Example



44-Lead TQFP



Example



## APPENDIX B: MIGRATION BETWEEN HIGH-END DEVICE FAMILIES

Devices in the PIC18F45J10 family and PIC18F4520 families are very similar in their functions and feature sets. However, there are some potentially important differences which should be considered when

migrating an application across device families to achieve a new design goal. These are summarized in Table B-1. The areas of difference which could be a major impact on migration are discussed in greater detail later in this section.

| Characteristic                      | PIC18F45J10 Family                                | PIC18F4520 Family                                         |
|-------------------------------------|---------------------------------------------------|-----------------------------------------------------------|
| Operating Frequency                 | 40 MHz @ 2.15V                                    | 40 MHz @ 4.2V                                             |
| Supply Voltage                      | 2.0V-3.6V                                         | 2.0V-5.5V                                                 |
| Operating Current                   | Low                                               | Lower                                                     |
| Program Memory Endurance            | 1,000 write/erase cycles (typical)                | 100,000 write/erase cycles (typical)                      |
| I/O Sink/Source at 25 mA            | PORTB and PORTC only                              | All ports                                                 |
| Input Voltage Tolerance on I/O pins | 5.5V on digital only pins                         | VDD on all I/O pins                                       |
| I/O                                 | 32                                                | 36                                                        |
| Pull-ups                            | PORTB                                             | PORTB                                                     |
| Oscillator Options                  | Limited options<br>(EC, HS, fixed 32 kHz INTRC)   | More options (EC, HS, XT, LP, RC,<br>PLL, flexible INTRC) |
| Program Memory Retention            | 10 years (minimum)                                | 40 years (minimum)                                        |
| Programming Time (Normalized)       | 156 μs/byte (10 ms/64-byte block)                 | 15.6 μs/byte (1 ms/64-byte block)                         |
| Programming Entry                   | Low Voltage, Key Sequence                         | VPP and LVP                                               |
| Code Protection                     | Single block, all or nothing                      | Multiple code protection blocks                           |
| Configuration Words                 | Stored in last 4 words of<br>Program Memory space | Stored in Configuration Space,<br>starting at 300000h     |
| Start-up Time from Sleep            | 200 μs (typical)                                  | 10 μs (typical)                                           |
| Power-up Timer                      | Always on                                         | Configurable                                              |
| Data EEPROM                         | Not available                                     | Available                                                 |
| Brown-out Reset                     | Simple BOR <sup>(1)</sup>                         | Programmable BOR                                          |
| LVD                                 | Not available                                     | Available                                                 |
| A/D Calibration                     | Required                                          | Not required                                              |
| In-Circuit Emulation                | Not available                                     | Available                                                 |
| TMR3                                | Not available                                     | Available                                                 |
| Second MSSP                         | Available <sup>(2)</sup>                          | Not available                                             |

Note 1: Brown-out Reset is not available on PIC18LFXXJ10 devices.

2: Available on 40/44-pin devices only.



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**Santa Clara** Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

03/26/09